SILICON LABS

## Ultra Series ${ }^{\text {TM }}$ Crystal Oscillator Si540 Data Sheet

## Ultra Low Jitter Any-Frequency XO (125 fs), 0.2 to 1500 MHz

The Si540 Ultra Series ${ }^{\text {TM }}$ oscillator utilizes Silicon Laboratories' advanced $4^{\text {th }}$ generation DSPLL ${ }^{\circledR}$ technology to provide an ultra-low jitter, low phase noise clock at any output frequency. The device is factory-programmed to any frequency from 0.2 to 1500 MHz with <1 ppb resolution and maintains exceptionally low jitter for both integer and fractional frequencies across its operating range. The Si540 offers excellent reliability and frequency stability as well as guaranteed aging performance. On-chip power supply filtering provides industry-leading power supply noise rejection, simplifying the task of generating low jitter clocks in noisy systems that use switched-mode power supplies. Offered in industry-standard footprints, the Si540 has a dramatically simplified supply chain that enables Silicon Labs to ship custom frequency samples 1-2 weeks after receipt of order. Unlike a traditional XO, where a different crystal is required for each output frequency, the Si540 uses one simple crystal and a DSPLL IC-based approach to provide the desired output frequency. This process also guarantees $100 \%$ electrical testing of every device. The Si 540 is factory-configurable for a wide variety of user specifications, including frequency, output format, and OE pin location/polarity. Specific configurations are factory-programmed at time of shipment, eliminating the long lead times associated with custom oscillators.


| Pin \# | Descriptions |
| :---: | :--- |
| 1,2 | Selectable via ordering option <br> OE = Output enable; NC $=$ No connect |
| 3 | GND = Ground |
| 4 | CLK+ = Clock output |
| 5 | CLK- = Complementary clock output. Not used <br> for CMOS. |
| 6 | VDD = Power supply |



## 1. Ordering Guide

The Si540 XO supports a variety of options including frequency, output format, and OE pin location/polarity, as shown in the chart below. Specific device configurations are programmed into the part at time of shipment, and samples are available in 1-2 weeks. Silicon Laboratories provides an online part number configuration utility to simplify this process. Refer to www.silabs.com/oscillators to access this tool and for further ordering instructions.


## Notes:

1. Contact Silicon Labs for non-standard configurations.
2. Total stability includes temp stability, initial accuracy, load pulling, VDD variation, and 20 year aging at $70^{\circ} \mathrm{C}$.
3. For example: $156.25 \mathrm{MHz}=156 \mathrm{M} 250 ; 25 \mathrm{MHz}=25 \mathrm{M} 0000$. Create custom part numbers at www.silabs.com/oscillators.

### 1.1 Technical Support

| Frequently Asked Questions (FAQ) | www.silabs.com/Si540-FAQ |
| :--- | :--- |
| Oscillator Phase Noise Lookup Utility | www.silabs.com/oscillator-phase-noise-lookup |
| Quality and Reliability | www.silabs.com/quality |
| Development Kits | www.silabs.com/oscillator-tools |

## 2. Electrical Specifications

Table 2.1. Electrical Specifications
$V_{D D}=1.8 \mathrm{~V}, 2.5$ or $3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$

| Parameter | Symbol | Test Condition/Comment | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Temperature Range | $\mathrm{T}_{\mathrm{A}}$ |  | -40 | - | 85 | ${ }^{\circ} \mathrm{C}$ |
| Frequency Range | $\mathrm{F}_{\text {CLK }}$ | LVPECL, LVDS, CML | 0.2 | - | 1500 | MHz |
|  |  | HCSL | 0.2 | - | 400 | MHz |
|  |  | CMOS, Dual CMOS | 0.2 | - | 250 | MHz |
| Supply Voltage | $V_{D D}$ | 3.3 V | 3.135 | 3.3 | 3.465 | V |
|  |  | 2.5 V | 2.375 | 2.5 | 2.625 | V |
|  |  | 1.8 V | 1.71 | 1.8 | 1.89 | V |
| Supply Current | $\mathrm{I}_{\mathrm{DD}}$ | LVPECL (output enabled) | - | 100 | 145 | mA |
|  |  | LVDS/CML (output enabled) | - | 75 | 111 | mA |
|  |  | HCSL (output enabled) | - | 80 | 125 | mA |
|  |  | CMOS (output enabled) | - | 74 | 108 | mA |
|  |  | Dual CMOS (output enabled) | - | 80 | 125 | mA |
|  |  | Tristate Hi-Z (output disabled) | - | 64 | 100 | mA |
| Temperature Stability |  | Frequency stability Grade A | -20 | - | 20 | ppm |
|  |  | Frequency stability Grade B | -10 | - | 10 | ppm |
|  |  | Frequency stability Grade C | -7 | - | 7 | ppm |
| Total Stability ${ }^{1}$ | $\mathrm{F}_{\text {StAB }}$ | Frequency stability Grade A | -50 | - | 50 | ppm |
|  |  | Frequency stability Grade B | -25 | - | 25 | ppm |
|  |  | Frequency stability Grade C | -20 | - | 20 | ppm |
| Rise/Fall Time ( $20 \%$ to $80 \% V_{P P}$ ) | $\mathrm{T}_{\mathrm{R}} / \mathrm{T}_{\mathrm{F}}$ | LVPECL/LVDS/CML | - | - | 350 | ps |
|  |  | $\begin{aligned} & \text { CMOS / Dual CMOS } \\ & \left(C_{L}=5 \mathrm{pF}\right) \end{aligned}$ | - | 0.5 | 1.5 | ns |
|  |  | HCSL, $\mathrm{F}_{\text {CLK }}>50 \mathrm{MHz}$ | - | - | 550 | ps |
| Duty Cycle | $\mathrm{D}_{\mathrm{C}}$ | All formats | 45 | - | 55 | \% |
| Output Enable (OE) ${ }^{2}$ | $\mathrm{V}_{\mathrm{IH}}$ |  | $0.7 \times \mathrm{V}_{\mathrm{DD}}$ | - | - | V |
|  | $\mathrm{V}_{\text {IL }}$ |  | - | - | $0.3 \times V_{\text {DD }}$ | V |
|  | $\mathrm{T}_{\mathrm{D}}$ | Output Disable Time, $\mathrm{F}_{\mathrm{CLK}}>10 \mathrm{MHz}$ | - | - | 3 | $\mu \mathrm{s}$ |
|  | $\mathrm{T}_{\mathrm{E}}$ | Output Enable Time, $\mathrm{F}_{\mathrm{CLK}}>10 \mathrm{MHz}$ | - | - | 20 | $\mu \mathrm{s}$ |
| Powerup Time | tosc | Time from $0.9 \times V_{D D}$ until output frequency ( $\mathrm{F}_{\text {CLK }}$ ) within spec | - | - | 10 | ms |
| LVPECL Output Option ${ }^{3}$ | $\mathrm{V}_{\mathrm{OC}}$ | Mid-level | $V_{D D}-1.42$ | - | $\mathrm{V}_{\mathrm{DD}}-1.25$ | V |
|  | $\mathrm{V}_{\mathrm{O}}$ | Swing (diff) | 1.1 | - | 1.9 | $V_{\text {PP }}$ |


| Parameter | Symbol | Test Condition/Comment | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVDS Output Option ${ }^{4}$ | $\mathrm{V}_{\mathrm{OC}}$ | Mid-level (2.5 V, 3.3 V VDD) | 1.125 | 1.20 | 1.275 | V |
|  |  | Mid-level (1.8 V VDD) | 0.8 | 0.9 | 1.0 | V |
|  | $\mathrm{V}_{0}$ | Swing (diff) | 0.5 | 0.7 | 0.9 | $V_{\text {PP }}$ |
| HCSL Output Option ${ }^{5}$ | $\mathrm{V}_{\mathrm{OH}}$ | Output voltage high | 660 | 750 | 850 | mV |
|  | V OL | Output voltage low | -150 | 0 | 150 | mV |
|  | $\mathrm{V}_{\mathrm{C}}$ | Crossing voltage | 250 | 350 | 550 | mV |
| CML Output Option (AC-Coupled) | $\mathrm{V}_{\mathrm{O}}$ | Swing (diff) | 0.6 | 0.8 | 1.0 | $V_{P P}$ |
| CMOS Output Option | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{l}_{\mathrm{OH}}=8 / 6 / 4 \mathrm{~mA}$ for 3.3/2.5/1.8V VDD | $0.85 \times V_{D D}$ | - | - | V |
|  | VOL | $\mathrm{IOL}=8 / 6 / 4 \mathrm{~mA}$ for $3.3 / 2.5 / 1.8 \mathrm{~V} \mathrm{VDD}$ | - | - | $0.15 \times V_{D D}$ | V |

## Notes:

1. Total Stability includes temperature stability, initial accuracy, load pulling, VDD variation, and aging for 20 yrs at $70{ }^{\circ} \mathrm{C}$.
2. OE includes a $50 \mathrm{k} \Omega$ pull-up to VDD for OE active high. Includes a $50 \mathrm{k} \Omega$ pull-down to GND for OE active low. NC (No Connect) pins include a $50 \mathrm{k} \Omega$ pull-down to GND.
$3.50 \Omega$ to $V_{D D}-2.0 \mathrm{~V}$.
3. $\mathrm{R}_{\text {term }}=100 \Omega$ (differential).
$5.50 \Omega$ to $G N D$.

Table 2.2. Clock Output Phase Jitter and PSNR
$V_{D D}=1.8 \mathrm{~V}, 2.5$ or $3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$

| Parameter | Symbol | Test Condition/Comment | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Phase Jitter (RMS, $12 \mathrm{kHz}-20 \mathrm{MHz})^{1}$ $2.5 \times 3.2 \mathrm{~mm}, 3.2 \times 5 \mathrm{~mm}, \mathrm{~F}_{\text {CLK }} \geq 100 \mathrm{MHz}$ | $\phi_{J}$ | Differential Formats | - | 125 | 200 | fs |
|  |  | CMOS, Dual CMOS | - | 200 | - | fs |
| Phase Jitter (RMS, $12 \mathrm{kHz}-20 \mathrm{MHz})^{1}$ $5 \times 7 \mathrm{~mm}, \mathrm{~F}_{\text {CLK }} \geq 100 \mathrm{MHz}$ |  | Differential Formats | - | 150 | 200 | fs |
|  |  | CMOS, Dual CMOS | - | 200 | - | fs |
| Spurs Induced by External Power Supply Noise, 50 mV pp Ripple. LVDS 156.25 MHz Output | PSNR | 100 kHz sine wave | - | -83 | - | dBc |
|  |  | 200 kHz sine wave | - | -83 | - |  |
|  |  | 500 kHz sine wave | - | -82 | - |  |
|  |  | 1 MHz sine wave | - | -85 | - |  |

## Note:

1. Guaranteed by characterization. Jitter inclusive of any spurs.

Table 2.3. $3.2 \times 5 \mathrm{~mm}$ Clock Output Phase Noise (Typical, 50 ppm Total Stability Option)

| Offset Frequency (f) | 156.25 MHz LVDS | 200 MHz LVDS | 644.53125 MHz LVDS | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 100 \mathrm{~Hz} \\ 1 \mathrm{kHz} \\ 10 \mathrm{kHz} \\ 100 \mathrm{kHz} \\ 1 \mathrm{MHz} \\ 10 \mathrm{MHz} \\ 20 \mathrm{MHz} \end{gathered}$ | $\begin{aligned} & -110 \\ & -121 \\ & -132 \\ & -139 \\ & -151 \\ & -160 \\ & -161 \end{aligned}$ | $\begin{aligned} & -107 \\ & -120 \\ & -130 \\ & -137 \\ & -149 \\ & -161 \\ & -162 \end{aligned}$ | $\begin{gathered} -99 \\ -109 \\ -121 \\ -127 \\ -138 \\ -155 \\ -157 \end{gathered}$ | $\mathrm{dBc} / \mathrm{Hz}$ |
| Offset Frequency (f) | $156.25 \mathrm{MHz}$ <br> LVPECL | 200 MHz <br> LVPECL | $\begin{aligned} & \text { 644.53125 MHz } \\ & \text { LVPECL } \end{aligned}$ | Unit |
| $\begin{gathered} 100 \mathrm{~Hz} \\ 1 \mathrm{kHz} \\ 10 \mathrm{kHz} \\ 100 \mathrm{kHz} \\ 1 \mathrm{MHz} \\ 10 \mathrm{MHz} \\ 20 \mathrm{MHz} \end{gathered}$ | $\begin{aligned} & -113 \\ & -123 \\ & -133 \\ & -139 \\ & -151 \\ & -162 \\ & -163 \end{aligned}$ | $\begin{aligned} & -110 \\ & -120 \\ & -130 \\ & -137 \\ & -149 \\ & -166 \\ & -167 \end{aligned}$ | -100 <br> -110 <br> -119 <br> -127 <br> -138 <br> -156 <br> -157 | $\mathrm{dBc} / \mathrm{Hz}$ |

Typ RMS Phase Jitter (fs, $12 \mathrm{kHz}-20 \mathrm{MHz}$ ) vs Output Frequency ( 3.3 V LVDS)


Phase jitter measured with Agilent E5052 using a differential-to-single ended converter (balun or buffer). Measurements collected for $>700$ commonly used frequencies. Phase noise plots for specific frequencies are available using our free, online Oscillator Phase Noise Lookup Tool at www.silabs.com/oscillators.

Figure 2.1. Phase Jitter vs. Output Frequency

Table 2.4. Environmental Compliance and Package Information

| Parameter | Test Condition |
| :--- | :---: |
| Mechanical Shock | MIL-STD-883, Method 2002 |
| Mechanical Vibration | MIL-STD-883, Method 2007 |
| Solderability | MIL-STD-883, Method 2003 |
| Gross and Fine Leak | MIL-STD-883, Method 1014 |
| Resistance to Solder Heat | MIL-STD-883, Method 2036 |
| Moisture Sensitivity Level (MSL): $3.2 \times 5,5 \times 7$ packages | 1 |
| Moisture Sensitivity Level (MSL): $2.5 \times 3.2$ package | Gold over Nickel |
| Contact Pads |  |
| Note: <br> 1. For additional product information not listed in the data sheet (e.g. RoHS Certifications, MDDS data, qualification data, REACH <br> Declarations, ECCN codes, etc.), refer to our "Corporate Request For Information" portal found here: www.silabs.com/support/ <br> quality/Pages/RoHSInformation.aspx. |  |

Table 2.5. Thermal Conditions
Max Junction Temperature $=125^{\circ} \mathrm{C}$

| Package | Parameter | Symbol | Test Condition | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 2.5 \times 3.2 \mathrm{~mm} \\ 6 \text {-pin DFN } \end{gathered}$ | Thermal Resistance Junction to Ambient | $\Theta_{J A}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 80 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal Parameter Junction to Board | $\Psi_{\text {JB }}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 39 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal Parameter Junction to Top Center | $\Psi_{J T}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 17 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\begin{aligned} & 3.2 \times 5 \mathrm{~mm} \\ & 6 \text {-pin CLCC } \end{aligned}$ | Thermal Resistance Junction to Ambient | $\Theta_{J A}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 55 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal Parameter Junction to Board | $\Psi_{\text {JB }}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 20 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal Parameter Junction to Top Center | $\Psi_{J T}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 20 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\begin{gathered} 5 \times 7 \mathrm{~mm} \\ 6-\mathrm{pin} \text { CLCC } \end{gathered}$ | Thermal Resistance Junction to Ambient | $\Theta_{J A}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 53 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal Parameter Junction to Board | $\Psi_{\text {JB }}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 26 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal Parameter Junction to Top Center | $\Psi_{J T}$ | Still Air, $85{ }^{\circ} \mathrm{C}$ | 26 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Note:

1. Based on PCB Dimensions: $4.5^{\prime \prime} \times 7$ ", PCB Thickness: 1.6 mm , Number of Cu Layers: 4.

Table 2.6. Absolute Maximum Ratings ${ }^{1}$

| Parameter | Symbol | Rating | Unit |
| :--- | :---: | :---: | :---: |
| Maximum Operating Temp. | $\mathrm{T}_{\text {AMAX }}$ | 95 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\mathrm{S}}$ | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 to 3.8 | ${ }^{\circ} \mathrm{C}$ |
| Input Voltage | $\mathrm{V}_{\text {IN }}$ | -0.5 to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| ESD HBM (JESD22-A114) | HBM | 2.0 | kV |


| Parameter | Symbol | Rating | Unit |
| :--- | :---: | :---: | :---: |
| Solder Temperature ${ }^{2}$ | $\mathrm{~T}_{\text {PEAK }}$ | 260 | ${ }^{\circ} \mathrm{C}$ |
| Solder Time at TPEAK $^{2}$ | $\mathrm{~T}_{\mathrm{P}}$ | $20-40$ | sec |
| Notes: |  |  |  |
| 1. Stresses beyond those listed in this table may cause permanent damage to the device. Functional operation specification |  |  |  |
| compliance is not implied at these conditions. Exposure to maximum rating conditions for extended periods may affect device |  |  |  |
| reliability. |  |  |  |
| 2. The device is compliant with JEDEC J-STD-020. |  |  |  |

## 3. Dual CMOS Buffer

Dual CMOS output format ordering options support either complementary or in-phase signals for two identical frequency outputs. This feature enables replacement of multiple XOs with a single Si540 device.


Figure 3.1. Integrated 1:2 CMOS Buffer Supports Complementary or In-Phase Outputs

## 4. Recommended Output Terminations

The output drivers support both AC-coupled and DC-coupled terminations as shown in figures below.


AC-Coupled LVPECL - Thevenin Termination


AC-Coupled LVPECL - $\mathbf{5 0 \Omega} \mathbf{\Omega}$ /VTT Bias


DC-Coupled LVPECL - Thevenin Termination


DC-Coupled LVPECL - $50 \Omega$ w/VTT Bias

Figure 4.1. LVPECL Output Terminations

| AC Coupled LVPECL Termination Resistor Values |  |  |  | DC Coupled LVPECL Termination Resistor Values |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VDD | R1 | R2 | Rp | VDD | R1 | R2 |
| 3.3 V | $127 \Omega$ | 82.5 ת | $130 \Omega$ | 3.3 V | $127 \Omega$ | $82.5 \Omega$ |
| 2.5 V | $250 \Omega$ | $62.5 \Omega$ | $90 \Omega$ | 2.5 V | $250 \Omega$ | $62.5 \Omega$ |



DC-Coupled LVDS


AC-Coupled LVDS


Source Terminated HCSL


Destination Terminated HCSL

Figure 4.2. LVDS and HCSL Output Terminations


Figure 4.3. CML and CMOS Output Terminations

## 5. Package Outline

### 5.1 Package Outline ( $5 \times 7 \mathrm{~mm}$ )

The figure below illustrates the package details for the $5 \times 7 \mathrm{~mm} \mathrm{Si} 540$. The table below lists the values for the dimensions shown in the illustration.


Figure 5.1. Si540 ( $5 \times 7 \mathrm{~mm}$ ) Outline Diagram

Table 5.1. Package Diagram Dimensions (mm)

| Dimension | Min | Nom | Max |  | Dimension | Min | Nom |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | 1.13 | 1.28 | 1.43 |  | L | 1.17 | 1.27 |

## Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

### 5.2 Package Outline ( $3.2 \times 5 \mathrm{~mm}$ )

The figure below illustrates the package details for the $3.2 \times 5 \mathrm{~mm} \mathrm{Si} 540$. The table below lists the values for the dimensions shown in the illustration.


Figure 5.2. Si540 ( $3.2 \times 5 \mathrm{~mm}$ ) Outline Diagram

Table 5.2. Package Diagram Dimensions (mm)

| Dimension | Min | Nom | Max |
| :---: | :---: | :---: | :---: |
| A | 1.06 | 1.17 | 1.33 |
| b | 0.54 | 0.64 | 0.74 |
| c | 0.35 | 0.45 | 0.55 |
| D | 3.20 BSC |  |  |
| D1 | 2.55 | 2.60 | 2.65 |
| e | 1.27 BSC |  |  |
| E | 5.00 BSC |  |  |
| E1 | 4.35 | 4.40 | 4.45 |
| H | 0.45 | 0.55 | 0.65 |
| L | 0.80 | 0.90 | 1.00 |
| L1 | 0.05 | 0.10 | 0.15 |
| $p$ | 1.36 | 1.46 | 1.56 |
| R | 0.32 REF |  |  |
| aaa | $0.15$ |  |  |
| bbb | 0.15 |  |  |
| ccc | 0.08 |  |  |
| ddd | 0.10 |  |  |
| eee | $0.05$ |  |  |

## Notes:

1. All dimensions shown are in millimeters ( mm ) unless otherwise noted.
2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

### 5.3 Package Outline ( $2.5 \times 3.2 \mathrm{~mm}$ )

The figure below illustrates the package details for the $2.5 \times 3.2 \mathrm{~mm} \mathrm{Si} 540$. The table below lists the values for the dimensions shown in the illustration.


Figure 5.3. Si540 ( $2.5 \times 3.2 \mathrm{~mm}$ ) Outline Diagram

Table 5.3. Package Diagram Dimensions (mm)

| Dimension | Min | Nom | Max |
| :---: | :---: | :---: | :---: |
| A | 0.90 | 0.95 | 1.00 |
| A1 | 0.36 REF |  |  |
| A2 | 0.53 REF |  |  |
| W | 0.55 | 0.60 | 0.65 |
| D | 3.2 BSC |  |  |
| E | 2.5 BSC |  |  |
| e | 1.10 BSC |  |  |
| L | 0.65 | 0.70 | 0.75 |
| n | 5 |  |  |
| D1 | 2.2 BSC |  |  |
| E1 | 1.589 BSC |  |  |
| aaa | 0.10 |  |  |
| bbb | 0.10 |  |  |
| ddd | 0.08 |  |  |

## Notes:

1. The dimensions in parentheses are reference.
2. All dimensions in millimeters ( mm ).
3. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

## 6. PCB Land Pattern

### 6.1 PCB Land Pattern ( $5 \times 7 \mathrm{~mm}$ )

The figure below illustrates the $5 \times 7 \mathrm{~mm}$ PCB land pattern for the Si 540 . The table below lists the values for the dimensions shown in the illustration.


Figure 6.1. Si540 ( $5 \times 7 \mathrm{~mm}$ ) PCB Land Pattern

Table 6.1. PCB Land Pattern Dimensions (mm)

| Dimension | (mm) |
| :--- | :---: |
| C 1 |  |
| E |  |
| Y 1 |  |
| Notes: |  |
| General |  |
| 1. All dimensions shown are in millimeters (mm) unless otherwise noted. |  |
| 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. |  |
| 3. This Land Pattern Design is based on the IPC-7351 guidelines. |  |
| 4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a |  |
| Fabrication Allowance of 0.05 mm. |  |
| Solder Mask Design |  |
| 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 um |  |
| minimum, all the way around the pad. |  |
| Stencil Design |  |
| 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. |  |
| 2. The stencil thickness should be 0.125 mm (5 mils). |  |
| 3. The ratio of stencil aperture to land pad size should be 1:1. |  |
| Card Assembly |  |
| 1. A No-Clean, Type-3 solder paste is recommended. |  |
| 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. |  |

### 6.2 PCB Land Pattern ( $3.2 \times 5 \mathrm{~mm}$ )

The figure below illustrates the $3.2 \times 5.0 \mathrm{~mm}$ PCB land pattern for the Si 540 . The table below lists the values for the dimensions shown in the illustration.


Figure 6.2. Si 540 ( $3.2 \times 5 \mathrm{~mm}$ ) PCB Land Pattern

Table 6.2. PCB Land Pattern Dimensions (mm)

| Dimension | $(\mathrm{mm})$ |
| :---: | :---: |
| C 1 | 2.60 |
| E | 1.27 |
| X 1 | 0.80 |
| Y 1 | 1.70 |

## Notes:

## General

1. All dimensions shown are in millimeters ( mm ) unless otherwise noted.
2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
3. This Land Pattern Design is based on the IPC-7351 guidelines.
4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm .

## Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.

## Stencil Design

1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
2. The stencil thickness should be 0.125 mm ( 5 mils).

3 . The ratio of stencil aperture to land pad size should be $1: 1$.

## Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.
2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

### 6.3 PCB Land Pattern ( $2.5 \times 3.2 \mathrm{~mm}$ )

The figure below illustrates the $2.5 \times 3.2 \mathrm{~mm}$ PCB land pattern for the Si 540 . The table below lists the values for the dimensions shown in the illustration.


Figure 6.3. Si 540 ( $2.5 \times 3.2 \mathrm{~mm}$ ) PCB Land Pattern

Table 6.3. PCB Land Pattern Dimensions (mm)

| Dimension | Description | Value (mm) |
| :---: | :---: | :---: |
| X1 | Width - leads on long sides | 0.85 |
| Y1 | Height - leads on long sides | 0.7 |
| D1 | Pitch in $X$ directions of XLY1 leads | 1.639 |
| E1 | Lead pitch XLY1 leads | 1.10 |

Notes: The following notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine-tune their SMT process as required for their application and tooling.

## General

1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
3. This Land Pattern Design is based on the IPC-7351 guidelines.
4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm .

## Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.

## Stencil Design

1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
2. The stencil thickness should be 0.125 mm ( 5 mils).
3. The ratio of stencil aperture to land pad size should be $0.8: 1$ for the pads.

## Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.
2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 7. Top Marking ( $5 \times 7$ and $3.2 \times 5$ Packages)

The figure below illustrates the mark specification for the $\mathrm{S} i 5405 \times 7$ and $3.2 \times 5$ package sizes. The table below lists the line information.


Figure 7.1. Mark Specification

Table 7.1. Si540 Top Mark Description

| Line | Position | Description |
| :---: | :---: | :--- |
| 1 | $1-8$ | "Si540", xxx = Ordering Option 1, Option 2, Option 3 (e.g. Si540AAA) |
| 2 | $1-7$ | Frequency Code <br> (e.g. 100M000 or 6-digit custom code as described in the Ordering Guide) |
|  | Trace Code |  |
|  | Position 1 | Pin 1 orientation mark (dot) |
|  | Position 2 | Product Revision (B) |
|  | Position 3-5 | Tiny Trace Code (3 alphanumeric characters per assembly release instructions) |
|  | Position 6-7 | Year (last two digits of the year), to be assigned by assembly site (ex: 2017 = 17) |
|  | Position 8-9 | Calendar Work Week number (1-53), to be assigned by assembly site |

## 8. Top Marking (2.5x3.2 Package)

The figure below illustrates the mark specification for the Si540 $2.5 \times 3.2$ package sizes. The table below lists the line information.

## ACCCCC TTTTTT - YYWW

Figure 8.1. Mark Specification

Table 8.1. Si540 Top Mark Description

| Line | Position | Description |
| :---: | :---: | :--- |
| 1 | $1-6$ | A $=$ Si540, CCCCC $=$ Custom Mark Code |
| 2 | Trace Code |  |
|  | $1-6$ | 6 digit trace code per assembly release instructions |
|  | Position 1 | Pin 1 orientation mark (dot) |
|  | Position 2-3 | Year (last two digits of the year), to be assigned by assembly site (ex: $2017=17$ ) |
|  | Position 4-5 | Calendar Work Week number (1-53), to be assigned by assembly site |

9. Revision History

## Revision 1.1

November 2019

- Added $2.5 \times 3.2 \mathrm{~mm}$ package option


## Revision 1.0

July 2018

- Added 20 ppm total stability option.


## Revision 0.75

March, 2018

- Added 25 ppm total stability option.


## Revision 0.71

December 11, 2017

- Added 5x7 package and land pattern.


## Revision 0.7

June 27, 2017

- Initial release.



## Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs product in such unauthorized applications.

## Trademark Information

Silicon Laboratories Inc.® , Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, ClockBuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, Gecko OS, Gecko OS Studio, ISOmodem®, Precision $32 ®$, ProSLIC®, Simplicity Studio $®$, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® , Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.


Silicon Laboratories Inc.
400 West Cesar Chavez
Austin, TX 78701
USA

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Standard Clock Oscillators category:
Click to view products by Silicon Labs manufacturer:
Other Similar products are found below :
EP1400SJTSC-125.000M 601137 601252 CSX750FBC-24.000M-UT CSX750FBC-33.333M-UT CSX750FCC-3.6864M-UT F335-12 F33525 F535L-50 DSC506-03FM2 ASA-20.000MHZ-L-T ASA-25.000MHZ-L-T ASA-27.000MHZ-L-T ASV-20.000MHZ-LR-T ECS-2018-160-BN-TR EL13C7-H2F-125.00M MXO45HS-2C-66.6666MHZ NBXDBB017LN1TAG NBXHBA019LN1TAG SiT1602BI-22-33E50.000000E SIT8003AC-11-33S-2.04800X SiT8256AC-23-33E-156.250000X SIT8918AA-11-33S-50.000000G SM4420TEV-40.0M-T1K SMA4306-TL-H F335-24 F335-40 F335-50 F535L-10 F535L-12 F535L-16 F535L-24 F535L-27 F535L-48 CSX750FBC-20.000M-UT CSX-750FBC33333000T CSX750FBC-4.000M-UT CSX750FBC-7.3728M-UT CSX750FBC-8.000M-UT CSX-750FCC14745600T CSX750FCC-16.000M-UT CSX-750FCC40000000T CSX750FCC-4.000M-UT ASA-22.000MHZ-L-T ASA2-26.000MHZ-L-T ASA-40.000MHZ-L-T ASA-48.000MHZ-L-T ASA-60.000MHZ-L-T ASF1-3.686MHZ-N-K-S XLH735025.000JU4I8

