CY2SSTV855

## Differential Clock Buffer/Driver

## Features

- Phase-locked loop (PLL) clock distribution for Double Data Rate Synchronous DRAM applications
- 1:5 differential outputs
- External feedback pins (FBINT, FBINC) are used to synchronize the outputs to the clock input
- SSCG: Spread Aware ${ }^{\text {TM }}$ for electromagnetic interference (EMI) reduction
- 28-pin TSSOP package
- Conforms to JEDEC DDR specifications


## Functional Description

The CY2SSTV855 is a high-performance, very-low-skew, very-low-jitter zero-delay buffer that distributes a differential clock input pair (SSTL_2) to four differential (SSTL_2) pairs of clock outputs and one differential pair of feedback clock outputs. In support of low power requirements, when power-down is HIGH, the outputs switch in phase and frequency with the input clock. When power-down is LOW, all outputs are disabled to a high-impedance state and the PLL is shut down.

The device supports a low-frequency power-down mode. When the input is $<20 \mathrm{MHz}$, the PLL is disabled and the outputs are put in the $\mathrm{Hi}-\mathrm{Z}$ state. When the input frequency is $>20 \mathrm{MHz}$, the PLL and outputs are enabled.
When AVDD is tied to ground, the PLL is turned off and bypassed with the input reference clock gated to the outputs. The Cypress CY2SSTV855 is Spread Aware and supports tracking of Spread Spectrum clock inputs to reduce EMI


## Pin Definition ${ }^{[1,2]}$

| Pin | Name | I/O | Description |
| :--- | :--- | :---: | :--- |
| 6 | CLKINT | I | True Clock Input. Low Voltage Differential True Clock Input. |
| 7 | CLKINC | I | Complementary Clock Input. Low Voltage Differential Complementary Clock Input. |
| 22 | FBINC | I | Feedback Complementary Clock Input. Differential Input Connect to FBOUTC for <br> accessing the PLL. |
| 23 | FBINT | I | Feedback True Clock Input. Differential Input Connect to FBOUTT for accessing the <br> PLL. |
| $3,12,17,26$ | YT(0:3) | O | True Clock Outputs. Differential Outputs. |
| $2,13,16,27$ | YC(0:3) | O | Complementary Clock Outputs. Differential Outputs. |
| 19 | FBOUTT | O | Feedback True Clock Output. Differential Outputs. Connect to FBINT for normal <br> operation. A bypass delay capacitor at this output will control Input Reference/Output <br> Clocks phase relationships. |
| 20 | FBOUTC | O | Feedback Complementary Clock Output. Differential Outputs. Connect to FBINC for <br> normal operation. A bypass delay capacitor at this output will control Input <br> Reference/Output Clocks phase relationships. |
| 24 | PWRDWN | I | Control input to turn device in the power-down mode. |
| $4,8,11,18,21,25$ | VDDQ |  | 2.5V Power Supply for Output Clock Buffers.2.5V Nominal. |
| 9 | AVDD |  | 2.5V Power Supply for PLL. 2.5V Nominal. |
| $1,5,14,15,28$ | GND |  | Ground |
| 10 | AGND |  | Analog Ground. 2.5V Analog Ground. |

## Zero-delay Buffer

When used as a zero-delay buffer the CY2SSTV855 will likely be in a nested clock tree application. For these applications the CY2SSTV855 offers a differential clock input pair as a PLL reference. The CY2SSTV855 then can lock onto the reference and translate with near zero delay to low-skew outputs. For normal operation, the external feedback differential input, FBINT/C, is connected to the feedback output, FBOUTT/C. By
connecting the feedback output to the feedback input the propagation delay through the device is eliminated. The PLL works to align the output edge with the input reference edge thus producing a near zero delay. The reference frequency affects the static phase offset of the PLL and thus the relative delay between the inputs and outputs.
When AVDD is strapped LOW, the PLL is turned off and bypassed for test purposes.

## Function Table

| Inputs |  |  |  | Outputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AVDD | PWRDWN | CLKINT | CLKINC | YT(0:3) | YC(0:3) | FBOUTT | FBOUTC | PLL |
| GND | H | L | H | L | H | L | H | BYPASSED/OFF |
| GND | H | H | L | H | L | H | L | BYPASSED/OFF |
| 2.5 V | H | L | H | L | H | L | H | On |
| 2.5 V | H | H | L | H | L | H | L | On |
| 2.5 V | X | $<20 \mathrm{MHz}$ | $<20 \mathrm{MHz}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-Z$ | O |

## Notes:

1. $\mathrm{PU}=$ internal pull-up.
2. A bypass capacitor $(0.1 \mu \mathrm{~F})$ should be placed as close as possible to each positive power pin (<0.2"). If these bypass capacitors are not close to the pins their high frequency filtering characteristic will be cancelled by the lead inductance of the traces.

## Differential Parameter Measurement Information



Figure 1. Static Phase Offset


Figure 2. Dynamic Phase Offset


Figure 3. Output Skew

## Differential Parameter Measurement Information (continued)



Figure 4. Half-period Jitter


Figure 5. Cycle-to-cycle Jitter


Figure 6. Differential Signal Using Direct Termination Resistor

CY2SSTV855

## Absolute Maximum Conditions ${ }^{[3]}$

| Input Voltage Relative to $\mathrm{V}_{\text {SS }}$ :.......................... $\mathrm{V}_{\text {SS }}-0.3 \mathrm{~V}$ |  |
| :---: | :---: |
| Input Voltage Relative to $\mathrm{V}_{\mathrm{DDQ}}$ or $\mathrm{AV}_{\mathrm{DD}}$ : $\ldots . . . . . . . . . \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |  |
| Storage Temper | C |
| Operating Tempera | to $+85{ }^{\circ} \mathrm{C}$ |
| um Power Sup | ...3.5V |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, $\mathrm{V}_{\text {in }}$ and $\mathrm{V}_{\text {out }}$ should be constrained to the range:
$\mathrm{V}_{\mathrm{SS}}<\left(\mathrm{V}_{\text {in }}\right.$ or $\left.\mathrm{V}_{\text {out }}\right)<\mathrm{V}_{\text {DD }}$.
Unused inputs must always be tied to an appropriate logic voltage level (either $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$ ).

DC Electrical Specifications $\left(A V_{D D}=V_{D D Q}=2.5 \mathrm{~V} \pm 5 \%, T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}\right)^{[4]}$

| Parameter | Description | Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {ID }}$ | Differential Input Voltage ${ }^{[5]}$ | CLKINT, FBINT | 0.36 |  | $\mathrm{V}_{\mathrm{DDQ}}+0.6$ | V |
| $\mathrm{V}_{\text {IX }}$ | Differential Input Crossing Voltage ${ }^{[6]}$ | CLKTIN, FBINT | $\begin{gathered} \left(\mathrm{V}_{\mathrm{DDQ}} / 2\right)- \\ 0.2 \end{gathered}$ | $\mathrm{V}_{\mathrm{DDQ}} / 2$ | $\begin{gathered} \left(\mathrm{V}_{\mathrm{DDQ}} / 2\right)+ \\ 0.2 \end{gathered}$ | V |
| $\mathrm{I}_{\mathrm{IN}}$ | Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {DDQ }}$, CLKINT, FBINT | -10 | - | 10 | $\mu \mathrm{A}$ |
| ${ }_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\text {DDQ }}=2.375 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.2 \mathrm{~V}$ | 26 | 35 | - | mA |
| $\mathrm{IOH}^{\text {l }}$ | Output High Current | $\mathrm{V}_{\text {DDQ }}=2.375 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}$ | -18 | -32 | - | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{DDQ}}=2.375 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | - | 0.6 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{DDQ}}=2.375 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 1.7 | - | - | V |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing ${ }^{[7]}$ |  | 1.1 | - | $\mathrm{V}_{\mathrm{DDQ}}-0.4$ | V |
| $\mathrm{V}_{\text {OC }}$ | Output Crossing Voltage ${ }^{[8]}$ |  | $\begin{gathered} \left(\mathrm{V}_{\mathrm{DDO}} / 2\right)- \\ 0.2 \end{gathered}$ | $\mathrm{V}_{\text {DDQ }} / 2$ | $\begin{gathered} \left(\mathrm{V}_{\mathrm{DDQ}} / 2\right)+ \\ 0.2 \end{gathered}$ | V |
| $\mathrm{I}_{\mathrm{OZ}}$ | High-Impedance Output Current | $\mathrm{V}_{\mathrm{O}}=\mathrm{GND}$ or $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DDQ}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| IDDQ | Dynamic Supply Current ${ }^{[9]}$ | $\mathrm{V}_{\text {DDQ }}=170 \mathrm{MHz}$ | - | 235 | 300 | mA |
| ${ }^{\text {D }}$ D | PLL Supply Current | $\mathrm{AV}_{\text {DD }}$ only | - | 9 | 12 | mA |
| Cin | Input Pin Capacitance |  | - | 4 | - | pF |

AC Electrical Specifications ( $\mathrm{AV} \mathrm{DD}=\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+85^{\circ} \mathrm{C}\right)^{[10,11]}$

| Parameter | Description | Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {CLK }}$ | Operating Clock Frequency | $\mathrm{AV}_{\mathrm{DD}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 60 |  | 170 | MHz |
| $\mathrm{t}_{\mathrm{DC}}$ | Input Clock Duty Cycle ${ }^{[12]}$ |  | 40 |  | 60 | \% |
| $\mathrm{t}_{\text {LOCK }}$ | Maximum PLL lock Time |  |  |  | 100 | $\mu \mathrm{s}$ |
| $\left.\mathrm{t}_{\text {SL( }} \mathrm{O}\right)$ | Output Clocks Slew Rate | 20\% to 80\% of VOD | 1 |  | 2 | V/ns |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\text {PZH }}$ | Output Enable Time (all outputs) ${ }^{[13]}$ |  |  | 30 |  | ns |
| $\mathrm{t}_{\text {PLZ }}, \mathrm{t}_{\text {PHZ }}$ | Output Disable Time (all outputs) ${ }^{[13]}$ |  |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{CCJ}}$ | Cycle to Cycle Jitter | $\mathrm{f}>66 \mathrm{MHz}$ | -100 |  | 100 | ps |
| $\mathrm{t}_{\text {JITT(H-PER) }}$ | Half-period jitter | $\mathrm{f}>66 \mathrm{MHz}$ | -100 |  | 100 | ps |

[^0]AC Electrical Specifications $\left(A V_{D D}=\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}\right)^{[10,11]}$ (continued)

| Parameter | Description | Conditions | Min. | Typ. | Max. | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PLH }}$ | Low-to-High Propagation Delay, <br> CLKINT to YT[0:3] |  | 1.5 | 3.5 | 6 | ns |
| $\mathrm{t}_{\text {PHL }}$ | High-to-Low Propagation Delay, <br> CLKINT to YT[0:3] |  | 1.5 | 3.5 | 6 | ns |
| $\mathrm{t}_{\text {SK(0) }}$ | Any Output to Any Output Skew ${ }^{[14]}$ |  | - | - | 100 | ps |
| $\mathrm{t}_{(\varnothing)}$ | Static Phase Offset ${ }^{[14]}$ |  | -450 | - | 450 | ps |
| $\mathrm{t}_{\mathrm{D}(\varnothing)}$ | Dynamic Phase Offset | $\mathrm{f}>66 \mathrm{MHz}$ | -350 | - | 350 | ps |

## Ordering Information

| Part Number | Package Type | Product Flow |
| :--- | :--- | :--- |
| CY2SSTV855ZC | 28-pin TSSOP | Commercial, $0^{\circ}$ to $70^{\circ} \mathrm{C}$ |
| CY2SSTV855ZCT | 28-pin TSSOP - Tape and Reel | Commercial, $0^{\circ}$ to $70^{\circ} \mathrm{C}$ |
| CY2SSTV855ZI | 28-pin TSSOP | Industrial, $-40^{\circ}$ to $85^{\circ} \mathrm{C}$ |
| CY2SSTV855ZIT | 28-pin TSSOP - Tape and Reel | Industrial, $-40^{\circ}$ to $85^{\circ} \mathrm{C}$ |
| Lead Free | 28-pin TSSOP |  |
| CY2SSTV855ZXC | 28-pin TSSOP - Tape and Reel | Commercial, $0^{\circ}$ to $70^{\circ} \mathrm{C}$ |
| CY2SSTV855ZXCT | 28-pin TSSOP | Industrial, $-40^{\circ}$ to $85^{\circ} \mathrm{C}$ |
| CY2SSTV855ZXI | 28-pin TSSOP - Tape and Reel | Industrial, $-40^{\circ}$ to $85^{\circ} \mathrm{C}$ |
| CY2SSTV855ZXIT |  |  |

## Package Drawing and Dimensions

28-Lead Thin Shrunk Small Outline Package (4.40-mm Body) Z28.173


DIMENSIONS IN MM[INCHES] MIN.

REFERENCE JEDEC MO-153
PACKAGE WEIGHT 0.16 gms

| PART \# |  |
| :--- | :--- |
| Z28.173 | STANDARD PKG. |
| ZZ28.173 | LEAD FREE PKG. |



The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Phase Locked Loops - PLL category:
Click to view products by Silicon Labs manufacturer:
Other Similar products are found below :
ADF4152HVBCPZ-RL7 HMC440QS16GTR LC72135MA-Q-AE SL28EB725ALI HMC698LP5ETR HMC699LP5ETR HMC700LP4TR LC7185-8750-E MB15E07SLPFV1-G-BND-6E1 XRT8001ID-F ATA8404C-6DQY-66 PI6C2409-1HWE ATA8405C-6DQY-66 MAX2870ETJ+T PI6C2409-1HWEX CYW170-01SXC HMC764LP6CETR HMC767LP6CETR HMC820LP6CETR HMC828LP6CETR HMC834LP6GETR ispPAC-CLK5410D-01SN64C SI4113-D-GM 82V3002APVG PI6C2405A-1WE CY22050KFI CY25200KFZXC CY29973AXI CY2XP22ZXI W232ZXC-10 CDCE937QPWRQ1 CY2077FZXI CY2546FC CY2XF23FLXIT CYISM560BSXC LMX2430TMX/NOPB HMC837LP6CETR HMC831LP6CETR ATA8404C-6DQY-66 ADF4155BCPZ-RL7 MB15E07SRPFT-G-BNDE1 NB3N5573DTG MAX2660EUT+T SI4123-D-GT SI4112-D-GM NB4N441MNR2G 9DB433AGILFT ADF4116BRUZ-REEL7 ADF4153ABCPZ MAX2682EUT+T


[^0]:    Notes:
    3. Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.
    4. Unused inputs must be held HIGH or LOW to prevent them from floating.
    5. Differential input signal voltage specifies the differential voltage |VTR - VCP| required for switching, where VTR is the true input level and VCP is the complementary input level.
    6. Differential cross-point input voltage is expected to track $\mathrm{V}_{\mathrm{DDQ}}$ and is the voltage at which the differential signals must be crossing.
    7. For load conditions see Figure 6.
    8. The value of $\mathrm{V}_{\mathrm{Oc}}$ is expected to be |VTR + VCP|/2. In case of each clock directly terminated by a $120 \Omega$ resistor. See Figure 6.
    9. All outputs switching loaded with 16 pF in $60 \Omega$ environment. See Figure 6.
    10. Parameters are guaranteed by design and characterization. Not 100\% tested in production.
    11. PLL is capable of meeting the specified parameters while supporting SSC synthesizers with modulation frequency between 30 kHz and 33.3 kHz with a downspread of $-0.5 \%$
    12. While the pulse skew is almost constant over frequency, the duty cycle error increases at higher frequencies. This is due to the formula: duty $\mathrm{cycle}=\mathrm{t}_{\mathrm{WH}} / \mathrm{t}_{\mathrm{C}}$, where the cycle time $\left(\mathrm{t}_{\mathrm{c}}\right)$ decreases as the frequency goes up.
    13. Refers to transition of non-inverting output.
    14. All differential input and output terminals are terminated with $120 \Omega / 16 \mathrm{pF}$ as shown in Figure 6.

