

# SILICON LABS 10-CHANNEL, ANY-FREQUENCY, ANY-OUTPUT JITTER **ATTENUATOR/CLOCK MULTIPLIER**

#### **Features**

- $\blacksquare$ Generates any combination of output frequencies from any input frequencies
- Input frequency range:  $\blacksquare$ 
	- Differential: 8 kHz to 750 MHz
	- LVCMOS: 8 kHz to 250 MHz
- Output frequency range:
	- Differential: up to 800 MHz
- LVCMOS: up to 250 MHz Jitter performance:  $\mathbf{r}$
- <100 fs typ (12 kHz-20 MHz)
- Programmable jitter attenuation bandwidth: 0.1 Hz to 4 kHz
- Meets G.8262 EEC Opt 1, 2 (SyncE)  $\blacksquare$
- Highly configurable outputs compatible with LVDS, LVPECL, LVCMOS, HCSL, or programmable ■ voltage swing and common mode
- Status monitoring (LOS, OOF, LOL) ■
- Hitless input clock switching: automatic or manual
- Locks to gapped clock inputs
- Automatic free-run and holdover modes

## **Applications**

- п OTN Muxponders and Transponders
- 10/40/100G network line cards
- GbE/10GbE/100GbE Synchronous Test and measurement Ethernet

## **Description**

These jitter attenuating clock multipliers combine fourth-generation DSPLL and MultiSynth™ technologies to enable any-frequency clock generation and jitter attenuation for applications that require the highest level of jitter performance. These devices are programmable via a serial interface with in-circuit programmable non-volatile memory (NVM) so that they always power up with a known frequency configuration. They support free-run, synchronous, and holdover modes of operation, and offer both automatic and manual input clock switching. The loop filter is fully integrated on-chip eliminating the risk of potential noise coupling associated with discrete solutions. Further, the jitter attenuation bandwidth is digitally programmable providing jitter performance optimization at the application level. Programming the Si5345/44/42 is made easy with Silicon Labs' ClockBuilderPro software. Factory preprogrammed devices are also available.

 $\blacksquare$ Optional zero delay mode

- Fastlock feature: < 200 ms lock time  $\blacksquare$ Glitchless on the fly output
- frequency changes DCO mode: as low as 0.001 ppb  $\blacksquare$ steps.
- Core voltage
	- $V_{DD}$ : 1.8 V ±5%
	- $V_{\text{DNA}}$ : 3.3 V  $\pm 5\%$
- Independent output supply pins: 3.3 V, 2.5 V, or 1.8 V
- Output-output skew: <100 ps
- Serial interface: I<sup>2</sup>C or SPI In-circuit programmable with
- non-volatile OTP memory ClockBuilder Pro<sup>TM</sup> software simplifies device configuration
- Si5345: 4 input, 10 output, 64 QFN
- Si5344: 4 input, 4 output, 44 QFN
- Si5342: 4 input, 2 output, 44 QFN
- **Temperature range:**  $-40$  to  $+85$  °C
- Pb-free, RoHS-6 compliant  $\blacksquare$ 
	-
- **Carrier Ethernet switches** .
	- SONET/SDH Line Cards
- Broadcast video .
- 



See section 7



Preliminary Rev. 0.9 7/14

#### Copyright © 2014 by Silicon Laboratories

#### Si5345/44/42

This information applies to a product under development. Its characteristics and specifications are subject to change without notice.

# Si5345/44/42

## **Functional Block Diagram**





# TABLE OF CONTENTS





# 1. Typical Application Schematic



- Line Timing Recovered Clocks (SONET/SDH or SyncE)
- **External Timing Reference**
- Primary/Secondary Clocks (External or Line Clocks)
- **Master Clock**
- Slave Clock  $\bullet$  $\bullet$





# 2. Electrical Specifications

## Table 1. Recommended Operating Conditions\*

( $V_{DD}$  = 1.8 V ±5%,  $V_{DDA}$  = 3.3 V ±5%,  $T_A$  = -40 to 85 °C)





#### **Table 2. DC Characteristics**

( $V_{DD}$  = 1.8 V ±5%,  $V_{DDA}$  = 3.3 V ±5%,  $V_{DDO}$  = 1.8 V ±5%, 2.5 V ±5%, or 3.3 V ±5%, T<sub>A</sub> = -40 to 85 °C)



#### Notes:

1. Si5345 test configuration: 10x 3.3 V LVDS outputs enabled @156.25 MHz. Excludes power in termination resistors.

2. Si5344 test configuration: 4x 3.3 V LVDS outputs enabled @ 156.25 MHz. Excludes power in termination resistors.

3. Si5342 test configuration: 2x 3.3 V LVDS outputs enabled @ 156.25 MHz. Excludes power in termination resistors.

4. Differential outputs terminated into an AC coupled 100  $\Omega$  load.

5. LVCMOS outputs measured into a 6 inch 50  $\Omega$  PCB trace with 5 pF load.

#### **Differential Output Test Configuration**







6. Detailed power consumption for any configuration can be estimated using ClockBuilderPro when an evaluation board (EVB) is not available. All EVBs support detailed current measurements for any configuration.



#### **Table 3. Input Specifications**

 $(V_{DD} = 1.8 \text{ V } \pm 5\%, V_{DDA} = 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ 



Notes:

1. Imposed for jitter performance

- 2. Rise and fall times can be estimated using the following simplified equation: tr/tf<sub>80-20</sub> = ((0.8 0.2) x V<sub>IN\_Vpp\_se</sub>) / SR
- 
- 3.  $V_{DDIO}$  is determined by the IO\_VDD\_SEL bit. It is selectable as  $V_{DDA}$  or  $V_{DD}$ .<br>4. A programmable internal divider ( $P_{REF}$ ) is available to help support REFCLK frequencies up to 200 MHz.



#### Table 4. Control Input Pin Specifications

 $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%, V_{DDS} = 3.3 \text{ V} \pm 5\%, 1.8 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C}$ 





#### **Table 5. Differential Clock Output Specifications**

 $(V_{DD} = 1.8 \text{ V } \pm 5\%, V_{DDA} = 3.3 \text{ V } \pm 5\%, V_{DDO} = 1.8 \text{ V } \pm 5\%, 2.5 \text{ V } \pm 5\%, \text{ or } 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C}$ 



Note:

1. Normal swing mode, high swing mode, Vswing and Cmode settings are programmable through register settings and can be stored in NVM. Each output driver can be programmed independently.

2. Not all combinations of voltage swing and common mode voltages settings are possible. See the Si5345/44/42 Family Reference Manual for details.

3. Common mode voltage min/max variation =  $\pm$ 4% from typical value

4. Driver output impedance depends on selected output mode (Normal, High).

5. Measured for 156.25 MHz carrier frequency. Sinewave noise added to VDDO  $(1.8 \text{ V} = 50 \text{ mVpp}, 2.5 \text{ V}/3.3 \text{ V} = 100 \text{ mVpp})$  and noise spur amplitude measured.





## Table 5. Differential Clock Output Specifications (Continued)

 $(V_{DD} = 1.8 \text{ V } \pm 5\%, V_{DDA} = 3.3 \text{ V } \pm 5\%, V_{DDO} = 1.8 \text{ V } \pm 5\%, 2.5 \text{ V } \pm 5\%, \text{ or } 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C}$ 



can be stored in NVM. Each output driver can be programmed independently.

- 2. Not all combinations of voltage swing and common mode voltages settings are possible. See the Si5345/44/42 Family Reference Manual for details.
- 3. Common mode voltage min/max variation =  $\pm$ 4% from typical value
- 4. Driver output impedance depends on selected output mode (Normal, High).
- 5. Measured for 156.25 MHz carrier frequency. Sinewave noise added to VDDO
- $(1.8 V = 50 mVpp, 2.5 V/3.3 V = 100 mVpp)$  and noise spur amplitude measured.





#### Table 6. LVCMOS Clock Output Specifications

 $(V_{DD} = 1.8 \text{ V } \pm 5\%, V_{DDA} = 3.3 \text{ V } \pm 5\%, V_{DDO} = 1.8 \text{ V } \pm 5\%, 2.5 \text{ V } \pm 5\%, \text{ or } 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C}$ 



#### Notes:

- 1. Driver strength is a register programmable setting and stored in NVM. Options are CMOS1, CMOS2, CMOS3.
- 2.  $I_{OL}/I_{OH}$  is measured at  $V_{OL}/V_{OH}$  as shown in the DC test configuration.
- 3. A series termination resistor (Rs) is recommended to help match the source impedance to a 50  $\Omega$  PCB trace. A 5 pF capacitive load is assumed.

**DC Test Configuration** 









#### Table 6. LVCMOS Clock Output Specifications (Continued)

 $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%, V_{DDO} = 1.8 \text{ V} \pm 5\%, 2.5 \text{ V} \pm 5\%, \text{ or } 3.3 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C}$ 



#### Notes:

1. Driver strength is a register programmable setting and stored in NVM. Options are CMOS1, CMOS2, CMOS3.

2.  $I_{OL}/I_{OH}$  is measured at  $V_{OL}/V_{OH}$  as shown in the DC test configuration.

3. A series termination resistor (Rs) is recommended to help match the source impedance to a 50  $\Omega$  PCB trace. A 5 pF capacitive load is assumed.







#### **Table 7. Output Status Pin Specifications**



 $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{ V} \pm 5\%, V_{DDS} = 3.3 \text{ V} \pm 5\%, 1.8 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C}$ 



#### Table 8. Performance Characteristics

 $(V_{DD} = 1.8 \text{ V } \pm 5\%, V_{DDA} = 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ 





Table 9. 1<sup>2</sup>C Timing Specifications (SCL,SDA)

| <b>Parameter</b>                                         | <b>Symbol</b>       | <b>Test Condition</b>      | Min                              | <b>Max</b> | Min                          | <b>Max</b> | <b>Units</b> |
|----------------------------------------------------------|---------------------|----------------------------|----------------------------------|------------|------------------------------|------------|--------------|
|                                                          |                     |                            | <b>Standard Mode</b><br>100 kbps |            | <b>Fast Mode</b><br>400 kbps |            |              |
| <b>SCL Clock Frequency</b>                               | $f_{SCL}$           |                            | $\mathbf 0$                      | 100        | 0                            | 400        | kHz          |
| <b>SMBus Timeout</b>                                     |                     | When Timeout is<br>Enabled | 25                               | 35         | 25                           | 35         | ms           |
| Hold time (repeated)<br><b>START</b> condition           | t <sub>HD:STA</sub> |                            | 4.0                              |            | 0.6                          |            | μs           |
| Low period of the SCL<br>clock                           | $t_{LOW}$           |                            | 4.7                              |            | 1.3                          |            | $\mu s$      |
| HIGH period of the SCL<br>clock                          | $t_{HIGH}$          |                            | 4.0                              |            | 0.6                          |            | μs           |
| Set-up time for a<br>repeated START condi-<br>tion       | $t_{\text{SU:STA}}$ |                            | 4.7                              |            | 0.6                          |            | μs           |
| Data hold time                                           | t <sub>HD:DAT</sub> |                            | 5.0                              |            |                              |            | $\mu s$      |
| Data set-up time                                         | t <sub>SU:DAT</sub> |                            | 250                              |            | 100                          |            | ns           |
| Rise time of both SDA<br>and SCL signals                 | $t_{r}$             |                            |                                  | 1000       | 20                           | 300        | ns           |
| Fall time of both SDA<br>and SCL signals                 | $t_{\rm f}$         |                            |                                  | 300        |                              | 300        | ns           |
| Set-up time for STOP<br>condition                        | $t_{\text{SU:STO}}$ |                            | 4.0                              |            | 0.6                          |            | μs           |
| Bus free time between a<br>STOP and START con-<br>dition | t <sub>BUF</sub>    |                            | 4.7                              |            | 1.3                          |            | $\mu s$      |
| Data valid time                                          | t <sub>VD:DAT</sub> |                            |                                  | 3.45       |                              | 0.9        | μs           |
| Data valid acknowledge<br>time                           | t <sub>VD:ACK</sub> |                            |                                  | 3.45       |                              | 0.9        | μs           |





Figure 2. I<sup>2</sup>C Serial Port Timing Standard and Fast Modes

## **Table 10. SPI Timing Specifications**

(V<sub>DD</sub> = 1.8 V ±5%, or 3.3 V ±5%, V<sub>DD33</sub> = 3.3V ±5%, T<sub>A</sub> = -40 to 85 °C)







Table 11. Crystal Specifications<sup>1,2</sup>

| <b>Parameter</b>                    | Symbol                  | <b>Test Condition</b>                                              | Min | <b>Typ</b> | <b>Max</b> | <b>Units</b> |
|-------------------------------------|-------------------------|--------------------------------------------------------------------|-----|------------|------------|--------------|
| <b>Crystal Frequency Range</b>      | f <sub>XTAL</sub>       | Frequency range for best jitter<br>performance                     | 48  |            | 54         | <b>MHz</b>   |
| <b>Load Capacitance</b>             | $C_{L}$                 |                                                                    |     | 8          |            | рF           |
| <b>Shunt Capacitance</b>            | $\mathrm{C}_\mathrm{O}$ |                                                                    |     |            | 2          | pF           |
| <b>Crystal Drive Level</b>          | $d_{L}$                 |                                                                    |     |            | 200        | μW           |
| <b>Equivalent Series Resistance</b> | $r_{ESR}$               | Refer to the Si5345/44/42 Family Reference Manual to determine ESR |     |            |            |              |
| Notes:                              |                         |                                                                    |     |            |            |              |

1. The Si5345/44/42 is designed to work with crystals that meet the specifications in Table 11.

2. Refer to the Si5345/44/42 Family Reference Manual for recommended 48 to 54 MHz crystals. Crystal frequencies from 24.97 to 54.06 MHz are supported, but jitter performance is best from 48 to 54 MHz.



## **Table 12. Thermal Characteristics**





# Table 13. Absolute Maximum Ratings<sup>1,2,3,4</sup>



#### Notes:

1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. 64-QFN and 44-QFN packages are RoHS-6 compliant.

3. For more packaging information, go to www.silabs.com/support/quality/pages/RoHSInformation.aspx.

4. Moisture sensitivity level is MSL2.

5. The device is compliant with JEDEC J-STD-020.



# 3. Detailed Block Diagrams



Figure 4. Si5345 Block Diagram











## **4. Functional Description**

The Si5345 consist of a DSPLL which is responsible for input frequency multiplication (M) and jitter attenuation. Fractional input dividers (P) allow the DSPLL to perform hitless switching between input clocks (INx) that are fractionally related. Input switching is controlled manually or automatically using an internal state machine. The oscillator circuit (OSC) provides a frequency reference which determines output frequency stability and accuracy while the device is in free-run or holdover mode. The high-performance MultiSynth dividers (N) generate integer or fractionally related output frequencies for the output stage. A crosspoint switch connects any of the MultiSynth generated frequencies to any of the outputs. Additional integer division (R) determines the final output frequency.

## 4.1. Frequency Configuration

The frequency configuration of the DSPLL is programmable through the serial interface and can also be stored in non-volatile memory. The combination of fractional input dividers  $(P_n/P_d)$ , fractional frequency multiplication (M<sub>n</sub>/M<sub>d</sub>), fractional output MultiSynth division ( $N_n/N_d$ ), and integer output division ( $R_n$ ) allows the generation of virtually any output frequency on any of the outputs. All divider values for a specific frequency plan are easily determined using the ClockBuilder Pro utility.

## 4.2. DSPLL Loop Bandwidth

The DSPLL loop bandwidth determines the amount of input clock jitter attenuation. Register configurable DSPLL loop bandwidth settings in the range of 0.1 Hz to 4 kHz are available for selection. Since the loop bandwidth is controlled digitally, the DSPLL will always remain stable with less than 0.1 dB of peaking regardless of the loop bandwidth selection.

#### 4.2.1. Fastlock Feature

Selecting a low DSPLL loop bandwidth (e.g. 0.1 Hz) will generally lengthen the lock acquisition time. The fastlock feature allows setting a temporary Fastlock Loop Bandwidth that is used during the lock acquisition process. Higher fastlock loop bandwidth settings will enable the DSPLLs to lock faster. Fastlock Loop Bandwidth settings of in the range of 100 Hz to 4 kHz are available for selection. The DSPLL will revert to its normal loop bandwidth once lock acquisition has completed.

## 4.3. Modes of Operation

Once initialization is complete the DSPLL operates in one of four modes: Free-run Mode, Lock Acquisition Mode, Locked Mode, or Holdover Mode. A state diagram showing the modes of operation is shown in Figure 7. The following sections describe each of these modes in greater detail.

#### 4.3.1. Initialization and Reset

Once power is applied, the device begins an initialization period where it downloads default register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. No clocks will be generated until the initialization is complete. There are two types of resets available. A hard reset is functionally similar to a device power-up. All registers will be restored to the values stored in NVM, and all circuits including the serial interface will be restored to their initial state. A hard reset is initiated using the RST pin or by asserting the hard reset bit. A soft reset bypasses the NVM download. It is simply used to initiate register configuration changes.







#### 4.3.2. Freerun Mode

The DSPLL will automatically enter freerun mode once power is applied to the device and initialization is complete. The frequency accuracy of the generated output clocks in freerun mode is entirely dependent on the frequency accuracy of the external crystal or reference clock on the XA/XB pins. For example, if the crystal frequency is ±100 ppm, then all the output clocks will be generated at their configured frequency ±100 ppm in freerun mode. Any drift of the crystal frequency will be tracked at the output clock frequencies. A TCXO or OCXO is recommended for applications that need better frequency accuracy and stability while in freerun or holdover modes.

#### 4.3.3. Lock Acquisition Mode

The device monitors all inputs for a valid clock. If at least one valid clock is available for synchronization, the DSPLL will automatically start the lock acquisition process. If the fast lock feature is enabled, the DSPLL will acquire lock using the Fastlock Loop Bandwidth setting and then transition to the DSPLL Loop Bandwidth setting when lock acquisition is complete. During lock acquisition the outputs will generate a clock that follows the VCO frequency change as it pulls-in to the input clock frequency.

#### 4.3.4. Locked Mode

Once locked, the DSPLL will generate output clocks that are both frequency and phase locked to their selected input clocks. At this point any XTAL frequency drift will not affect the output frequency. A loss of lock pin (LOL) and status bit indicate when lock is achieved. See section 4.7.4 for more details on the operation of the loss of lock circuit.

#### 4.3.5. Holdover Mode

The DSPLL will automatically enter holdover mode when the selected input clock becomes invalid and no other valid input clocks are available for selection. The DSPLL uses an averaged input clock frequency as its final holdover frequency to minimize the disturbance of the output clock phase and frequency when an input clock suddenly fails. The holdover circuit for the DSPLL stores up to 120 seconds of historical frequency data while the locked to a valid clock input. The final averaged holdover frequency value is calculated from a programmable window within the stored historical frequency data. Both the window size and the delay are programmable as shown in Figure 8. The window size determines the amount of holdover frequency averaging. The delay value allows ignoring frequency data that may be corrupt just before the input clock failure.





Figure 8. Programmable Holdover Window

When entering holdover, the DSPLL will pull its output clock frequency to the calculated averaged holdover frequency. While in holdover, the output frequency drift is entirely dependent on the external crystal or external reference clock connected to the XA/XB pins. If the clock input becomes valid, the DSPLL will automatically exit the holdover mode and re-acquire lock to the new input clock. This process involves pulling the output clock frequency to achieve frequency and phase lock with the input clock. This pull-in process is glitchless and its rate is controlled by the DSPLL bandwidth, the Fastlock bandwidth, or an artificial linear ramp rate selectable from 0.75 ppm/s up to 40 ppm/s. These options are register programmable.

## 4.4. External Reference (XA/XB)

An external crystal (XTAL) is used in combination with the internal oscillator (OSC) to produce an ultra low jitter reference clock for the DSPLL and for providing a stable reference for the free-run and holdover modes. A simplified diagram is shown in Figure 9. The device includes internal XTAL loading capacitors which eliminates the need for external capacitors and also has the benefit of reduced noise coupling from external sources. Refer to Table 11 for crystal specifications. A crystal in the range of 48 MHz to 54 MHz is recommended for best jitter performance. Frequency offsets due to C<sub>L</sub> mismatch can be adjusted using the frequency adjustment feature which allows frequency adjustments of ±200 ppm. The Si5345/44/42 Family

Reference Manual provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance.

The device can also accommodate an external reference clock (REFCLK) instead of a crystal. Selection between the external XTAL or REFCLK is controlled by register configuration. The internal crystal loading capacitors  $(C_1)$  are disabled in this mode. Refer to Table 3 for REFCLK requirements when using this mode. A PREF divider is available to accommodate external clock frequencies higher than 54 MHz. Frequencies in the range of 48 MHz to 54 MHz will achieve the best output jitter performance.

## 4.5. Digitally Controlled Oscillator (DCO) **Mode**

The output MultiSynths support a DCO mode where their output frequencies are adjustable in pre-defined steps defined by frequency step words (FSW). The frequency adjustments are controlled through the serial interface or by pin control using frequency increments (FINC) or decrements (FDEC). A FINC will add the frequency step word to the DSPLL output frequency, while a FDEC will decrement it. Any number of MultiSynths can be can be updated at once or independently controlled. The DCO mode is available when the DPLL is operating in either free-run or locked mode.





#### Figure 9. Crystal Resonator and External Reference Clock Connection Options

## 4.6. Inputs (IN0, IN1, IN2, IN3)

There are four inputs that can be used to synchronize the DSPLL. The inputs accept both differential and single-ended clocks. Input selection can be manual (pin or register controlled) or automatic with user definable priorities.

#### 4.6.1. Manual Input Switching (IN0, IN1, IN2, IN3)

Input clock selection can be made manually using the IN\_SEL[1:0] pins or through a register. A register bit determines input selection as pin selectable or register selectable. The IN SEL pins are selected by default. If there is no clock signal on the selected input, the device will automatically enter free-run or holdover mode. When the zero delay mode is enabled, IN3 becomes the feedback input (FB\_IN) and is not available for selection as a clock input.

#### **Table 14. Manual Input Selection** Using IN\_SEL[1:0] Pins





#### 4.6.2. Automatic Input Selection (IN0, IN1, IN2, IN3)

An automatic input selection state machine is available in addition to the manual switching option. In automatic mode, the selection criteria is based on input clock qualification, input priority, and the revertive option. Only input clocks that are valid can be selected by the automatic clock selection state machine. If there are no valid input clocks available the DSPLL will enter the holdover mode. With revertive switching enabled, the highest priority input with a valid input clock is always selected. If an input with a higher priority becomes valid then an automatic switchover to that input will be initiated. With non-revertive switching, the active input will always remain selected while it is valid. If it becomes invalid an automatic switchover to a valid input with the highest priority will be initiated.

#### 4.6.3. Hitless Input Switching

Hitless switching is a feature that prevents a phase transient from propagating to the output when switching between two clock inputs that have a fixed phase relationship. A hitless switch can only occur when the two input frequencies are frequency locked meaning that they have to be exactly at the same frequency, or at a fractional frequency relationship to each other. When hitless switching is enabled, the DSPLL simply absorbs

the phase difference between the two input clocks during a input switch. When disabled, the phase difference between the two inputs is propagated to the output at a rate determined by the DSPLL Loop Bandwidth. The hitless switching feature supports clock frequencies down to the minimum input frequency of 8 kHz.

#### 4.6.4. Glitchless Input Switching

The DSPLL has the ability of switching between two input clock frequencies that are up to  $\pm 500$  ppm apart. The DSPLL will pull-in to the new frequency using the DSPLL Loop Bandwidth or using the Fastlock Loop Bandwidth if enabled. The loss of lock (LOL) indicator will assert while the DSPLL is pulling-in to the new clock frequency. There will be no output runt pulses generated at the output during the transition.

#### 4.6.5. Input Configuration and Terminations

Each of the inputs can be configured as differential or single-ended LVCMOS. The recommended input termination schemes are shown in Figure 10. Differential signals must be AC coupled, while singleended LVCMOS signals can be ac or dc coupled. Unused inputs can be disabled and left unconnected when not in use.

#### **AC Coupled Differential**







Figure 10. Termination of Differential and LVCMOS Input Signals



#### 4.6.6. Synchronizing to Gapped Input Clocks

The DSPLL support locking to an input clock that has missing periods. This is also referred to as a gapped clock. The purpose of gapped clocking is to modulate the frequency of a periodic clock by selectively removing some of its cycles. Gapping a clock severely increases its jitter so a phase-locked loop with high jitter tolerance and low loop bandwidth is required to produce

a low-jitter periodic clock. The resulting output will be a periodic non-gapped clock with an average frequency of the input with its missing cycles. For example, an input clock of 100 MHz with one cycle removed every 10 cycles will result in a 90 MHz periodic non-gapped output clock. This is shown in Figure 11. For more information on gapped clocks, see "AN561: Introduction to Gapped Clocks and PLLs".



#### Figure 11. Generating an Averaged Clock Output Frequency from a Gapped Clock Input

A valid gapped clock input must have a minimum frequency of 10 MHz with a maximum of two missing cycles out of every 8. Locking to a gapped clock will not trigger the LOS, OOF, and LOL fault monitors. Clock switching between gapped clocks may violate the hitless switching specification in Table 8 when the switch occurs during a gap in either input clocks.

#### 4.7. Fault Monitoring

All four input clocks (IN0, IN1, IN2, IN3/FB\_IN) are monitored for loss of signal (LOS) and out-of-frequency (OOF) as shown in Figure 12. The reference at the XA/ XB pins is also monitored for LOS since it provides a critical reference clock for the DSPLL. There is also a Loss Of Lock (LOL) indicator which is asserted when the DSPLL loses synchronization.



Figure 12. Si5345/44/42 Fault Monitors



#### 4.7.1. Input LOS Detection

The loss of signal monitor measures the period of each input clock cycle to detect phase irregularities or missing clock edges. Each of the input LOS circuits has its own programmable sensitivity which allows ignoring missing edges or intermittent errors. Loss of signal sensitivity is configurable using the ClockBuilder Pro utility.

The LOS status for each of the monitors is accessible by reading a status register. The live LOS register always displays the current LOS state and a sticky register always stays asserted until cleared. An option to disable any of the LOS monitors is also available.



**Figure 13. LOS Status Indicators** 

#### 4.7.2. XA/XB LOS Detection

A LOS monitor is available to ensure that the external crystal or reference clock is valid. By default the output clocks are disabled when XAXB LOS is detected. This feature can be disabled such that the device will continue to produce output clocks when XAXB\_LOS is detected.

#### 4.7.3. OOF Detection

Each input clock is monitored for frequency accuracy with respect to a OOF reference which it considers as its "0 ppm" reference.

This OOF reference can be selected as either:

- $\blacksquare$  XA/XB pins
- Any input clock (INO, IN1, IN2, IN3)

The final OOF status is determined by the combination of both a precise OOF monitor and a fast OOF monitor as shown in Figure 14. An option to disable either monitor is also available. The live OOF register alwavs displays the current OOF state, and its sticky register bit stays asserted until cleared.



Figure 14. OOF Status Indicator

#### 4.7.3.1. Precision OOF Monitor

The precision OOF monitor circuit measures the frequency of all input clocks to within  $±1$  ppm accuracy with respect to the selected OOF frequency reference. A valid input clock frequency is one that remains within the OOF frequency range which is register configurable from  $\pm 2$  ppm to  $\pm 500$  ppm in steps of 2 ppm.

A configurable amount of hysteresis is also available to prevent the OOF status from toggling at the failure boundary. An example is shown in Figure 15. In this case the OOF monitor is configured with a valid frequency range of  $\pm 6$  ppm and with 2 ppm of hysteresis. An option to use one of the input pins (INO -IN3) as the 0 ppm OOF reference instead of the XA/XB pins is available. This option is register configurable.





Figure 15. Example of Precise OOF Monitor Assertion and De-assertion Triggers

#### 4.7.3.2. Fast OOF Monitor

Because the precision OOF monitor needs to provide 1 ppm of frequency measurement accuracy, it must measure the monitored input clock frequencies over a relatively long period of time. This may be too slow to detect an input clock that is quickly ramping in frequency. An additional level of OOF monitoring called the Fast OOF monitor runs in parallel with the precision OOF monitors to quickly detect a ramping input frequency. The Fast OOF monitor asserts OOF on an input clock frequency that has changed by greater than  $±4000$  ppm.

#### 4.7.4. LOL Detection

The Loss Of Lock (LOL) monitor asserts a LOL register bit when the DSPLL has lost synchronization with its selected input clock.

There is also a dedicated loss of lock pin that reflects the loss of lock condition. The LOL monitor functions by measuring the frequency difference between the input and feedback clocks at the phase detector. There are two LOL frequency monitors, one that sets the LOL indicator (LOL Set) and another that clears the indicator (LOL Clear). An optional timer is available to delay clearing of the LOL indicator to allow additional time for the DSPLL to completely lock to the input clock. The timer is also useful to prevent the LOL indicator from toggling or chattering as the DSPLL completes lock acquisition. A block diagram of the LOL monitor is shown in Figure 16. The live LOL register always displays the current LOL state and a sticky register always stays asserted until cleared. The LOL pin reflects the current state of the LOL monitor.



**Figure 16. LOL Status Indicators** 

The LOL frequency monitors has an adjustable sensitivity which is register configurable from 0.2 ppm to 20000 ppm. Having two separate frequency monitors allows for hysteresis to help prevent chattering of LOL status.

An example configuration where LOCK is indicated when there is less than 0.2 ppm frequency difference at the inputs of the phase detector and LOL is indicated when there's more than 2 ppm frequency difference is shown in Figure 17.





Phase Detector Frequency Difference (ppm)

**Figure 17. LOL Set and Clear Thresholds** 

Note: In this document, the terms, LVDS and LVPECL, refer to driver formats that are compatible with these signaling standards.

An optional timer is available to delay clearing of the LOL indicator to allow additional time for the DSPLL to completely lock to the input clock. The timer is also useful to prevent the LOL indicator from toggling or chattering as the DSPLL completes lock acquisition. The configurable delay value depends on frequency configuration and loop bandwidth of the DSPLL and is automatically calculated using the ClockBuilder Pro utility.

#### 4.7.5. Interrupt pin (INTR)

An interrupt pin (INTR) indicates a change in state of the status indicators (LOS, OOF, LOL, HOLD). Any of the status indicators are maskable to prevent assertion of the interrupt pin. The state of the INTR pin is reset by clearing the status register that caused the interrupt.

## 4.8. Outputs

Each driver has a configurable voltage swing and common mode voltage covering a wide variety of differential signal formats. In addition to supporting differential signals, any of the outputs can be configured as single-ended LVCMOS (3.3 V, 2.5 V, or 1.8 V) providing up to 20 single-ended outputs, or any combination of differential and single-ended outputs.

#### 4.8.1. Output Crosspoint

A crosspoint allows any of the output drivers to connect with any of the MultiSynths as shown in Figure 18. The crosspoint configuration is programmable and can be stored in NVM so that the desired output configuration is ready at power up.



#### **Figure 18. MultiSynth to Output Driver Crosspoint**

#### 4.8.2. Output Signal Format

The differential output swing and common mode voltage are both fully programmable covering a wide variety of signal formats including LVDS and LVPECL. In addition to supporting differential signals, any of the outputs can be configured as LVCMOS  $(3.3 \text{ V}, 2.5 \text{ V}, \text{or } 1.8 \text{ V})$ drivers providing up to 20 single-ended outputs, or any combination of differential and single-ended outputs.



#### 4.8.3. Differential Output Terminations

The differential output drivers support both AC coupled and DC coupled terminations as shown in Figure 19.

#### 4.8.4. Differential Output Swing Modes

There are two selectable differential output swing modes: Normal and low power. Each output can support a unique mode.

**Differential Normal Swing Mode:** When an output driver is configured in normal swing mode, its output swing is selectable as one of 7 settings ranging from 200 mVpp\_se to 800 mVpp\_se in increments of 100 mV. The output impedance in the Normal Swing Mode is 100  $\Omega$  differential. Any of the terminations shown in Figure 19 are supported in this mode.

#### **DC Coupled LVDS**





**Figure 19. Supported Differential Output Terminations** 

Differential High Swing Mode: When an output driver is configured in high swing mode, its output swing is configurable as one of 7 settings ranging from 400 mVpp\_se to 1600 mVpp\_se in increments of 200 mV. The output driver is in high impedance mode and supports standard 50  $\Omega$ . PCB traces. Any of the terminations shown in Figure 19 are supported in this mode.

#### 4.8.5. Programmable Common Mode Voltage For Differential Outputs

The common mode voltage ( $V_{CM}$ ) for the differential Normal and High Swing modes is programmable in 100 mV increments from 0.7 V to 2.3 V depending on the voltage available at the output's VDDO pin. Setting the common mode voltage is useful when DC coupling the output drivers.



#### 4.8.6. LVCMOS Output Terminations

LVCMOS outputs are DC coupled as shown in Figure 20.

#### **DC Coupled LVCMOS**



#### **Figure 20. LVCMOS Output Terminations**

#### 4.8.7. LVCMOS Output Impedance Selection

Each LVCMOS driver has a configurable output impedance to accommodate different trace impedances. A source termination resistor is recommended to help match the selected output impedance to the trace impedance, where Rs = Transmission line impedance  $-Z<sub>O</sub>$ . There are three programmable output impedance selections (CMOS1, CMOS2, CMOS3) for each VDDO options as shown in Table 15. Note that selecting a lower the source impedance will result in higher output power consumption.



#### Table 15. Typical Output Impedance (Z<sub>S</sub>)

#### 4.8.8. LVCMOS Output Signal Swing

The signal swing ( $V_{OI}$  / $V_{OH}$ ) of the LVCMOS output drivers is set by the voltage on the VDDO pins. Each output driver has its own VDDO pin allowing a unique output voltage swing for each of the LVCMOS drivers. Each output driver automatically detects the voltage on the VDDO pin to properly determine the correct output voltage.

#### 4.8.9. LVCMOS Output Polarity

When a driver is configured as an LVCMOS output it generates a clock signal on both pins (OUTx and OUTx). By default the clock on the OUTx pin is generated with the same polarity (in phase) with the clock on the OUTx pin. The polarity of these clocks is configurable enabling complimentary clock generation and/or inverted polarity with respect to other output drivers.

#### 4.8.10. Output Enable/Disable

The OE pin provides a convenient method of disabling or enabling the output drivers. When the OE pin is held high all outputs will be disabled. When held low, the outputs will be enabled. Outputs in the enabled state can be individually disabled through register control.



#### 4.8.11. Output Driver State When Disabled

The disabled state of an output driver is configurable as: disable low, disable high, or disable high-impedance.

#### 4.8.12. Synchronous Output Disable Feature

The output drivers provide a selectable synchronous disable feature. Output drivers with this feature turned on will wait until a clock period has completed before the driver is disabled. This prevents unwanted runt pulses from occurring when disabling an output. When this feature is turned off, the output clock will disable immediately without waiting for the period to complete.

#### 4.8.13. Output Skew Control  $(\Delta t_0 - \Delta t_4)$

The Si5345 uses independent MultiSynth dividers ( $N_0$  -  $N_4$ ) to generate up to 5 unique frequencies to its 10 outputs through a crosspoint switch. By default all clocks are phase aligned. A delay path  $(\Delta t_0 - \Delta t_4)$  associated with each of these dividers is available for applications that need a specific output skew configuration. This is useful for PCB trace length mismatch compensation. The resolution of the phase adjustment is approximately 0.28 ps per step definable in a range of ±9.14 ns. Phase adjustments are register configurable. An example of generating two frequencies with unique configurable path delays is shown in Figure 21.



#### Figure 21. Example of Independently Configurable Path Delays

All phase delay values are restored to their default values after power-up, hard reset, or a reset using the RST pin. Phase delay default values can be written to NVM allowing a custom phase offset configuration at power-up or after power-on reset, or after a hardware reset using the RST pin.



#### 4.8.14. Zero Delay Mode

A zero delay mode is available for applications that require fixed and consistent minimum delay between the selected input and outputs. The zero delay mode is configured by opening the internal feedback loop through software configuration and closing the loop externally as shown in Figure 22.

This helps to cancel out the internal delay introduced by the dividers, the crosspoint, the input, and the output drivers. Any one of the outputs can be fed back to the FB\_IN pins, although using the output driver that achieves the shortest trace length will help to minimize the input-to-output delay. The OUT9 and FB\_IN pins are recommended for the external feedback connection. The FB\_IN input pins must be terminated and ac-coupled when zero delay mode is used. A differential external feedback path connection is necessary for best performance. Note that automatic input clock switching and hitless switching features are not available when zero delay mode is enabled.



Figure 22. Si5345 Zero Delay Mode Setup

#### 4.8.15. Output Divider (R) Synchronization

All the output R dividers are reset to a known state during the power-up initialization period. This ensures consistent and repeatable phase alignment across all output drivers. Resetting the device using the RST pin or asserting the hard reset bit will have the same result. Asserting the sync register bit provides another method of realigning the R dividers without resetting the device.



## 4.9. Power Management

Unused inputs and output drivers can be powered down when unused. Consult the Si5345/44/42 Family Reference Manual and ClockBuilder Pro configuration utility for details.

### 4.10. In-Circuit Programming

The Si5345/44/42 is fully configurable using the serial interface  $(I^2C$  or SPI). At power-up the device downloads its default register values from internal nonvolatile memory (NVM). Application specific default configurations can be written into NVM allowing the device to generate specific clock frequencies at powerup. Writing default values to NVM is in-circuit programmable with normal operating power supply voltages applied to its  $V_{DD}$  and  $V_{DDA}$  pins. The NVM is two time writable. Once a new configuration has been written to NVM, the old configuration is no longer accessible. Refer to the Si5345/44/42 Family Reference Manual for a detailed procedure for writing registers to NVM.

## 4.11. Serial Interface

Configuration and operation of the Si5345/44/42 is controlled by reading and writing registers using the I<sup>2</sup>C or SPI interface. The I2C\_SEL pin selects I<sup>2</sup>C or SPI operation. Communication with both 3.3V and 1.8V host is supported. The SPI mode operates in either 4-wire or 3-wire. See the Si5345/44/42 Family Reference Manual for details.

#### 4.12. Custom Factory-Preprogrammed **Parts**

For applications where a serial interface is not available for programming the device, custom pre-programmed parts can be ordered with a specific configuration written into NVM. A factory pre-programmed part will generate clocks at power-up. Custom, factorypreprogrammed devices are available. Use the ClockBuilder Pro custom part number wizard (www.silabs.com/clockbuilderpro) to quickly and easily request and generate a custom part number for your configuration.

In less than three minutes, you will be able to generate a custom part number with a detailed data sheet addendum matching your design's configuration. Once you receive the confirmation email with the data sheet addendum, simply place an order with your local Silicon Labs sales representative. Samples of your preprogrammed device will ship to you within two weeks.



## 5. Register Map

The register map is divided into multiple pages where each page has 256 addressable registers. Page 0 contains frequently accessible register such as alarm status, resets, device identification, etc. Other pages contain registers that need less frequent access such as frequency configuration, and general device settings. A high level map of the registers is shown in "5.2. High-Level Register Map". Refer to the Si5345/44/42 Family Reference Manual for a complete list of register descriptions and settings. Silicon Labs strongly recommends using ClockBuilderPro to create and manage register settings.

#### 5.1. Addressing Scheme

The device registers are accessible using a 16-bit address which consists of an 8-bit page address + 8-bit register address. By default the page address is set to 0x00. Changing to another page is accomplished by writing to the 'Set Page Address' byte located at address 0x01 of each page.

## 5.2. High-Level Register Map



#### Table 16. High-Level Register Map



| <b>16-Bit Address</b>        |                                        | <b>Content</b>                      |  |  |  |
|------------------------------|----------------------------------------|-------------------------------------|--|--|--|
| 8-bit Page<br><b>Address</b> | 8-bit Register<br><b>Address Range</b> |                                     |  |  |  |
| 03                           | 01                                     | Set Page Address                    |  |  |  |
|                              | $02 - 37$                              | MultiSynth Divider (N0-N4) Settings |  |  |  |
|                              | 0C                                     | MultiSynth Divider (N0) Update Bit  |  |  |  |
|                              | 17                                     | MultiSynth Divider (N1) Update Bit  |  |  |  |
|                              | 22                                     | MultiSynth Divider (N2) Update Bit  |  |  |  |
|                              | 2D                                     | MultiSynth Divider (N3) Update Bit  |  |  |  |
|                              | 38                                     | MultiSynth Divider (N4) Update Bit  |  |  |  |
|                              | $39 - 58$                              | FINC/FDEC Settings N0 - N4          |  |  |  |
|                              | $59 - 62$                              | Output Delay (At) Settings          |  |  |  |
|                              | FE                                     | <b>Device Ready Status</b>          |  |  |  |
| 04                           | 87                                     | Zero Delay Mode Set Up              |  |  |  |
| 05                           | 0E - 14                                | Fast Lock Loop Bandwidth            |  |  |  |
|                              | $15-1F$                                | Feedback Divider (M) Settings       |  |  |  |
|                              | 2A                                     | Input Select Control                |  |  |  |
|                              | 2B                                     | <b>Fast Lock Control</b>            |  |  |  |
|                              | $2C - 35$                              | <b>Holdover Settings</b>            |  |  |  |
|                              | 36                                     | Input Clock Switching Mode Select   |  |  |  |
|                              | $38 - 39$                              | <b>Input Priority Settings</b>      |  |  |  |
|                              | 3F                                     | Holdover History Valid Data         |  |  |  |
| $06 - 08$                    | 00-FF                                  | Reserved                            |  |  |  |
| 09                           | 01                                     | Set Page Address                    |  |  |  |
|                              | 1 <sup>C</sup>                         | Zero Delay Mode Settings            |  |  |  |
|                              | 43                                     | Control I/O Voltage Select          |  |  |  |
|                              | 49                                     | Input Settings                      |  |  |  |
| $10-FF$                      | 00-FF                                  | Reserved                            |  |  |  |

Table 16. High-Level Register Map (Continued)



## **6. Pin Descriptions**









Notes:

1.  $I = Input, O = Output, P = Power$ 

2. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation.





2. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation.





1.  $I = Input, O = Output, P = Power$ 

2. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation.





1.  $I = Input, O = Output, P = Power$ 

2. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation.





1.  $I = Input, O = Output, P = Power$ 

2. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation.





1.  $I = Input, O = Output, P = Power$ 

2. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation.



## 7. Ordering Guide



1. Add an R at the end of the OPN to denote tape and reel ordering options.

2. Custom, factory pre-programmed devices are available. Ordering part numbers are assigned by Silicon Labs and the ClockBuilder Pro software utility.

3. Custom part number format is: e.g. Si5345A-Axxxxx-GM where "xxxxx" is a unique numerical sequence representing the pre-programmed configuration.



## 8. Package Outlines

## 8.1. Si5345 9x9 mm 64-QFN Package Diagram

Figure 23 illustrates the package details for the Si5347. Table 18 lists the values for the dimensions shown in the illustration.



Figure 23. 64-Pin Quad Flat No-Lead (QFN)



#### **Table 18. Package Dimensions**

Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

 $2.$ Dimensioning and Tolerancing per ANSI Y14.5M-1994.

- This drawing conforms to the JEDEC Solid State Outline MO-220.  $3.$
- Recommended card reflow profile is per the JEDEC/IPC J-STD-020 4. specification for Small Body Components.



## 8.2. Si5344 and Si5342 7x7 mm 44-QFN Package Diagram

Figure 24 illustrates the package details for the Si5344 and Si5342. Table 19 lists the values for the dimensions shown in the illustration.



Figure 24. 44-Pin Quad Flat No-Lead (QFN)



#### **Table 19. Package Dimensions**

Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Solid State Outline MO-220.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



## 9. PCB Land Pattern

Figure 25 illustrates the PCB land pattern details for the devices. Table 20 lists the values for the dimensions shown in the illustration.









#### **Table 20. PCB Land Pattern Dimensions**

#### Notes:

#### General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All dimensions shown are at Maximum Material Condition (MMC). Least

Material Condition is calculated based on a fabrication Allowance of 0.05 mm. **Solder Mask Design** 

4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

#### **Stencil Design**

- 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 6. The stencil thickness should be 0.125 mm (5 mils).
- 7. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 8. A 3x3 array of 1.25 mm square openings on 1.80 mm pitch should be used for the center ground pad.

#### **Card Assembly**

- 9. A No-Clean, Type-3 solder paste is recommended.
- 10. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



# 10. Top Marking







# 11. Device Errata

Please log in or register at www.silabs.com to access the device errata document.



# **APPENDIX-ADVANCE PRODUCT INFORMATION REVISION HISTORY**

Table 21 lists the advance product information revision history.







# **CONTACT INFORMATION**

Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: https://www.siliconlabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

#### **Patent Notice**

Silicon Labs invests in research and development to help our customers differentiate in the market with innovative low-power, small size, analogintensive mixed-signal solutions. Silicon Labs' extensive patent portfolio is a testament to our unique approach and world-class engineering team.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

*Click to view similar products for* [Phase Locked Loops - PLL](https://www.x-on.com.au/category/semiconductors/integrated-circuits-ics/rf-integrated-circuits/phase-locked-loops-pll) *category:*

*Click to view products by* [Silicon Labs](https://www.x-on.com.au/manufacturer/siliconlabs) *manufacturer:* 

Other Similar products are found below :

[ADF4152HVBCPZ-RL7](https://www.x-on.com.au/mpn/analogdevices/adf4152hvbcpzrl7) [HMC440QS16GTR](https://www.x-on.com.au/mpn/analogdevices/hmc440qs16gtr) [LC72135MA-Q-AE](https://www.x-on.com.au/mpn/onsemiconductor/lc72135maqae) [SL28EB725ALI](https://www.x-on.com.au/mpn/siliconlabs/sl28eb725ali) [HMC699LP5ETR](https://www.x-on.com.au/mpn/analogdevices/hmc699lp5etr) [HMC700LP4TR](https://www.x-on.com.au/mpn/analogdevices/hmc700lp4tr) [LC7185-8750-E](https://www.x-on.com.au/mpn/onsemiconductor/lc71858750e) [MB15E07SLPFV1-G-BND-6E1](https://www.x-on.com.au/mpn/cypress/mb15e07slpfv1gbnd6e1) [XRT8001ID-F](https://www.x-on.com.au/mpn/maxlinear/xrt8001idf) [ATA8404C-6DQY-66](https://www.x-on.com.au/mpn/microchip/ata8404c6dqy66) [PI6C2409-1HWE](https://www.x-on.com.au/mpn/diodesincorporated/pi6c24091hwe) [ATA8405C-6DQY-66](https://www.x-on.com.au/mpn/microchip/ata8405c6dqy66) [MAX2870ETJ+T](https://www.x-on.com.au/mpn/maxim/max2870etjt) [PI6C2409-1HWEX](https://www.x-on.com.au/mpn/diodesincorporated/pi6c24091hwex) [HMC764LP6CETR](https://www.x-on.com.au/mpn/analogdevices/hmc764lp6cetr) [HMC767LP6CETR](https://www.x-on.com.au/mpn/analogdevices/hmc767lp6cetr) [HMC820LP6CETR](https://www.x-on.com.au/mpn/analogdevices/hmc820lp6cetr) [HMC828LP6CETR](https://www.x-on.com.au/mpn/analogdevices/hmc828lp6cetr) [HMC834LP6GETR](https://www.x-on.com.au/mpn/analogdevices/hmc834lp6getr) [ispPAC-](https://www.x-on.com.au/mpn/lattice/isppacclk5410d01sn64c)[CLK5410D-01SN64C](https://www.x-on.com.au/mpn/lattice/isppacclk5410d01sn64c) [SI4113-D-GM](https://www.x-on.com.au/mpn/siliconlabs/si4113dgm) [82V3002APVG](https://www.x-on.com.au/mpn/idt/82v3002apvg) [PI6C2405A-1WE](https://www.x-on.com.au/mpn/pericom/pi6c2405a1we) [CY22050KFI](https://www.x-on.com.au/mpn/cypress/cy22050kfi) [CY25200KFZXC](https://www.x-on.com.au/mpn/cypress/cy25200kfzxc) [CY29973AXI](https://www.x-on.com.au/mpn/cypress/cy29973axi) [CY2XP22ZXI](https://www.x-on.com.au/mpn/cypress/cy2xp22zxi) [W232ZXC-10](https://www.x-on.com.au/mpn/cypress/w232zxc10) [CDCE937QPWRQ1](https://www.x-on.com.au/mpn/texasinstruments/cdce937qpwrq1) [CY2077FZXI](https://www.x-on.com.au/mpn/cypress/cy2077fzxi) [CY2546FC](https://www.x-on.com.au/mpn/cypress/cy2546fc) [CYISM560BSXC](https://www.x-on.com.au/mpn/cypress/cyism560bsxc) [LMX2430TMX/NOPB](https://www.x-on.com.au/mpn/texasinstruments/lmx2430tmxnopb) [HMC837LP6CETR](https://www.x-on.com.au/mpn/analogdevices/hmc837lp6cetr) [HMC831LP6CETR](https://www.x-on.com.au/mpn/analogdevices/hmc831lp6cetr) [ATA8404C-6DQY-66](https://www.x-on.com.au/mpn/atmel/ata8404c6dqy66) [ADF4155BCPZ-RL7](https://www.x-on.com.au/mpn/analogdevices/adf4155bcpzrl7) [MB15E07SRPFT-G-BNDE1](https://www.x-on.com.au/mpn/cypress/mb15e07srpftgbnde1) [NB3N5573DTG](https://www.x-on.com.au/mpn/onsemiconductor/nb3n5573dtg) [MAX2660EUT+T](https://www.x-on.com.au/mpn/maxim/max2660eutt) [SI4123-](https://www.x-on.com.au/mpn/siliconlabs/si4123dgt) [D-GT](https://www.x-on.com.au/mpn/siliconlabs/si4123dgt) [SI4112-D-GM](https://www.x-on.com.au/mpn/siliconlabs/si4112dgm) [NB4N441MNR2G](https://www.x-on.com.au/mpn/onsemiconductor/nb4n441mnr2g) [9DB433AGILFT](https://www.x-on.com.au/mpn/idt/9db433agilft) [ADF4116BRUZ-REEL7](https://www.x-on.com.au/mpn/analogdevices/adf4116bruzreel7) [ADF4153ABCPZ](https://www.x-on.com.au/mpn/analogdevices/adf4153abcpz) [MAX2682EUT+T](https://www.x-on.com.au/mpn/maxim/max2682eutt) [Si5376B-A-GL](https://www.x-on.com.au/mpn/siliconlabs/si5376bagl) [SI5347A-A-GM](https://www.x-on.com.au/mpn/siliconlabs/si5347aagm) [SI4123-D-GM](https://www.x-on.com.au/mpn/siliconlabs/si4123dgm)