

# ANY-FREQUENCY PRECISION CLOCK MULTIPLIER/JITTER ATTENUATOR

#### **Features**

- to 945 MHz and select frequencies to 1.4 GHz from an input frequency of 2 kHz to 710 MHz
- Ultra-low jitter clock outputs with jitter generation as low as 300 fs rms (12 kHz-20 MHz)
- Integrated loop filter with selectable loop bandwidth (4 Hz to 525 Hz)
- Meets OC-192 GR-253-CORE jitter specifications
- Four clock inputs with manual or automatically controlled hitless switching and phase build-out
- Supports holdover and freerun modes of operation
- SONET frame sync switching and regeneration

- Generates any frequency from 2 kHz Five clock outputs with selectable signal format (LVPECL, LVDS, CML, CMOS)
  - Support for ITU G.709 and custom FEC ratios (253/226, 239/237, 255/238, 255/237, 255/236)
  - LOL, LOS, FOS alarm outputs
  - Digitally-controlled output phase adjust
  - I<sup>2</sup>C or SPI programmable settings
  - On-chip voltage regulator for 1.8 V ±5%, 2.5 V ±10%, or 3.3 V ±10% operation
  - Small size: 14 x 14 mm 100-pin **TQFP**
  - Pb-free, RoHS compliant



# **Applications**

- SONET/SDH OC-48/STM-16/OC-192/STM-64 line cards
- GbE/10GbE, 1/2/4/8/10G FC line cards ■
- ITU G.709 and custom FEC line cards
- Wireless repeaters/wireless backhaul
- Data converter clocking
- OTN/WDM Muxponder, MSPP, ROADM line cards
- SONET/SDH + PDH clock synthesis
- Test and measurement
- Synchronous Ethernet
- Broadcast video

### Description

The Si5369 is a jitter-attenuating precision clock multiplier for applications requiring sub 1 ps rms jitter performance. The Si5369 accepts four clock inputs ranging from 2 kHz to 710 MHz and generates five clock outputs ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz. The device provides virtually any frequency translation combination across this operating range. The outputs are divided down separately from a common source. The Si5369 input clock frequency and clock multiplication ratio are programmable through an I<sup>2</sup>C or SPI interface. The Si5369 is based on Skyworks Solutions' third-generation DSPLL® technology, which provides any-frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single 1.8, 2.5 ,or 3.3 V supply, the Si5369 is ideal for providing clock multiplication and jitter attenuation in high performance timing applications.

# **Functional Block Diagram**



# TABLE OF CONTENTS

| Section                            | Page   |
|------------------------------------|--------|
| 1. Electrical Specifications       | <br>4  |
| 2. Typical Phase Noise Performance |        |
| 3. Functional Description          |        |
| 3.1. External Reference            |        |
| 3.2. Further Documentation         | <br>21 |
| 4. Register Map                    | <br>   |
| 5. Register Descriptions           |        |
| 6. Pin Descriptions: Si5369        | <br>   |
| 7. Ordering Guide                  |        |
| 8. Package Outline: 100-Pin TQFP   |        |
| 9. Recommended PCB Layout          |        |
| 10. Top Marking                    |        |
| Document Change List               |        |
| Contact Information                |        |

# 1. Electrical Specifications

Table 1. Recommended Operating Conditions<sup>1</sup>

| Parameter                                 | Symbol          | Test Condition             | Min  | Тур | Max  | Unit |
|-------------------------------------------|-----------------|----------------------------|------|-----|------|------|
| Ambient Temperature                       | T <sub>A</sub>  |                            | -40  | 25  | 85   | С    |
| Supply Voltage during<br>Normal Operation | V <sub>DD</sub> | 3.3 V Nominal <sup>2</sup> | 2.97 | 3.3 | 3.63 | V    |
|                                           |                 | 2.5 V Nominal              | 2.25 | 2.5 | 2.75 | V    |
|                                           |                 | 1.8 V Nominal              | 1.71 | 1.8 | 1.89 | V    |

- **1.** All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated.
- 2. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.



Figure 1. Differential Voltage Characteristics



Figure 2. Rise/Fall Time Characteristics

**Table 2. DC Characteristics** 

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                   | Symbol             | Test Condition                                        | Min  | Тур | Max  | Unit            |
|---------------------------------------------|--------------------|-------------------------------------------------------|------|-----|------|-----------------|
| Supply Current <sup>1,6</sup>               | I <sub>DD</sub>    | LVPECL Format<br>622.08 MHz Out<br>All CKOUTs Enabled | _    | 394 | 435  | mA              |
|                                             |                    | LVPECL Format<br>622.08 MHz Out<br>1 CKOUT Enabled    | _    | 253 | 284  | mA              |
|                                             |                    | CMOS Format<br>19.44 MHz Out<br>All CKOUTs Enabled    | _    | 278 | 400  | mA              |
|                                             |                    | CMOS Format<br>19.44 MHz Out<br>1 CKOUT Enabled       | _    | 229 | 261  | mA              |
|                                             |                    | Disable Mode                                          | _    | 165 | _    | mA              |
| CKINn Input Pins <sup>2</sup>               |                    | ,                                                     |      | 1   |      |                 |
| Input Common Mode<br>Voltage (Input Thresh- | V <sub>ICM</sub>   | 1.8 V ± 5%                                            | 0.9  | _   | 1.4  | V               |
| old Voltage)                                |                    | 2.5 V ± 10%                                           | 1    | _   | 1.7  | V               |
|                                             |                    | 3.3 V ± 10%                                           | 1.1  | _   | 1.95 | V               |
| Input Resistance                            | CKN <sub>RIN</sub> | Single-ended                                          | 20   | 40  | 60   | kΩ              |
| Single-Ended Input<br>Voltage Swing         | V <sub>ISE</sub>   | f <sub>CKIN</sub> < 212.5 MHz<br>See Figure 1.        | 0.2  | _   | _    | V <sub>PP</sub> |
| (See Absolute Specs)                        |                    | f <sub>CKIN</sub> > 212.5 MHz<br>See Figure 1.        | 0.25 | _   | _    | V <sub>PP</sub> |
| Differential Input<br>Voltage Swing         | $V_{ID}$           | f <sub>CKIN</sub> < 212.5 MHz<br>See Figure 1.        | 0.2  | _   | _    | V <sub>PP</sub> |
| (See Absolute Specs)                        |                    | fCKIN > 212.5 MHz<br>See Figure 1.                    | 0.25 | _   | _    | V <sub>PP</sub> |

- 1. Current draw is independent of supply voltage
- 2. No under- or overshoot is allowed.
- 3. LVPECL outputs require nominal VDD ≥ 2.5 V.
- **4.** This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
- **5.** LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.
- **6.** The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

### **Table 2. DC Characteristics (Continued)**

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                         | Symbol               | Test Condition                                | Min                   | Тур                   | Max                   | Unit             |
|-----------------------------------|----------------------|-----------------------------------------------|-----------------------|-----------------------|-----------------------|------------------|
| Output Clocks (CKOUT              | rn) <sup>3,5,6</sup> |                                               |                       |                       |                       |                  |
| Common Mode                       | CKO <sub>VCM</sub>   | LVPECL 100 Ω load line-to-line                | V <sub>DD</sub> –1.42 | _                     | V <sub>DD</sub> –1.25 | V                |
| Differential Output<br>Swing      | CKO <sub>VD</sub>    | LVPECL 100 Ω load line-to-line                | 1.1                   | _                     | 1.9                   | V <sub>PP</sub>  |
| Single Ended Output<br>Swing      | CKO <sub>VSE</sub>   | LVPECL 100 Ω load line-to-line                | 0.5                   | _                     | 0.93                  | $V_{PP}$         |
| Differential Output Voltage       | CKO <sub>VD</sub>    | CML 100 Ω load<br>line-to-line                | 350                   | 425                   | 500                   | mV <sub>PP</sub> |
| Common Mode<br>Output Voltage     | CKO <sub>VCM</sub>   | CML 100 Ω load<br>line-to-line                | _                     | V <sub>DD</sub> -0.36 | _                     | V                |
| Differential Output Voltage       | CKO <sub>VD</sub>    | LVDS 100 $\Omega$ load line-to-line           | 500                   | 700                   | 900                   | ${\sf mV_{PP}}$  |
|                                   |                      | Low Swing LVDS 100 $\Omega$ load line-to-line | 350                   | 425                   | 500                   | mV <sub>PP</sub> |
| Common Mode<br>Output Voltage     | CKO <sub>VCM</sub>   | LVDS 100 Ω load<br>line-to-line               | 1.125                 | 1.2                   | 1.275                 | V                |
| Differential<br>Output Resistance | CKO <sub>RD</sub>    | CML, LVPECL, LVDS                             | _                     | 200                   | _                     | Ω                |
| Output Voltage Low                | CKO <sub>VOLLH</sub> | CMOS                                          | _                     | _                     | 0.4                   | V                |
| Output Voltage High               | CKO <sub>VOHLH</sub> | V <sub>DD</sub> = 1.71 V<br>CMOS              | 0.8 x V <sub>DD</sub> | _                     | _                     | V                |

- 1. Current draw is independent of supply voltage
- 2. No under- or overshoot is allowed.
- 3. LVPECL outputs require nominal VDD ≥ 2.5 V.
- **4.** This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
- **5.** LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.
- **6.** The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

**Table 2. DC Characteristics (Continued)** 

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                                                                 | Symbol            | Test Condition                             | Min         | Тур  | Max | Unit |
|-------------------------------------------------------------------------------------------|-------------------|--------------------------------------------|-------------|------|-----|------|
| Output Drive Current (CMOS driving into                                                   | CKO <sub>IO</sub> | ICMOS[1:0] = 11<br>V <sub>DD</sub> = 1.8 V | _           | 7.5  | _   | mA   |
| CKO <sub>VOL</sub> for output low<br>or CKO <sub>VOH</sub> for output<br>high. CKOUT+ and |                   | ICMOS[1:0] = 10<br>V <sub>DD</sub> = 1.8 V | _           | 5.5  | _   | mA   |
| CKOUT– shorted externally)                                                                |                   | ICMOS[1:0] = 01<br>V <sub>DD</sub> = 1.8 V | _           | 3.5  | _   | mA   |
|                                                                                           |                   | ICMOS[1:0] = 00<br>V <sub>DD</sub> = 1.8 V | _           | 1.75 | _   | mA   |
|                                                                                           |                   | ICMOS[1:0] = 11<br>V <sub>DD</sub> = 3.3 V | _           | 32   | _   | mA   |
|                                                                                           |                   | ICMOS[1:0] = 10<br>V <sub>DD</sub> = 3.3 V | _           | 24   | _   | mA   |
|                                                                                           |                   | ICMOS[1:0] = 01<br>V <sub>DD</sub> = 3.3 V | _           | 16   | _   | mA   |
|                                                                                           |                   | ICMOS[1:0] = 00<br>V <sub>DD</sub> = 3.3 V | _           | 8    | _   | mA   |
| 2-Level LVCMOS Input                                                                      | Pins              |                                            |             |      |     | •    |
| Input Voltage Low                                                                         | V <sub>IL</sub>   | V <sub>DD</sub> = 1.71 V                   | _           |      | 0.5 | V    |
|                                                                                           |                   | V <sub>DD</sub> = 2.25 V                   | _           | _    | 0.7 | V    |
|                                                                                           |                   | V <sub>DD</sub> = 2.97 V                   | _           | _    | 0.8 | V    |
| Input Voltage High                                                                        | V <sub>IH</sub>   | V <sub>DD</sub> = 1.89 V                   | 1.4         | _    | _   | V    |
|                                                                                           |                   | V <sub>DD</sub> = 2.25 V                   | 1.8         | _    | _   | V    |
|                                                                                           |                   | V <sub>DD</sub> = 3.63 V                   | 2.5         | _    | _   | V    |
| Notes                                                                                     |                   |                                            | <del></del> |      |     |      |

- 1. Current draw is independent of supply voltage
- 2. No under- or overshoot is allowed.
- 3. LVPECL outputs require nominal VDD ≥ 2.5 V.
- **4.** This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
- 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.
- **6.** The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

### **Table 2. DC Characteristics (Continued)**

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                       | Symbol           | Test Condition                         | Min                       | Тур | Max                    | Unit |
|---------------------------------|------------------|----------------------------------------|---------------------------|-----|------------------------|------|
| 3-Level Input Pins <sup>4</sup> |                  |                                        |                           |     |                        |      |
| Input Voltage Low               | V <sub>ILL</sub> |                                        | _                         | _   | 0.15 x V <sub>DD</sub> | V    |
| Input Voltage Mid               | V <sub>IMM</sub> |                                        | 0.45 x<br>V <sub>DD</sub> | _   | 0.55 x V <sub>DD</sub> | V    |
| Input Voltage High              | V <sub>IHH</sub> |                                        | 0.85 x<br>V <sub>DD</sub> |     | _                      | V    |
| Input Low Current               | I <sub>ILL</sub> | See Note 4                             | -20                       | _   | _                      | μA   |
| Input Mid Current               | I <sub>IMM</sub> | See Note 4                             | -2                        | _   | +2                     | μA   |
| Input High Current              | Інн              | See Note 4                             | _                         |     | 20                     | μA   |
| LVCMOS Output Pins              | 1                |                                        |                           |     |                        |      |
| Output Voltage Low              | V <sub>OL</sub>  | IO = 2 mA<br>V <sub>DD</sub> = 1.71 V  | _                         | _   | 0.4                    | V    |
| Output Voltage Low              |                  | IO = 2 mA<br>V <sub>DD</sub> = 2.97 V  | _                         |     | 0.4                    | V    |
| Output Voltage High             | V <sub>OH</sub>  | IO = -2 mA<br>V <sub>DD</sub> = 1.71 V | V <sub>DD</sub> -0.4      | —   | _                      | V    |
| Output Voltage High             |                  | IO = -2 mA<br>V <sub>DD</sub> = 2.97 V | V <sub>DD</sub> -0.4      |     | _                      | V    |

- 1. Current draw is independent of supply voltage
- 2. No under- or overshoot is allowed.
- 3. LVPECL outputs require nominal VDD ≥ 2.5 V.
- **4.** This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
- 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.
- **6.** The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

**Table 3. AC Specifications** 

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                            | Symbol               | Test Condition                                                                              | Min   | Тур | Max   | Unit            |
|------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------|-------|-----|-------|-----------------|
| Single-Ended Referer                                 | nce Clock Inp        | ut Pin XA (XB with cap to G                                                                 | SND)  |     |       | 1               |
| Input Resistance                                     | XA <sub>RIN</sub>    | RATE[1:0] = LM, MH,<br>ac coupled                                                           | _     | 12  | _     | kΩ              |
| Input Voltage Swing                                  | XA <sub>VPP</sub>    | RATE[1:0] = LM, MH,<br>ac coupled                                                           | 0.5   | _   | 1.2   | V <sub>PP</sub> |
| Differential Reference                               | Clock Input          | Pins (XA/XB)                                                                                |       |     |       | •               |
| Input Voltage Swing                                  | XA/XB <sub>VPP</sub> | RATE[1:0] = LM, MH                                                                          | 0.5   | _   | 2.4   | V <sub>PP</sub> |
| CKINn Input Pins                                     | ı                    |                                                                                             |       |     | l     | -1              |
| Input Frequency                                      | CKN <sub>F</sub>     |                                                                                             | 0.002 | _   | 710   | MHz             |
| Input Duty Cycle<br>(Minimum Pulse<br>Width)         | CKN <sub>DC</sub>    | Whichever is smaller (i.e., the 40% / 60% limitation applies only to high frequency clocks) | 40    | _   | 60    | %               |
|                                                      |                      |                                                                                             | 2     | _   | _     | ns              |
| Input Capacitance                                    | CKN <sub>CIN</sub>   |                                                                                             | _     | _   | 3     | pF              |
| Input Rise/Fall Time                                 | CKN <sub>TRF</sub>   | 20–80%<br>See Figure 2                                                                      | _     | _   | 11    | ns              |
| CKOUTn Output Pins                                   |                      |                                                                                             |       |     |       |                 |
| (See ordering section for                            | or speed grade       | e vs frequency limits)                                                                      |       | ·   | 1     | 1               |
| Output Frequency (Output not config-                 | CKO <sub>F</sub>     | N1 ≥ 6                                                                                      | 0.002 | _   | 945   | MHz             |
| ured for CMOS or<br>Disabled)                        |                      | N1 = 5                                                                                      | 970   | _   | 1134  | MHz             |
|                                                      |                      | N1 = 4                                                                                      | 1.213 | _   | 1.4   | GHz             |
| Maximum Output<br>Frequency in CMOS<br>Format        | CKO <sub>F</sub>     |                                                                                             | _     | _   | 212.5 | MHz             |
| Output Rise/Fall<br>(20–80 %) @<br>622.08 MHz output | CKO <sub>TRF</sub>   | Output not configured for CMOS or Disabled See Figure 2                                     | _     | 230 | 350   | ps              |

- 1. Input to output phase skew after an ICAL is not controlled and can assume any value.
- 2. Lock and settle time performance is dependent on the frequency plan and the XAXB reference frequency. Please visit the Skyworks Solutions Technical Support web page at: https://www.skyworksinc.com/en/Support to submit a technical support request regarding the lock time of your frequency plan.

**Table 3. AC Specifications (Continued)** 

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                          | Symbol              | Test Condition                                                                                                                      | Min | Тур | Max      | Unit              |
|----------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------|-------------------|
| Output Rise/Fall<br>(20–80%) @<br>212.5 MHz output | CKO <sub>TRF</sub>  | CMOS Output<br>V <sub>DD</sub> = 1.71<br>C <sub>LOAD</sub> = 5 pF                                                                   | _   | _   | 8        | ns                |
| Output Rise/Fall<br>(20–80%) @<br>212.5 MHz output | CKO <sub>TRF</sub>  | CMOS Output $V_{DD} = 2.97$ $C_{LOAD} = 5 pF$                                                                                       | _   | _   | 2        | ns                |
| Output Duty Cycle<br>Uncertainty @<br>622.08 MHz   | CKO <sub>DC</sub>   | 100 Ω Load<br>Line-to-Line<br>Measured at 50% Point<br>(Not for CMOS)                                                               | _   | _   | ±40      | ps                |
| LVCMOS Input Pins                                  |                     |                                                                                                                                     |     |     |          |                   |
| Minimum Reset Pulse<br>Width                       | t <sub>RSTMN</sub>  |                                                                                                                                     | 1   | _   |          | μs                |
| Reset to Microprocessor Access Ready               | t <sub>READY</sub>  |                                                                                                                                     | _   |     | 10       | ms                |
| Input Capacitance                                  | $C_in$              |                                                                                                                                     | _   | _   | 3        | pF                |
| LVCMOS Output Pins                                 |                     |                                                                                                                                     |     |     |          |                   |
| Rise/Fall Times                                    | t <sub>RF</sub>     | C <sub>LOAD</sub> = 20pf<br>See Figure 2                                                                                            | _   | 25  | _        | ns                |
| LOSn Trigger Window                                | LOS <sub>TRIG</sub> | From last CKINn ↑ to ↓ Internal detection of LOSn N3 ≠ 1                                                                            | _   | _   | 4.5 x N3 | T <sub>CKIN</sub> |
| Time to Clear LOL<br>after LOS Cleared             | t <sub>CLRLOL</sub> | ↓LOS to ↓LOL<br>Fold = Fnew<br>Stable Xa/XB reference                                                                               | _   | 10  | _        | ms                |
| Device Skew                                        |                     |                                                                                                                                     |     |     |          |                   |
| Output Clock Skew                                  | t <sub>SKEW</sub>   | ↑ of CKOUTn to ↑ of CKOUT_m, CKOUTn and CKOUT_m at same frequency and signal format PHASEOFFSET = 0 CKOUT_ALWAYS_ON = 1 SQ_ICAL = 1 | _   | _   | 100      | ps                |

- 1. Input to output phase skew after an ICAL is not controlled and can assume any value.
- 2. Lock and settle time performance is dependent on the frequency plan and the XAXB reference frequency. Please visit the Skyworks Solutions Technical Support web page at: https://www.skyworksinc.com/en/Support to submit a technical support request regarding the lock time of your frequency plan.

# **Table 3. AC Specifications (Continued)**

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                                    | Symbol              | Test Condition                                                | Min          | Тур         | Max | Unit     |
|--------------------------------------------------------------|---------------------|---------------------------------------------------------------|--------------|-------------|-----|----------|
| Phase Change due to<br>Temperature<br>Variation <sup>1</sup> | t <sub>TEMP</sub>   | Max phase changes from –40 to +85 °C                          |              | 300         | 500 | ps       |
| PLL Performance                                              |                     |                                                               |              |             |     | •        |
| (fin = fout = 622.08 MH                                      | lz; BW = 7 Hz       | ;; LVPECL, XAXB = 114.285                                     | MHz)         |             |     |          |
| Lock Time <sup>2</sup>                                       | t <sub>LOCKMP</sub> | Start of ICAL to ↓ of LOL                                     | _            | 0.8         | 1.0 | s        |
| Settle Time <sup>2</sup>                                     | t <sub>SETTLE</sub> | Start of ICAL to F <sub>OUT</sub> within 5 ppm of final value | _            | 4.2         | 5.0 | s        |
| Output Clock Phase<br>Change                                 | t <sub>P_STEP</sub> | After clock switch f3 ≥ 128 kHz                               | _            | 200         | _   | ps       |
| Closed Loop Jitter<br>Peaking                                | J <sub>PK</sub>     |                                                               | _            | 0.05        | 0.1 | dB       |
| Jitter Tolerance                                             | $J_{TOL}$           | Jitter Frequency ≥ Loop<br>Bandwidth                          | 5000/BW      |             |     | ns pk-pk |
| Phase Noise<br>fout = 622.08 MHz                             |                     | 100 Hz Offset                                                 |              | <b>–</b> 95 | _   | dBc/Hz   |
| 10dt 022.00 Wii i2                                           |                     | 1 kHz Offset                                                  | _            | -110        | _   | dBc/Hz   |
|                                                              | CKO <sub>PN</sub>   | 10 kHz Offset                                                 | _            | -117        | _   | dBc/Hz   |
|                                                              |                     | 100 kHz Offset                                                | _            | -118        | _   | dBc/Hz   |
|                                                              |                     | 1 MHz Offset                                                  | <del>_</del> | -131        | _   | dBc/Hz   |
| Spurious Noise                                               | SP <sub>SPUR</sub>  | Max spur @ n x F3<br>(n ≥ 1, n x F3 < 100 MHz)                | _            | -67         | _   | dBc      |

- 1. Input to output phase skew after an ICAL is not controlled and can assume any value.
- 2. Lock and settle time performance is dependent on the frequency plan and the XAXB reference frequency. Please visit the Skyworks Solutions Technical Support web page at: <a href="https://www.skyworksinc.com/en/Support">https://www.skyworksinc.com/en/Support</a> to submit a technical support request regarding the lock time of your frequency plan.

# **Table 4. Microprocessor Control**

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \,^{\circ}\text{C})$ 

| Parameter                             | Symbol              | Test Condition                              | Min                    | Тур | Max                    | Unit |  |
|---------------------------------------|---------------------|---------------------------------------------|------------------------|-----|------------------------|------|--|
| I <sup>2</sup> C Bus Lines (SDA, SCL) |                     |                                             |                        |     |                        |      |  |
| Input Voltage Low                     | VIL <sub>I2C</sub>  |                                             | _                      | _   | 0.25 x V <sub>DD</sub> | V    |  |
| Input Voltage High                    | VIH <sub>I2C</sub>  |                                             | 0.7 x V <sub>DD</sub>  | _   | $V_{DD}$               | V    |  |
| Hysteresis of Schmitt trigger inputs  | VHYS <sub>I2C</sub> | V <sub>DD</sub> = 1.8 V                     | 0.1 x V <sub>DD</sub>  | _   | _                      | V    |  |
| tilgger inputs                        |                     | V <sub>DD</sub> = 2.5 or 3.3 V              | 0.05 x V <sub>DD</sub> | _   | _                      | V    |  |
| Output Voltage Low                    | VOL <sub>I2C</sub>  | V <sub>DD</sub> = 1.8 V<br>IO = 3 mA        | _                      | _   | 0.2 x V <sub>DD</sub>  | V    |  |
|                                       |                     | V <sub>DD</sub> = 2.5 or 3.3 V<br>IO = 3 mA | _                      | _   | 0.4                    | V    |  |

Table 4. Microprocessor Control (Continued) ( $V_{DD}$  = 1.8 ± 5%, 2.5 ±10%, or 3.3 V ±10%,  $T_A$  = -40 to 85 °C)

| Parameter                                  | Symbol           | Test Condition | Min | Тур | Max | Unit |
|--------------------------------------------|------------------|----------------|-----|-----|-----|------|
| SPI Specifications                         |                  |                | •   |     |     |      |
| Duty Cycle, SCLK                           | t <sub>DC</sub>  | SCLK = 10 MHz  | 40  | _   | 60  | %    |
| Cycle Time, SCLK                           | t <sub>c</sub>   |                | 100 | _   | _   | ns   |
| Rise Time, SCLK                            | t <sub>r</sub>   | 20–80%         | _   | _   | 25  | ns   |
| Fall Time, SCLK                            | t <sub>f</sub>   | 20–80%         | _   | _   | 25  | ns   |
| Low Time, SCLK                             | t <sub>lsc</sub> | 20–20%         | 30  | _   | _   | ns   |
| High Time, SCLK                            | t <sub>hsc</sub> | 80–80%         | 30  | _   | _   | ns   |
| Delay Time, SCLK Fall<br>to SDO Active     | t <sub>d1</sub>  |                | _   | _   | 25  | ns   |
| Delay Time, SCLK Fall<br>to SDO Transition | t <sub>d2</sub>  |                | _   | _   | 25  | ns   |
| Delay Time, SS Rise<br>to SDO Tri-state    | t <sub>d3</sub>  |                | _   | _   | 25  | ns   |
| Setup Time, SS to<br>SCLK Fall             | t <sub>su1</sub> |                | 25  | _   | _   | ns   |
| Hold Time, SS to<br>SCLK Rise              | t <sub>h1</sub>  |                | 20  | _   | _   | ns   |
| Setup Time, SDI to<br>SCLK Rise            | t <sub>su2</sub> |                | 25  | _   | _   | ns   |
| Hold Time, SDI to<br>SCLK Rise             | t <sub>h2</sub>  |                | 20  | _   | _   | ns   |
| Delay Time between<br>Slave Selects        | t <sub>cs</sub>  |                | 25  | _   |     | ns   |

**Table 5. Jitter Generation** 

| Parameter            | Symbol | Test Condition        | on <sup>*</sup>          | Min | Тур | Max | GR-253-       | Unit              |
|----------------------|--------|-----------------------|--------------------------|-----|-----|-----|---------------|-------------------|
|                      |        | Measurement<br>Filter | DSPLL<br>BW <sup>2</sup> |     |     |     | Specification |                   |
| Jitter Gen<br>OC-192 | JGEN   | 0.02-80 MHz           | 120 Hz                   |     | 4.2 |     | 30            | ps <sub>PP</sub>  |
|                      |        |                       |                          | _   | .27 | _   | N/A           | ps <sub>rms</sub> |
|                      |        | 4–80 MHz              | 120 Hz                   | _   | 3.7 | _   | 10            | ps <sub>PP</sub>  |
|                      |        |                       |                          | _   | .14 | _   | N/A           | ps <sub>rms</sub> |
|                      |        | 0.05–80 MHz           | 120 Hz                   |     | 4.4 | _   | 10            | ps <sub>PP</sub>  |
|                      |        |                       |                          | _   | .26 | _   | 1.0           | ps <sub>rms</sub> |
| Jitter Gen<br>OC-48  | JGEN   | 0.12–20 MHz           | 120 Hz                   | _   | 3.5 | _   | 40.2          | ps <sub>PP</sub>  |
|                      |        |                       |                          | _   | .27 | _   | 4.02          | ps <sub>rms</sub> |

\*Note: Test conditions:

1.fIN = fOUT = 622.08 MHz

2.Clock input: LVPECL3.Clock output: LVPECL4.PLL bandwidth: 120 Hz

5.114.285 MHz 3rd OT crystal used as XA/XB input

 $6.V_{DD} = 2.5 V$  $7.T_{A} = 85 °C$ 

8.Jitter integration bands include low-pass (-20 dB/dec) and high-pas (-60 dB/dec) roll-offs per Telecordia GR-253-CORE.

### **Table 6. Thermal Characteristics**

 $(V_{DD}$  = 1.8 ±5%, 2.5 ±10%, or 3.3 V ±10%,  $T_A$  = –40 to 85 °C)

| Parameter                              | Symbol            | Test Condition | Value | Unit |
|----------------------------------------|-------------------|----------------|-------|------|
| Thermal Resistance Junction to Ambient | $\theta_{\sf JA}$ | Still Air      | 31    | C°/W |

# Table 7. Absolute Maximum Ratings\*

| Parameter                                                             | Symbol             | Test Condition | Min              | Тур | Max                  | Unit |  |
|-----------------------------------------------------------------------|--------------------|----------------|------------------|-----|----------------------|------|--|
| DC Supply Voltage                                                     | $V_{DD}$           |                | -0.5             | _   | 3.8                  | V    |  |
| LVCMOS Input Voltage                                                  | $V_{DIG}$          |                | -0.3             | _   | V <sub>DD</sub> +0.3 | V    |  |
| CKINn Voltage Level Limits                                            | CKN <sub>VIN</sub> |                | 0                | _   | $V_{DD}$             | V    |  |
| XA/XB Voltage Level Limits                                            | XA <sub>VIN</sub>  |                | 0                | _   | 1.2                  | V    |  |
| Operating Junction Temperature                                        | T <sub>JCT</sub>   |                | <b>-</b> 55      | _   | 150                  | °C   |  |
| Storage Temperature Range                                             | T <sub>STG</sub>   |                | <b>-</b> 55      | _   | 150                  | °C   |  |
| ESD HBM Tolerance<br>(100 pF, 1.5 kΩ); All pins except<br>CKIN+/CKIN– |                    |                | 2                | _   | _                    | kV   |  |
| ESD MM Tolerance; All pins except CKIN+/CKIN–                         |                    |                | 150              | _   | _                    | V    |  |
| ESD HBM Tolerance<br>(100 pF, 1.5 kΩ); CKIN+/CKIN-                    |                    |                | 700              | _   | _                    | V    |  |
| ESD MM Tolerance;<br>CKIN+/CKIN-                                      |                    |                | 100              | _   | _                    | V    |  |
| Latch-up Tolerance                                                    |                    |                | JESD78 Compliant |     |                      |      |  |

\*Note: Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operation sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.

# 2. Typical Phase Noise Performance



Figure 3. Broadcast Video\*

\*Note: Phase noise plot RMS jitter value used brick wall integration.

| Jitter Bandwidth             | Jitter (peak-peak) | Jitter (RMS) |
|------------------------------|--------------------|--------------|
| 10 Hz to 20 MHz              | 5.24 ps            | 484          |
| Note: Number of samples: 8.9 | 1E9                |              |



Figure 4. OTN/SONET/SDH Phase Noise\*

\*Note: Phase noise plot RMS jitter value uses brick wall integration.

| Jitter Bandwidth                | Jitter, RMS |
|---------------------------------|-------------|
| SONET_OC48, 12 kHz to 20 MHz    | 266 fs      |
| SONET_OC192_A, 20 kHz to 80 MHz | 283 fs      |
| SONET_OC192_B, 4 MHz to 80 MHz  | 155 fs      |
| SONET_OC192_C, 50 kHz to 80 MHz | 275 fs      |
| Brick Wall_800 Hz to 80 MHz     | 287 fs      |

**Note:** Jitter integration bands include low-pass (–20 dB/Dec) and hi-pass (–60 dB/Dec) roll-offs per Telecordia GR-253-CORE.



Figure 5. Wireless Base Station Phase Noise\*

\*Note: Phase noise plot RMS jitter value uses brick wall integration.

| Jitter Bandwidth             | Jitter (peak-peak)              | Jitter (RMS) |  |  |  |  |  |  |
|------------------------------|---------------------------------|--------------|--|--|--|--|--|--|
| 10 Hz to 20 MHz              | 7.28 ps                         | 581          |  |  |  |  |  |  |
| Note: Number of samples: 8.9 | Note: Number of samples: 8.91E9 |              |  |  |  |  |  |  |



Figure 6. 10 GbE Phase Noise\*

\*Note: Phase noise plot RMS jitter value uses brick wall integration.

| Jitter Bandwidth | Jitter (RMS) |
|------------------|--------------|
| 10 kHz to 10 MHz | 238 fs       |



Figure 7. Si5369 Typical Application Circuit (I<sup>2</sup>C Control Mode)



Figure 8. Si5369 Typical Application Circuit (SPI Control Mode)

# 3. Functional Description

The Si5369 is a jitter-attenuating precision clock multiplier for applications requiring sub 1 ps rms jitter performance. The Si5369 accepts four clock inputs ranging from 2 kHz to 710 MHz and generates five clock outputs ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz. The device provides virtually any frequency translation combination across this operating range. Independent dividers are available for every input clock and output clock, so the Si5369 can accept input clocks at different frequencies and it can generate output clocks at different frequencies. The Si5369 input clock frequency and clock multiplication ratio are programmable through an I<sup>2</sup>C or SPI interface. Optionally, the fifth clock output can be configured as a 2 to 512 kHz SONET/SDH frame synchronization output that is phase aligned with one of the high-speed output clocks. Skyworks Solutions offers a PC-based software utility, DSPLLsim, that can be used to determine the optimum PLL divider settings for a given input frequency/clock multiplication ratio combination minimizes phase noise and power consumption. This utility can be downloaded from https://www.skyworksinc.com/en/Application-Pages/DSPLL.

The Si5369 is based on Skyworks Solutions' 3rd-generation DSPLL<sup>®</sup> technology, which provides any-frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The Si5369 PLL loop bandwidth is digitally programmable and supports a range from 4 to 525 Hz. The DSPLL*sim* software utility can be used to calculate valid loop bandwidth settings for a given input clock frequency/clock multiplication ratio.

The Si5369 supports hitless switching between input clocks in compliance with GR-253-CORE and GR-1244-CORE that greatly minimizes the propagation of phase transients to the clock outputs during an input clock transition (<200 ps typ). Manual, automatic revertive and non-revertive input clock switching options are available. The Si5369 monitors the four input clocks for loss-ofsignal and provides a LOS alarm when it detects missing pulses on any of the four input clocks. The device monitors the lock status of the PLL. The lock detect algorithm works by continuously monitoring the phase of the input clock in relation to the phase of the feedback clock. The Si5369 monitors the frequency of CKIN1, CKIN2, CKIN3, and CKIN4 with respect to a selected reference frequency and generates a frequency offset alarm (FOS) if the threshold is exceeded. This FOS feature is available for SONET applications in which both the monitored frequency on CKIN1, CKIN3, and CKIN4 and the reference frequency are integer multiples of 19.44 MHz. Both Stratum 3/3E and SONET Minimum Clock (SMC) FOS thresholds are supported.

The Si5369 provides a digital hold capability that allows the device to continue generation of a stable output clock when the selected input reference is lost. During digital hold, the DSPLL generates an output frequency based on

a historical average that existed a fixed amount of time before the error event occurred, eliminating the effects of phase and frequency transients that may occur immediately preceding digital hold.

The Si5369 has five differential clock outputs. The electrical format of the clock outputs is programmable to support LVPECL, LVDS, CML, or CMOS loads, If not required, unused clock outputs can be powered down to minimize power consumption. The phase difference between the selected input clock and the output clocks is adjustable in 200 ps increments for system skew control. In addition, the phase of one output clock may be adjusted in relation to the phase of the other output clock. The resolution varies from 800 ps to 2.2 ns depending on the PLL divider settings. Consult the DSPLLsim configuration software to determine the phase offset resolution for a given input clock/clock multiplication ratio combination. For system-level debugging, a bypass mode is available which drives the output clock directly from the input clock, bypassing the internal DSPLL. The device is powered by a single 1.8, 2.5, or 3.3 V supply.

### 3.1. External Reference

An external clock or a low-cost 114.285 MHz 3rd overtone crystal is typically used as part of a fixed-frequency oscillator within the DSPLL. This external reference is required for the device to operate. Skyworks Solutions recommends using a high-quality crystal. Specific recommendations may be found in the Family Reference Manual. An external clock from a high-quality OCXO or TCXO can also be used as a reference for the device.

If there is a need to use a reference oscillator instead of a crystal, Skyworks Solutions does not recommend using MEMS based oscillators. Instead, Skyworks Solutions recommends the Si530EB121M109DG, which is a very low jitter/wander, LVPECL, 2.5 V crystal oscillator. The very low loop BW of the Si5369 means that it can be susceptible to XAXB reference sources that have high wander. Experience has shown that in spite of having low jitter, some MEMs oscillators have high wander, and these devices should be avoided. Contact Skyworks Solutions for details.

In digital hold, the DSPLL remains locked to this external reference. Any changes in the frequency of this reference when the DSPLL is in digital hold, will be tracked by the output of the device. Note that crystals can have temperature sensitivities.

#### 3.2. Further Documentation

Consult the Skyworks Solutions Any-Frequency Precision Clock Family Reference Manual (FRM) for detailed information about the Si5369. Additional design support is available from Skyworks Solutions through your distributor.

# 4. Register Map

All register bits that are not defined in this map should always be written with the specified Reset Values. The writing to these bits of values other than the specified Reset Values may result in undefined device behavior. Registers not listed, such as Register 64, should never be written to.

| Register | D7            | D6          | D5                      | D4                | D3                | D2                | D1                | D0            |  |
|----------|---------------|-------------|-------------------------|-------------------|-------------------|-------------------|-------------------|---------------|--|
| 0        |               | FREE_RUN    | CKOUT_<br>ALWAYS_<br>ON |                   |                   |                   | BYPASS_<br>REG    |               |  |
| 1        | CK_PRIC       | DR4 [1:0]   | CK_PRIC                 | OR3 [1:0]         | CK_PRI            | OR2 [1:0]         | CK_PRIC           | OR1 [1:0]     |  |
| 2        |               | BWSEL_      | REG [3:0]               |                   |                   |                   |                   |               |  |
| 3        | CKSEL_F       | REG [1:0]   | DHOLD                   | SQ_ICAL           |                   |                   |                   |               |  |
| 4        | AUTOSEL_      | _REG [1:0]  |                         |                   |                   | HIST_DEL [4:0     | ]                 |               |  |
| 5        | ICMOS         | S [1:0]     | SF                      | OUT2_REG [2       | 2:0]              | SF                | OUT1_REG [2       | 2:0]          |  |
| 6        |               |             | SF                      | OUT4_REG [2       | 2:0]              | SF                | OUT3_REG [2       | 2:0]          |  |
| 7        |               |             | SF                      | OUT5_REG [2       | 2:0]              | F                 | OSREFSEL [2:      | 0]            |  |
| 8        | HLOG_         | _4 [1:0]    | HLOG                    | _3 [1:0]          | HLOG              | _2 [1:0]          | HLOG              | _1 [1:0]      |  |
| 9        |               | ŀ           | HIST_AVG [4:0           | )]                |                   |                   | HLOG              | _5 [1:0]      |  |
| 10       |               |             | DSBL5_<br>REG           |                   | DSBL4_<br>REG     | DSBL3_<br>REG     | DSBL2_<br>REG     | DSBL1_<br>REG |  |
| 11       |               |             |                         |                   | PD_CK4            | PD_CK3            | PD_CK2            | PD_CK1        |  |
| 19       | FOS_EN        | FOS_TI      | HR [1:0]                | VALTIN            | ИЕ [1:0]          |                   | LOCKT [2:0]       | LOCKT [2:0]   |  |
| 20       |               |             | ALR-<br>MOUT_PIN        | CK3_BAD_<br>PIN   | CK2_BAD_<br>PIN   | CK1_BAD_<br>PIN   | LOL_PIN           | INT_PIN       |  |
| 21       |               |             |                         | CK4_ACT-<br>V_PIN | CK3_ACT-<br>V_PIN | CK2_ACT-<br>V_PIN | CK1_ACT-<br>V_PIN | CKSEL_PIN     |  |
| 22       |               |             |                         |                   | CK_ACTV_<br>POL   | CK_BAD_<br>POL    | LOL_POL           | INT_POL       |  |
| 23       |               |             |                         | LOS4_MSK          | LOS3_MSK          | LOS2_MSK          | LOS1_MSK          | LOSX_MSK      |  |
| 24       |               |             |                         | FOS4_MSK          | FOS3_MSK          | FOS2_MSK          | FOS1_MSK          | LOL_MSK       |  |
| 25       |               | N1_HS [2:0] |                         |                   |                   | NC1_LS            | S [19:16]         |               |  |
| 26       | NC1_LS [15:8] |             |                         |                   |                   |                   |                   |               |  |
| 27       |               |             |                         | NC1_L             | S [7:0]           |                   |                   |               |  |
| 28       |               |             |                         |                   |                   | NC2_LS            | S [19:16]         |               |  |
| 29       |               |             | <u>I</u>                | NC2_L             | S [15:8]          |                   |                   |               |  |
| 30       |               |             |                         | NC2_L             | S [7:0]           |                   |                   |               |  |
| 31       |               |             |                         |                   |                   | NC3_LS            | S [19:16]         |               |  |

| Register | D7            | D6                | D5 | D4               | D3                | D2                | D1                | D0                |  |  |
|----------|---------------|-------------------|----|------------------|-------------------|-------------------|-------------------|-------------------|--|--|
| 32       | NC3_LS [15:8] |                   |    |                  |                   |                   |                   |                   |  |  |
| 33       | NC3_LS [7:0]  |                   |    |                  |                   |                   |                   |                   |  |  |
| 34       |               | NC4_LS [19:16]    |    |                  |                   |                   |                   |                   |  |  |
| 35       |               |                   |    | NC4_L            | S [15:8]          |                   |                   |                   |  |  |
| 36       |               |                   |    | NC4_L            | .S [7:0]          |                   |                   |                   |  |  |
| 37       |               |                   |    |                  |                   | NC5_LS            | S [19:16]         |                   |  |  |
| 38       |               |                   |    | NC5_L            |                   |                   |                   |                   |  |  |
| 39       |               |                   |    | NC5_L            | .S [7:0]          |                   |                   |                   |  |  |
| 40       |               | N2_HS [2:0]       |    |                  |                   | N2_LS             | [19:16]           |                   |  |  |
| 41       |               |                   |    | N2_LS            | S [15:8]          |                   |                   |                   |  |  |
| 42       |               |                   |    | N2_LS            | S [7:0]           |                   |                   |                   |  |  |
| 43       |               |                   |    |                  |                   |                   | N31_ [18:16]      |                   |  |  |
| 44       | N31_[15:8]    |                   |    |                  |                   |                   |                   |                   |  |  |
| 45       | N31_ [7:0]    |                   |    |                  |                   |                   |                   |                   |  |  |
| 46       |               |                   |    |                  |                   |                   | N32_[18:16]       |                   |  |  |
| 47       |               |                   |    | N31_             | [15:8]            |                   |                   |                   |  |  |
| 48       |               |                   |    | N32_             | [7:0]             |                   |                   |                   |  |  |
| 49       |               |                   |    |                  |                   |                   | N33_[18:16]       |                   |  |  |
| 50       |               |                   |    | N33_             | [15:8]            |                   |                   |                   |  |  |
| 51       |               |                   |    | N33_             | [7:0]             |                   |                   |                   |  |  |
| 52       |               |                   |    |                  |                   |                   | N34_[18:16]       |                   |  |  |
| 53       |               |                   |    | N34_             | [15:8]            |                   |                   |                   |  |  |
| 54       |               |                   |    | N34              | [7:0]             |                   |                   |                   |  |  |
| 55       |               |                   | C  | LKIN2RATE [2     | :0]               | С                 | LKIN1RATE[2:      | 0]                |  |  |
| 56       |               |                   |    | <br>LKIN4RATE_[2 |                   |                   | <br>LKIN3RATE[2:  |                   |  |  |
| 128      |               |                   |    |                  | CK4_ACT-<br>V_REG | CK3_ACT-<br>V_REG | CK2_ACT-<br>V_REG | CK1_ACT-<br>V_REG |  |  |
| 129      |               |                   |    | LOS4_INT         | LOS3_INT          | LOS2_INT          | LOS1_INT          | LOSX_INT          |  |  |
| 130      |               | DIGHOLD-<br>VALID |    | FOS4_INT         | FOS3_INT          | FOS2_INT          | FOS1_INT          | LOL_INT           |  |  |
| 131      |               |                   |    | LOS4_FLG         | LOS3_FLG          | LOS2_FLG          | LOS1_FLG          | LOSX_FLO          |  |  |

# Si5369

| Register | D7               | D6                     | D5               | D4               | D3               | D2               | D1               | D0               |  |  |  |
|----------|------------------|------------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|--|--|
| 132      |                  |                        | FOS4_FLG         | FOS3_FLG         | FOS2_FLG         | FOS1_FLG         | LOL_FLG          |                  |  |  |  |
| 134      |                  | PARTNUM_RO [11:4]      |                  |                  |                  |                  |                  |                  |  |  |  |
| 135      |                  | PARTNUM                | И_RO [3:0]       |                  |                  | REVID_           | RO [3:0]         |                  |  |  |  |
| 136      | RST_REG          | ICAL                   |                  |                  |                  |                  |                  |                  |  |  |  |
| 137      |                  |                        |                  |                  |                  |                  |                  | FASTLOCK         |  |  |  |
| 138      |                  |                        |                  |                  | LOS4_EN<br>[1:1] | LOS3_EN<br>[1:1] | LOS2_EN<br>[1:1] | LOS1_EN<br>[1:1] |  |  |  |
| 139      | LOS4_EN<br>[0:0] | LOS3_EN<br>[0:0]       | LOS2_EN<br>[0:0] | LOS1_EN<br>[0:0] | FOS4_EN          | FOS3_EN          | FOS2_EN          | FOS1_EN          |  |  |  |
| 140      |                  |                        |                  | INDEPENDEN       | TSKEW1 [7:0]     |                  |                  |                  |  |  |  |
| 141      |                  |                        |                  | INDEPENDEN       | ITSKEW2 [7:0]    |                  |                  |                  |  |  |  |
| 142      |                  | INDEPENDENTSKEW3 [7:0] |                  |                  |                  |                  |                  |                  |  |  |  |
| 143      |                  | INDEPENDENTSKEW4 [7:0] |                  |                  |                  |                  |                  |                  |  |  |  |
| 144      |                  |                        |                  | INDEPENDEN       | ITSKEW5 [7:0]    |                  |                  |                  |  |  |  |

# 5. Register Descriptions

# Register 0.

| Bit  | D7 | D6       | D5              | D4 | D3 | D2 | D1         | D0 |
|------|----|----------|-----------------|----|----|----|------------|----|
| Name |    | FREE_RUN | CKOUT_ALWAYS_ON |    |    |    | BYPASS_REG |    |
| Туре | R  | R/W      | R/W             | R  | R  | R  | R/W        | R  |

Reset value = 0001 0100

| Bit | Name            | Function                                                                                                                                                                                                                                                                                                          |
|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved        |                                                                                                                                                                                                                                                                                                                   |
| 6   | FREE_RUN        | Free Run. Internal to the device, route XA/XB to CKIN2. This allows the device to lock to its external reference.  0: Disable Free Run  1: Enable                                                                                                                                                                 |
| 5   | CKOUT_ALWAYS_ON | CKOUT Always On. This will bypass the SQ_ICAL function. Output will be available even if SQ_ICAL is on and ICAL is not complete or successful. See Table 8.  0: Squelch output until part is calibrated (ICAL).  1: Provide an output. Note: The frequency may be significantly off until the part is calibrated. |
| 4:2 | Reserved        |                                                                                                                                                                                                                                                                                                                   |
| 1   | BYPASS_REG      | Bypass Register. This bit enables or disables the PLL bypass mode. Use is only valid when the part is in digital hold or before the first ICAL.  0: Normal operation  1: Bypass mode. Selected input clock is connected to CKOUT buffers, bypassing PLL.                                                          |
| 0   | Reserved        |                                                                                                                                                                                                                                                                                                                   |

# Register 1.

| Bit  | D7                      | D6 | D5        | D4      | D3        | D2      | D1        | D0 |
|------|-------------------------|----|-----------|---------|-----------|---------|-----------|----|
| Name | CK_PRIOR4 [1:0] CK_PRIO |    | OR3 [1:0] | CK_PRIC | DR2 [1:0] | CK_PRIC | OR1 [1:0] |    |
| Туре | R/                      | /W | R/        | W       | R/        | W       | R/        | W  |

Reset value = 1110 0100

| Bit | Name            | Function                                                                          |
|-----|-----------------|-----------------------------------------------------------------------------------|
| 7:6 | CK_PRIOR4 [1:0] | CK_PRIOR 4.                                                                       |
|     |                 | Selects which of the input clocks will be 4th priority in the autoselection state |
|     |                 | machine.                                                                          |
|     |                 | 00: CKIN1 is 4th priority.                                                        |
|     |                 | 01: CKIN2 is 4th priority.                                                        |
|     |                 | 10: CKIN3 is 4th priority.                                                        |
|     |                 | 11: CKIN4 is 4th priority.                                                        |
| 5:4 | CK_PRIOR3 [1:0] |                                                                                   |
|     |                 | Selects which of the input clocks will be 3rd priority in the autoselection state |
|     |                 | machine.                                                                          |
|     |                 | 00: CKIN1 is 3rd priority.                                                        |
|     |                 | 01: CKIN2 is 3rd priority.                                                        |
|     |                 | 10: CKIN3 is 3rd priority.                                                        |
|     |                 | 11: CKIN4 is 3rd priority.                                                        |
| 3:2 | CK_PRIOR2 [1:0] | CK_PRIOR 2.                                                                       |
|     |                 | Selects which of the input clocks will be 2nd priority in the autoselection state |
|     |                 | machine.                                                                          |
|     |                 | 00: CKIN1 is 2nd priority.                                                        |
|     |                 | 01: CKIN2 is 2nd priority.                                                        |
|     |                 | 10: CKIN3 is 2nd priority.                                                        |
|     |                 | 11: CKIN4 is 2nd priority.                                                        |
| 1:0 | CK_PRIOR1 [1:0] |                                                                                   |
|     |                 | Selects which of the input clocks will be 1st priority in the autoselection state |
|     |                 | machine.                                                                          |
|     |                 | 00: CKIN1 is 1st priority.                                                        |
|     |                 | 01: CKIN2 is 1st priority.                                                        |
|     |                 | 10: CKIN3 is 1st priority.                                                        |
|     |                 | 11: CKIN4 is 1st priority.                                                        |

# Register 2.

| Bit  | D7 | D6      | D5        | D4 | D3 | D2 | D1 | D0 |
|------|----|---------|-----------|----|----|----|----|----|
| Name |    | BWSEL_I | REG [3:0] |    |    |    |    |    |
| Туре |    | R/W     |           |    |    | R  | R  | R  |

Reset value = 0100 0010

| Bit | Name            | Function                                                                                                                                                                          |
|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | BWSEL_REG [3:0] | BWSEL_REG. Selects nominal f3dB bandwidth for PLL. See the DSPLLsim for settings. After BWSEL_REG is written with a new value, an ICAL is required for the change to take effect. |
| 3:0 | Reserved        |                                                                                                                                                                                   |

# Register 3.

| Bit  | D7              | D6 | D5    | D4      | D3 | D2 | D1 | D0 |
|------|-----------------|----|-------|---------|----|----|----|----|
| Name | CKSEL_REG [1:0] |    | DHOLD | SQ_ICAL |    |    |    |    |
| Type | R/W             |    | R/W   | R/W     | R  | R  | R  | R  |

Reset value = 0000 0101

| Bit | Name            | Function                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | CKSEL_REG [1:0] | CKSEL_REG.  If the device is operating in manual register-based clock selection mode  (AUTOSEL_REG = 00), and CKSEL_PIN = 0, then these bits select which input clock will be the active input clock. If CKSEL_PIN = 1, the CKSEL[1:0] input pins continue to control clock selection and CKSEL_REG is of no consequence.  00: CKIN_1 selected.  01: CKIN_2 selected.  10: CKIN_3 selected.  11: CKIN_4 selected. |
| 5   | DHOLD           | DHOLD. Forces the part into digital hold. This bit overrides all other manual and automatic clock selection controls.  0: Normal operation.  1: Force digital hold mode. Overrides all other settings and ignores the quality of all of the input clocks.                                                                                                                                                         |
| 4   | SQ_ICAL         | SQ_ICAL. This bit determines if the output clocks will remain enabled or be squelched (disabled) during an internal calibration. See Table 8.  0: Output clocks enabled during ICAL.  1: Output clocks disabled during ICAL.                                                                                                                                                                                      |
| 3:0 | Reserved        |                                                                                                                                                                                                                                                                                                                                                                                                                   |

# Register 4.

| Bit  | D7      | D6         | D5 | D4             | D3 | D2  | D1 | D0 |
|------|---------|------------|----|----------------|----|-----|----|----|
| Name | AUTOSEL | _REG [1:0] |    | HIST_DEL [4:0] |    |     |    |    |
| Туре | R/      | W          | R  |                |    | R/W |    |    |

Reset value = 0001 0010

| Bit | Name              | Function                                                                                                                                                                                               |
|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | AUTOSEL_REG [1:0] | AUTOSEL_REG [1:0]. Selects method of input clock selection to be used. 00: Manual (either register or pin controlled. See CKSEL_PIN). 01: Automatic Non-Revertive 10: Automatic Revertive 11: Reserved |
| 5   | Reserved          |                                                                                                                                                                                                        |
| 4:0 | HIST_DEL [4:0]    | HIST_DEL [4:0]. Selects amount of delay to be used in generating the history information MHIST, the value of M used during Digital Hold.                                                               |

### Register 5.

| Bit  | D7   | D6      | D5               | D4  | D3 | D2               | D1  | D0 |  |
|------|------|---------|------------------|-----|----|------------------|-----|----|--|
| Name | ICMO | S [1:0] | SFOUT2_REG [2:0] |     |    | SFOUT1_REG [2:0] |     |    |  |
| Type | R/W  |         |                  | R/W |    |                  | R/W |    |  |

Reset value = 1110 1101

| Bit | Name             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ICMOS [1:0]      | When the output buffer is set to CMOS mode, these bits determine the output buffer drive strength. The first number below refers to 3.3 V operation; the second to 1.8 V operation. These values assume CKOUT+ is tied to CKOUT                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |                  | 00: 8 mA/2 mA<br>01: 16 mA/4 mA<br>10: 24 mA/6 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |                  | 11: 32 mA (3.3 V operation)/8mA (1.8 V operation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5:3 | SFOUT2_REG [2:0] | SFOUT2_REG [2:0] Controls output signal format and disable for CKOUT2 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.  000: Reserved 001: Disable 010: CMOS 011: Low swing LVDS 100: Reserved 101: LVPECL 110: CML 111: LVDS |
| 2:0 | SFOUT1_REG [2:0] | SFOUT1_REG [2:0] Controls output signal format and disable for CKOUT1 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.  000: Reserved 001: Disable 010: CMOS 011: Low swing LVDS 100: Reserved 101: LVPECL 110: CML 111: LVDS |

# Register 6.

| Bit  | D7 | D6 | D5 | D4         | D3   | D2 | D1         | D0   |
|------|----|----|----|------------|------|----|------------|------|
| Name |    |    | SF | OUT4_REG [ | 2:0] | SF | OUT3_REG [ | 2:0] |
| Туре | R  | R  |    | R/W R/W    |      |    |            |      |

Reset value = 0010 1100

| Bit | Name             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5:3 | SFOUT4_REG [2:0] | SFOUT4_REG [2:0]. Controls output signal format and disable for CKOUT4 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.  000: Reserved 001: Disable 010: CMOS 011: Low swing LVDS 100: Reserved 101: LVPECL 110: CML 111: LVDS |
| 2:0 | SFOUT3_REG [2:0] | SFOUT3_REG [2:0]. Controls output signal format and disable for CKOUT3 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.  000: Reserved 001: Disable 010: CMOS 011: Low swing LVDS 100: Reserved 101: LVPECL 110: CML 111: LVDS |

# Register 7.

| Bit  | D7 | D6 | D5  | D4         | D3   | D2 | D1         | D0  |
|------|----|----|-----|------------|------|----|------------|-----|
| Name |    |    | SFO | OUT5_REG [ | 2:0] | FC | SREFSEL [2 | :0] |
| Туре | R  | R  |     | R/W        |      |    | R/W        |     |

Reset value = 0010 1010

| Bit | Name             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved.        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5:3 | SFOUT5_REG [2:0] | SFOUT5_REG [2:0] Controls output signal format and disable for CKOUT5 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. |
|     |                  | 000: Reserved 001: Disable 010: CMOS 011: Low swing LVDS 100: Reserved 101: LVPECL 110: CML 111: LVDS                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2:0 | FOSREFSEL [2:0]  | FOSREFSEL [2:0]. Selects which input clock is used as the reference frequency for Frequency Off-Set (FOS) alarms. 000: XA/XB (External reference) 001: CKIN1 010: CKIN2 011: CKIN3 100: CKIN4 101: Reserved 111: Reserved                                                                                                                                                                                                                                                                                                                               |

# Register 8.

| Bit  | D7   | D6          | D5  | D4          | D3  | D2          | D1  | D0          |  |
|------|------|-------------|-----|-------------|-----|-------------|-----|-------------|--|
| Name | HLOG | HLOG_4[1:0] |     | HLOG_3[1:0] |     | HLOG_2[1:0] |     | HLOG_1[1:0] |  |
| Туре | R/W  |             | R/W |             | R/W |             | R/W |             |  |

Reset value = 0000 0000

| Bit | Name         | Function                                                                                                                                                                                                                                                                                               |
|-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | HLOG_4 [1:0] | HLOG_4 [1:0].  00: Normal operation  01: Holds CKOUT4 output at static logic 0. Entrance and exit from this state will occur without glitches or runt pulses.  10: Holds CKOUT4 output at static logic 1. Entrance and exit from this state will occur without glitches or runt pulses.  11: Reserved  |
| 5:4 | HLOG_3 [1:0] | HLOG_3 [1:0].  00: Normal operation  01: Holds CKOUT3 output at static logic 0. Entrance and exit from this state will occur without glitches or runt pulses.  10: Holds CKOUT3 output at static logic 1. Entrance and exit from this state will occur without glitches or runt pulses.  11: Reserved. |
| 3:2 | HLOG_2 [1:0] | HLOG_2 [1:0].  00: Normal operation  01: Holds CKOUT2 output at static logic 0. Entrance and exit from this state will occur without glitches or runt pulses.  10: Holds CKOUT2 output at static logic 1. Entrance and exit from this state will occur without glitches or runt pulses.  11: Reserved. |
| 1:0 | HLOG_1 [1:0] | HLOG_1 [1:0]. 00: Normal operation 01: Holds CKOUT1 output at static logic 0. Entrance and exit from this state will occur without glitches or runt pulses. 10: Holds CKOUT1 output at static logic 1. Entrance and exit from this state will occur without glitches or runt pulses. 11: Reserved      |

# Register 9.

| Bit  | D7 | D6 | D5           | D4 | D3    | D2       | D1 | D0 |
|------|----|----|--------------|----|-------|----------|----|----|
| Name |    | Н  | IST_AVG [4:0 |    | HLOG_ | _5 [1:0] |    |    |
| Туре |    |    | R/W          | R  | R/    | /W       |    |    |

Reset value = 1100 0000

| Bit | Name           | Function                                                                                                                                                                                                                                                                                          |
|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | HIST_AVG [4:0] | HIST_AVG [4:0]. Selects amount of averaging time to be used in generating MHIST, the value of M used during digital hold. See Family Reference Manual for settings.                                                                                                                               |
| 2   | Reserved       |                                                                                                                                                                                                                                                                                                   |
| 1:0 | HLOG_5 [1:0]   | HLOG_5 [1:0]. 00: Normal Operation 01: Holds CKOUT5 output at static logic 0. Entrance and exit from this state will occur without glitches or runt pulses. 10: Holds CKOUT5 output at static logic 1. Entrance and exit from this state will occur without glitches or runt pulses. 11: Reserved |

# Register 10.

| Bit  | D7 | D6 | D5        | D4       | D3        | D2        | D1        | D0        |
|------|----|----|-----------|----------|-----------|-----------|-----------|-----------|
| Name |    |    | DSBL5_REG | Reserved | DSBL4_REG | DSBL3_REG | DSBL2_REG | DSBL1_REG |
| Туре | R  | R  | R/W       | R        | R/W       | R/W       | R         | R         |

Reset value = 0000 0000

| Bit | Name      | Function                                                                                                                                                                                                  |
|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved  |                                                                                                                                                                                                           |
| 5   | DSBL5_REG | DSBL5_REG. This bit controls the powerdown and disable of the CKOUT5 output buffer. If disable mode is selected, the NC5_LS output divider is also powered down.  0: CKOUT5 enabled.  1: CKOUT5 disabled. |
| 4   | Reserved  |                                                                                                                                                                                                           |
| 3   | DSBL4_REG | DSBL4_REG. This bit controls the powerdown and disable of the CKOUT4 output buffer. If disable mode is selected, the NC4 output divider is also powered down. 0'b=CKOUT4 enabled 1'b=CKOUT4 disabled      |
| 2   | DSBL3_REG | DSBL3_REG. This bit controls the powerdown and disable of the CKOUT3 output buffer. If disable mode is selected, the NC3 output divider is also powered down.  0: CKOUT3 enabled  1: CKOUT3 disabled      |
| 1   | DSBL2_REG | DSBL2_REG. This bit controls the powerdown and disable of the CKOUT2 output buffer. If disable mode is selected, the NC2 output divider is also powered down.  0: CKOUT2 enabled  1: CKOUT2 disabled      |
| 0   | DSBL1_REG | DSBL1_REG. This bit controls the powerdown and disable of the CKOUT1 output buffer. If disable mode is selected, the NC1 output divider is also powered down.  0: CKOUT1 enabled 1: CKOUT1 disabled       |

# Register 11.

| Bit  | D7 | D6 | D5 | D4 | D3     | D2     | D1     | D0     |
|------|----|----|----|----|--------|--------|--------|--------|
| Name |    |    |    |    | PD_CK4 | PD_CK3 | PD_CK2 | PD_CK1 |
| Type | R  | R  | R  | R  | R/W    | R/W    | R/W    | R/W    |

Reset value = 0100 0000

| Bit | Name     | Function                                                                                              |
|-----|----------|-------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved |                                                                                                       |
| 3   | PD_CK4   | PD_CK4. This bit controls the powerdown of the CKIN4 input buffer. 0: CKIN4 enabled 1: CKIN4 disabled |
| 2   | PD_CK3   | PD_CK3. This bit controls the powerdown of the CKIN3 input buffer. 0: CKIN3 enabled 1: CKIN3 disabled |
| 1   | PD_CK2   | PD_CK2. This bit controls the powerdown of the CKIN2 input buffer. 0: CKIN2 enabled 1: CKIN2 disabled |
| 0   | PD_CK1   | PD_CK1. This bit controls the powerdown of the CKIN1 input buffer. 0: CKIN1 enabled 1: CKIN1 disabled |

# Register 19.

| Bit  | D7     | D6            | D5 | D4            | D3 | D2          | D1 | D0 |
|------|--------|---------------|----|---------------|----|-------------|----|----|
| Name | FOS_EN | FOS_THR [1:0] |    | VALTIME [1:0] |    | LOCKT [2:0] |    |    |
| Туре | R/W    | R/W           |    | R/W           |    | R/W         |    |    |

Reset value = 0010 1100

| Bit | Name          | Function                                                                                                                                                                    |
|-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FOS_EN        | FOS_EN. Frequency offset enable globally disables FOS. See the individual FOS enables (FOS-                                                                                 |
|     |               | x_EN, register 139).                                                                                                                                                        |
|     |               | 00: FOS disable                                                                                                                                                             |
|     |               | 01: FOS enabled by FOSx_EN                                                                                                                                                  |
| 6:5 | FOS_THR [1:0] | FOS_THR [1:0].                                                                                                                                                              |
|     |               | Frequency Offset at which FOS is declared:                                                                                                                                  |
|     |               | 00: ± 11 to 12 ppm Stratum 3/3E compliant, with a Stratum 3/3E used for REFCLK.                                                                                             |
|     |               | 01: ± 48 to 49 ppm (SMC).                                                                                                                                                   |
|     |               | 10: ± 30 ppm SONET Minimum Clock (SMC), with a Stratum 3/3E used for REFCLK.                                                                                                |
|     |               | 11: ± 200 ppm                                                                                                                                                               |
| 4:3 | VALTIME [1:0] | VALTIME [1:0].                                                                                                                                                              |
|     |               | Sets amount of time for input clock to be valid before the associated alarm is removed.                                                                                     |
|     |               | 00: 2 ms<br>01: 100 ms                                                                                                                                                      |
|     |               | 10: 200 ms                                                                                                                                                                  |
|     |               | 10. 200 ms<br>11: 13 s                                                                                                                                                      |
| 0.0 | LOCKT 10-01   |                                                                                                                                                                             |
| 2:0 | LOCKT [2:0]   | LOCKT [2:0].                                                                                                                                                                |
|     |               | Sets retrigger interval for one shot monitoring phase detector output. One shot is triggered by phase slip in DSPLL. Refer to the Family Reference Manual for more details. |
|     |               | 000: 106 ms                                                                                                                                                                 |
|     |               | 001: 53 ms                                                                                                                                                                  |
|     |               | 010: 26.5 ms                                                                                                                                                                |
|     |               | 011: 13.3 ms                                                                                                                                                                |
|     |               | 100: 6.6 ms                                                                                                                                                                 |
|     |               | 101: 3.3 ms                                                                                                                                                                 |
|     |               | 110: 1.66 ms                                                                                                                                                                |
|     |               | 111: 833 µs                                                                                                                                                                 |

# Register 20.

| Bit  | D7 | D7 D6 D5 |             | 5 D4 I      |             | D2          | D1      | D0      |
|------|----|----------|-------------|-------------|-------------|-------------|---------|---------|
| Name |    |          | ALRMOUT_PIN | CK3_BAD_PIN | CK2_BAD_PIN | CK1_BAD_PIN | LOL_PIN | INT_PIN |
| Type | R  | R        | R/W         | R/W         | R/W         | R/W         | R/W     | R/W     |

Reset value = 0011 1100

| Bit | Name        | Function                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved    |                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5   | ALRMOUT_PIN | ALRMOUT_PIN. The ALRMOUT status can be reflected on the ALRMOUT output pin. The request to reflect the interrupt status on this pin (INT_PIN=1) overrides the ALRMOUT_PIN request.  0: ALRMOUT not reflected on output pin. Output pin disabled if INT_PIN=0.  1: ALRMOUT reflected to output pin if INT_PIN=0. If INT_PIN=1, interrupt status appears on the output pin and ALRMOUT is not available on an output pin. |
| 4   | CK3_BAD_PIN | CK3_BAD_PIN. The CK3_BAD status can be reflected on the C3B output pin. 0: C3B output pin tristated 1: C3B status reflected to output pin                                                                                                                                                                                                                                                                               |
| 3   | CK2_BAD_PIN | CK2_BAD_PIN. The CK2_BAD status can be reflected on the C2B output pin. 0: C2B output pin tristated 1: C2B status reflected to output pin                                                                                                                                                                                                                                                                               |
| 2   | CK1_BAD_PIN | CK1_BAD_PIN. The CK1_BAD status can be reflected on the C1B output pin. 0: C1B output pin tristated 1: C1B status reflected to output pin                                                                                                                                                                                                                                                                               |
| 1   | LOL_PIN     | LOL_PIN. The LOL_INT status bit can be reflected on the LOL output pin. 0: LOL output pin tristated 1: LOL_INT status reflected to output pin                                                                                                                                                                                                                                                                           |
| 0   | INT_PIN     | INT_PIN. Reflects the interrupt status on the INT output pin. 0: Interrupt status not displayed on INT output pin. If ALRMOUT_PIN = 0, output pin is tristated. 1: Interrupt status reflected to output pin. ALRMOUT_PIN ignored.                                                                                                                                                                                       |

## Register 21.

| Bit  | D7 | D6 | D5 | D4           | D3           | D2           | D1           | D0        |
|------|----|----|----|--------------|--------------|--------------|--------------|-----------|
| Name |    |    |    | CK4_ACTV_PIN | CK3_ACTV_PIN | CK2_ACTV_PIN | CK1_ACTV_PIN | CKSEL_PIN |
| Type | R  | R  | R  | R/W          | R/W          | R/W          | R/W          | R/W       |

Reset value = 1111 1111

| Bit | Name         | Function                                                                                                                                                                                                                                                                                                                                                                        |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved     |                                                                                                                                                                                                                                                                                                                                                                                 |
| 4   | CK4_ACTV_PIN | CK4_ACTV_PIN.  If the CKSEL[1]/CK4_ACTV pin is functioning as the CK4_ACTV output (see CKSEL[1]/CK4_ACTV pin description on CK4_ACTV), the CK4_ACTV_REG status bit can be reflected to the CK4_ACTV output pin using the CK4_ACTV_PIN enable function.  0: CK4_ACTV output pin tristated 1: CK4_ACTV status reflected to output pin.                                            |
| 3   | CK3_ACTV_PIN | CK3_ACTV_PIN.  If the CKSEL[0]/CK3_ACTV pin is functioning as the CK3_ACTV output (see CKSEL[0]/CK3_ACTV pin description on CK3_ACTV), the CK3_ACTV_REG status bit can be reflected to the CK3_ACTV output pin using the CK3_ACTV_PIN enable function.  0: CK3_ACTV output pin tristated. 1: CK3_ACTV status reflected to output pin.                                           |
| 2   | CK2_ACTV_PIN | CK2_ACTV_PIN. The CK2_ACTV_REG status bit can be reflected to the CK2_ACTV output pin using the CK2_ACTV_PIN enable function. 0: CK2_ACTV output pin tristated. 1: CK2_ACTV status reflected to output pin.                                                                                                                                                                     |
| 1   | CK1_ACTV_PIN | CK1_ACTV_PIN.  The CK1_ACTV_REG status bit can be reflected to the CK1_ACTV output pin using the CK1_ACTV_PIN enable function.  0: CK1_ACTV output pin tristated.  1: CK1_ACTV status reflected to output pin.                                                                                                                                                                  |
| 0   | CKSEL_PIN    | CKSEL_PIN.  If manual clock selection is being used, clock selection can be controlled via the CKSEL_REG[1:0] register bits or the CKSEL[1:0] input pins. The CKx_ACTV_PIN bits in this register are of consequence only when CKSEL_PIN is 1.  0: CKSEL pins ignored. CKSEL_REG[1:0] register bits control clock selection.  1: CKSEL[1:0] input pins controls clock selection. |

## Register 22.

| Bit  | D7 | D6 | D5 | D4 | D3          | D2          | D1      | D0      |
|------|----|----|----|----|-------------|-------------|---------|---------|
| Name |    |    |    |    | CK_ACTV_POL | CK_BAD_ POL | LOL_POL | INT_POL |
| Туре | R  | R  | R  | R  | R/W         | R/W         | R/W     | R/W     |

Reset value = 1101 1111

| Bit | Name         | Function                                                                                                                                                          |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved     |                                                                                                                                                                   |
| 3   | CK_ACTV_ POL | CK_ACTV_POL.  Sets the active polarity for the CK1_ACTV, CK2_ACTV, CK3_ACTV, and CK4_ACTV signals when reflected on an output pin.  0: Active low  1: Active high |
| 2   | CK_BAD_ POL  | CK_BAD_POL. Sets the active polarity for the C1B, C2B, C3B, and ALRMOUT signals when reflected on output pins. 0: Active low 1: Active high                       |
| 1   | LOL_POL      | LOL_POL. Sets the active polarity for the LOL status when reflected on an output pin. 0: Active low 1: Active high                                                |
| 0   | INT_POL      | INT_POL. Sets the active polarity for the interrupt status when reflected on the INT_ALM output pin. 0: Active low 1: Active high                                 |

## Register 23.

| Bit  | D7 | D6 | D5 | D4       | D3       | D2       | D1       | D0       |
|------|----|----|----|----------|----------|----------|----------|----------|
| Name |    |    |    | LOS4_MSK | LOS3_MSK | LOS2_MSK | LOS1_MSK | LOSX_MSK |
| Type | R  | R  | R  | R/W      | R/W      | R/W      | R/W      | R/W      |

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                  |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved |                                                                                                                                                                                                                                                                                                           |
| 4   | LOS4_MSK | LOS4_MSK.  Determines if a LOS on CKIN4 (LOS4_FLG) is used in the generation of an interrupt.  Writes to this register do not change the value held in the LOS4_FLG register.  0: LOS4 alarm triggers active interrupt on INT output (if INT_PIN=1).  1: LOS4_FLG ignored in generating interrupt output. |
| 3   | LOS3_MSK | LOS3_MSK.  Determines if a LOS on CKIN3 (LOS3_FLG) is used in the generation of an interrupt.  Writes to this register do not change the value held in the LOS3_FLG register.  0: LOS3 alarm triggers active interrupt on INT output (if INT_PIN=1).  1: LOS3_FLG ignored in generating interrupt output. |
| 2   | LOS2_MSK | LOS2_MSK.  Determines if a LOS on CKIN2 (LOS2_FLG) is used in the generation of an interrupt.  Writes to this register do not change the value held in the LOS2_FLG register.  0: LOS2 alarm triggers active interrupt on INT output (if INT_PIN=1).  1: LOS2_FLG ignored in generating interrupt output. |
| 1   | LOS1_MSK | LOS1_MSK.  Determines if a LOS on CKIN1 (LOS1_FLG) is used in the generation of an interrupt.  Writes to this register do not change the value held in the LOS1_FLG register.  0: LOS1 alarm triggers active interrupt on INT output (if INT_PIN=1).  1: LOS1_FLG ignored in generating interrupt output. |
| 0   | LOSX_MSK | LOSX_MSK.  Determines if a LOS on XA/XB(LOSX_FLG) is used in the generation of an interrupt.  Writes to this register do not change the value held in the LOSX_FLG register.  0: LOSX alarm triggers active interrupt on INT output (if INT_PIN=1).  1: LOSX_FLG ignored in generating interrupt output.  |

## Register 24.

| Bit  | D7 | D6 | D5 | D4       | D3       | D2       | D1       | D0      |
|------|----|----|----|----------|----------|----------|----------|---------|
| Name |    |    |    | FOS4_MSK | FOS3_MSK | FOS2_MSK | FOS1_MSK | LOL_MSK |
| Туре | R  | R  | R  | R/W      | R/W      | R/W      | R/W      | R/W     |

Reset value = 0011 1111

| Bit | Name     | Function                                                                                                                                                                                                                                                                                        |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved |                                                                                                                                                                                                                                                                                                 |
| 4   | FOS4_MSK | FOS4_MSK.  Determines if the FOS4_FLG is used to in the generation of an interrupt. Writes to this register do not change the value held in the FOS4_FLG register.  0: FOS4 alarm triggers active interrupt on INToutput (if INT_PIN = 1).  1: FOS4_FLG ignored in generating interrupt output. |
| 3   | FOS3_MSK | FOS3_MSK.  Determines if the FOS3_FLG is used in the generation of an interrupt. Writes to this register do not change the value held in the FOS3_FLG register.  0: FOS3 alarm triggers active interrupt on INT output (if INT_PIN = 1).  1: FOS3_FLG ignored in generating interrupt output.   |
| 2   | FOS2_MSK | FOS2_MSK.  Determines if the FOS2_FLG is used in the generation of an interrupt. Writes to this register do not change the value held in the FOS2_FLG register.  0: FOS2 alarm triggers active interrupt on INT output (if INT_PIN = 1).  1: FOS2_FLG ignored in generating interrupt output.   |
| 1   | FOS1_MSK | FOS1_MSK.  Determines if the FOS1_FLG is used in the generation of an interrupt. Writes to this register do not change the value held in the FOS1_FLG register.  0: FOS1 alarm triggers active interrupt on INT output (if INT_PIN = 1).  1: FOS1_FLG ignored in generating interrupt output.   |
| 0   | LOL_MSK  | LOL_MSK.  Determines if the LOL_FLG is used in the generation of an interrupt. Writes to this register do not change the value held in the LOL_FLG register.  0: LOL alarm triggers active interrupt on INT output (if INT_PIN = 1).  1: LOL_FLG ignored in generating interrupt output.        |

## Register 25.

| Bit  | D7 | D6          | D5 | D4 | D3 | D2     | D1        | D0 |
|------|----|-------------|----|----|----|--------|-----------|----|
| Name |    | N1_HS [2:0] |    |    |    | NC1_LS | S [19:16] |    |
| Type |    | R/W         |    | R  |    | R/     | /W        |    |

Reset value = 0010 0000

| Bit | Name           | Function                                                                                                                                                                                                                                                                                    |
|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | N1_HS [2:0]    | N1_HS [2:0].  Sets value for N1 high speed divider which drives NCn_LS (n = 1 to 4) low-speed divider.  000: N1 = 4 Note: Changing the coarse skew via the INC pin is disabled for this value.  001: N1 = 5  010: N1 = 6  011: N1 = 7  100: N1 = 8  101: N1 = 9  110: N1 = 10  111: N1 = 11 |
| 4   | Reserved       |                                                                                                                                                                                                                                                                                             |
| 3:0 | NC1_LS [19:16] | NC1_LS [19:0]. Sets value for NC1 low-speed divider, which drives CKOUT1 output. Must be 0 or odd. $00000000000000000000000000000000000$                                                                                                                                                    |

# Register 26.

| Bit  | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |  |
|------|----|---------------|----|----|----|----|----|----|--|--|--|--|
| Name |    | NC1_LS [15:8] |    |    |    |    |    |    |  |  |  |  |
| Туре |    |               |    | R/ | W  |    |    |    |  |  |  |  |

| Bit | Name          | Function         |
|-----|---------------|------------------|
| 7:0 | NC1_LS [15:8] | NC1_LS [15:8].   |
|     |               | See Register 25. |

#### Register 27.

| Bit  | D7           | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|--------------|----|----|----|----|----|----|----|--|--|
| Name | NC1_LS [7:0] |    |    |    |    |    |    |    |  |  |
| Туре |              |    |    | R/ | W  |    |    |    |  |  |

Reset value = 0011 0001

| Bit | Name | Function                          |
|-----|------|-----------------------------------|
| 7:0 |      | NC1_LS [7:0].<br>See Register 25. |

## Register 28.

| Bit  | D7 | D6 | D5 | D4 | D3             | D2 | D1 | D0 |
|------|----|----|----|----|----------------|----|----|----|
| Name |    |    |    |    | NC2_LS [19:16] |    |    |    |
| Туре | R  | R  | R  | R  | R/W            |    |    |    |

| Bit | Name          | Function                                                                                                                                  |
|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved      |                                                                                                                                           |
| 3:0 | NC1_LS [19:0] | NC2_LS [19:16]. Sets value for NC2 low-speed divider, which drives CKOUT2 output. Must be 0 or odd. $00000000000000000000000000000000000$ |

| Register | 29. |
|----------|-----|
|----------|-----|

| Bit  | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|------|----|---------------|----|----|----|----|----|----|--|--|--|
| Name |    | NC2_LS [15:8] |    |    |    |    |    |    |  |  |  |
| Туре |    |               |    | R/ | W  |    |    |    |  |  |  |

Reset value = 0000 0000

| Bit | Name          | Function                           |
|-----|---------------|------------------------------------|
| 7:0 | NC2_LS [15:8] | NC2_LS [15:8].<br>See Register 28. |

## Register 30.

| Bit  | D7           | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|--------------|----|----|----|----|----|----|----|--|--|
| Name | NC2_LS [7:0] |    |    |    |    |    |    |    |  |  |
| Туре |              |    |    | R/ | W  |    |    |    |  |  |

Reset value = 0011 0001

| Bit | Name         | Function         |
|-----|--------------|------------------|
| 7:0 | NC2_LS [7:0] | NC2_LS [7:0].    |
|     |              | See Register 28. |

## Register 31.

| Bit  | D7 | D6 | D5 | D4 | D3             | D2 | D1 | D0 |
|------|----|----|----|----|----------------|----|----|----|
| Name |    |    |    |    | NC3_LS [19:16] |    |    |    |
| Туре | R  | R  | R  | R  | R/W            |    |    |    |

Reset value = 0000 0000

| Bit | Name          | Function                                                                                                                                |
|-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved      |                                                                                                                                         |
| 3:0 | NC3_LS [19:0] | NC3_LS [19:0. Sets value for NC3 low-speed divider, which drives CKOUT3 output. Must be 0 or odd. $00000000000000000000000000000000000$ |

## Register 32.

| Bit  | D7            | D6  | D5 | D4 | D3 | D2 | D1 | D0 |
|------|---------------|-----|----|----|----|----|----|----|
| Name | NC3_LS [15:8] |     |    |    |    |    |    |    |
| Туре |               | R/W |    |    |    |    |    |    |

| Bit | Name | Function                           |
|-----|------|------------------------------------|
| 7:0 |      | NC3_LS [15:8].<br>See Register 31. |

## Register 33.

| Bit  | D7 | D6           | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|----|--------------|----|----|----|----|----|----|--|
| Name |    | NC3_LS [7:0] |    |    |    |    |    |    |  |
| Туре |    | R/W          |    |    |    |    |    |    |  |

Reset value = 0011 0001

| Bit | Name | Function         |
|-----|------|------------------|
| 7:0 |      | NC3_LS [7:0].    |
|     |      | See Register 31. |

## Register 34.

| Bit  | D7 | D6 | D5 | D4 | D3             | D2 | D1 | D0 |
|------|----|----|----|----|----------------|----|----|----|
| Name |    |    |    |    | NC4_LS [19:16] |    |    |    |
| Type | R  | R  | R  | R  | R/W            |    |    |    |

| Bit | Name          | Function                                                                                                                                 |
|-----|---------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved      |                                                                                                                                          |
| 3:0 | NC4_LS [19:0] | NC4_LS [19:0]. Sets value for NC4 low-speed divider, which drives CKOUT4 output. Must be 0 or odd. $00000000000000000000000000000000000$ |

| Red | ister | 35  |
|-----|-------|-----|
| Vea | ISLEI | JJ. |

| Bit  | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|----|---------------|----|----|----|----|----|----|--|
| Name |    | NC4_LS [15:8] |    |    |    |    |    |    |  |
| Туре |    | R/W           |    |    |    |    |    |    |  |

Reset value = 0000 0000

| Bit | Name          | Function         |
|-----|---------------|------------------|
| 7:0 | NC4_LS [15:8] | NC4_LS [15:8].   |
|     |               | See Register 34. |

## Register 36.

| Bit  | D7 | D6           | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|----|--------------|----|----|----|----|----|----|--|
| Name |    | NC4_LS [7:0] |    |    |    |    |    |    |  |
| Туре |    | R/W          |    |    |    |    |    |    |  |

Reset value = 0011 0001

| Bit | Name         | Function                          |
|-----|--------------|-----------------------------------|
| 7:0 | NC4_LS [7:0] | NC4_LS [7:0].<br>See Register 34. |

## Register 37.

| Bit  | D7 | D6 | D5 | D4 | D3 | D2     | D1      | D0 |
|------|----|----|----|----|----|--------|---------|----|
| Name |    |    |    |    |    | NC5_LS | [19:16] |    |
| Туре | R  | R  | R  | R  |    | R/     | /W      |    |

Reset value = 0000 0000

| Name          | Function                                                                                                                                                   |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved      |                                                                                                                                                            |
| NC5_LS [19:0] | NC5_LS [19:0]. Sets value for NC5 low-speed divider, which drives CKOUT5 output. Must be 0 or odd. When CK_CONFIG=0: $00000000000000000000000000000000000$ |
|               | Reserved                                                                                                                                                   |

# Register 38.

| Bit  | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|---------------|----|----|----|----|----|----|
| Name |    | NC5_LS [15:8] |    |    |    |    |    |    |
| Туре |    |               |    | R/ | W  |    |    |    |

| Bit | Name | Function                           |
|-----|------|------------------------------------|
| 7:0 |      | NC5_LS [15:8].<br>See Register 37. |

#### Register 39.

| Bit  | D7 | D6           | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|--------------|----|----|----|----|----|----|
| Name |    | NC5_LS [7:0] |    |    |    |    |    |    |
| Туре |    | R/W          |    |    |    |    |    |    |

Reset value = 0011 0001

| Bit | Name         | Function         |
|-----|--------------|------------------|
| 7:0 | NC5_LS [7:0] | NC5_LS [7:0].    |
|     |              | See Register 37. |

## Register 40.

| Bit  | D7          | D6 | D5 | D4 | D3            | D2 | D1 | D0 |
|------|-------------|----|----|----|---------------|----|----|----|
| Name | N2_HS [2:0] |    |    |    | N2_LS [19:16] |    |    |    |
| Туре | R/W         |    |    | R  |               | R  | /W |    |

Reset value = 1100 0000

| Bit | Name          | Function                                                                                                                                                                                                                                        |
|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | N2_HS [2:0]   | N2_HS [2:0]. Sets value for N2 high speed divider which drives NCn_LS (n = 1 to 4) low-speed divider. 000:4 001:5 010:6 011:7 100:8 101:9 110:10 111:11.                                                                                        |
| 4   | Reserved      |                                                                                                                                                                                                                                                 |
| 3:0 | N2_LS [19:16] | NC2_LS [19:0]. Sets value for N2 low-speed divider, which drives phase detector. $00000000000000000001 = 2 \\ 000000000000000011 = 4 \\ 000000000000000011 = 6 \\ \\ 111111111111111111 = 2^{20} \\ Valid divider values = [2, 4, 6,, 2^{20}].$ |

#### Register 41.

| Bit  | D7 | D7         D6         D5         D4         D3         D2         D1         D0 |  |  |  |  |  |  |
|------|----|---------------------------------------------------------------------------------|--|--|--|--|--|--|
| Name |    | N2_LS [15:8]                                                                    |  |  |  |  |  |  |
| Туре |    | R/W                                                                             |  |  |  |  |  |  |

Reset value = 0000 0000

| Bit | Name | Function                              |
|-----|------|---------------------------------------|
| 7:0 |      | <b>N2_LS [15:8].</b> See Register 40. |

## Register 42.

| Bit  | D7 | D6          | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|----|-------------|----|----|----|----|----|----|--|
| Name |    | N2_LS [7:0] |    |    |    |    |    |    |  |
| Туре |    | R/W         |    |    |    |    |    |    |  |

Reset value = 1111 1001

| Bit | Name | Function         |
|-----|------|------------------|
| 7:0 |      | N2_LS [7:0].     |
|     |      | See Register 40. |

## Register 43.

| Bit  | D7 | D6 | D5 | D4 | D3 | D2          | D1 | D0 |
|------|----|----|----|----|----|-------------|----|----|
| Name |    |    |    |    |    | N31 [18:16] |    |    |
| Type | R  | R  | R  | R  | R  | R/W         |    |    |

| Bit | Name       | Function                                                                                     |
|-----|------------|----------------------------------------------------------------------------------------------|
| 7:3 | Reserved   |                                                                                              |
| 2:0 | N31 [18:0] | N31 [18:0].  Sets value for input divider for CKIN1.  0000000000000000000 = 1  0000000000000 |

| Reg | jister | 44. |
|-----|--------|-----|
|     |        |     |

| Bit  | D7 | D6         | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|----|------------|----|----|----|----|----|----|--|--|
| Name |    | N31 [15:8] |    |    |    |    |    |    |  |  |
| Туре |    |            |    | R/ | W  |    |    |    |  |  |

Reset value = 0000 0000

| В  | Bit | Name | Function                            |
|----|-----|------|-------------------------------------|
| 7: | :0  |      | <b>N31 [15:8].</b> See Register 43. |
|    |     |      | Occ Negister 40.                    |

## Register 45.

| Bit  | D7 | D6        | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|----|-----------|----|----|----|----|----|----|--|--|
| Name |    | N31 [7:0] |    |    |    |    |    |    |  |  |
| Туре |    |           |    | R/ | W  |    |    |    |  |  |

| Bit | Name      | Function         |
|-----|-----------|------------------|
| 7:0 | N31 [7:0] | N31 [7:0].       |
|     |           | See Register 43. |

## Register 46.

| Bit  | D7 | D6 | D5 | D4 | D3 | D2          | D1 | D0 |
|------|----|----|----|----|----|-------------|----|----|
| Name |    |    |    |    |    | N32_[18:16] |    |    |
| Туре | R  | R  | R  | R  | R  | R/W         |    |    |

Reset value = 0000 0000

| Bit | Name       | Function                                                                                    |
|-----|------------|---------------------------------------------------------------------------------------------|
| 7:3 | Reserved   |                                                                                             |
| 2:0 | N32_[18:0] | N32_[18:0]. Sets value for input divider for CKIN2. 0000000000000000000 = 1 000000000000000 |

## Register 47.

| Bit  | D7         | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|------------|----|----|----|----|----|----|----|--|
| Name | N32_[15:8] |    |    |    |    |    |    |    |  |
| Туре |            |    |    | R/ | W  |    |    |    |  |

| Bit | Name       | Function         |
|-----|------------|------------------|
| 7:0 | N32_[15:8] | N32_[15:8].      |
|     |            | See Register 46. |

#### Register 48.

| Bit  | D7        | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|-----------|----|----|----|----|----|----|----|--|
| Name | N32_[7:0] |    |    |    |    |    |    |    |  |
| Туре |           |    |    | R/ | W  |    |    |    |  |

Reset value = 0000 1001

| Bit | Name | Function                           |
|-----|------|------------------------------------|
| 7:0 |      | <b>N32_[7:0].</b> See Register 46. |

## Register 49.

| Bit  | D7 | D6 | D5 | D4 | D3 | D2  | D1         | D0 |
|------|----|----|----|----|----|-----|------------|----|
| Name |    |    |    |    |    |     | N33_[18:0] |    |
| Туре | R  | R  | R  | R  | R  | R/W |            |    |

| Bit  | Name       | Function                                                                                     |
|------|------------|----------------------------------------------------------------------------------------------|
| 18:0 | N33_[18:0] | N33_[18:0].  Sets value for input divider for CKIN3.  0000000000000000000 = 1  0000000000000 |

| Reg | ister | 50. |
|-----|-------|-----|
|     |       |     |

| Bit  | D7 | D6         | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|----|------------|----|----|----|----|----|----|--|
| Name |    | N33_[15:8] |    |    |    |    |    |    |  |
| Туре |    | R/W        |    |    |    |    |    |    |  |

Reset value = 0000 0000

| Bit | Name | Function                        |
|-----|------|---------------------------------|
| 7:0 |      | N33_[15:8].<br>See Register 49. |

## Register 51.

| Bit  | D7 | D6        | D5 | D4 | D3 | D2 | D1 | D0  |  |  |  |  |  |  |
|------|----|-----------|----|----|----|----|----|-----|--|--|--|--|--|--|
| Name |    | N33_[7:0] |    |    |    |    |    |     |  |  |  |  |  |  |
| Туре |    |           |    | R/ | /W |    |    | R/W |  |  |  |  |  |  |

| Bit | Name      | Function                       |
|-----|-----------|--------------------------------|
| 7:0 | N33_[7:0] | N33_[7:0].<br>See Register 49. |

#### Register 52.

| Bit  | D7 | D6 | D5 | D4 | D3 | D2          | D1 | D0 |
|------|----|----|----|----|----|-------------|----|----|
| Name |    |    |    |    |    | N34_[18:16] |    |    |
| Туре | R  | R  | R  | R  | R  | R/W         |    |    |

Reset value = 0000 0000

| Bit | Name       | Function                                                                                     |
|-----|------------|----------------------------------------------------------------------------------------------|
| 7:3 | Reserved   |                                                                                              |
| 2:0 | N34_[18:0] | N34_[18:0].  Sets value for input divider for CKIN4.  00000000000000000000 = 1  000000000000 |

## Register 53.

| Bit  | D7 | D6         | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|----|------------|----|----|----|----|----|----|--|
| Name |    | N34_[15:8] |    |    |    |    |    |    |  |
| Туре |    |            |    | R/ | W  |    |    |    |  |

| Bit | Name       | Function         |
|-----|------------|------------------|
| 7:0 | N34_[15:8] | N34_[15:8].      |
|     |            | See Register 52. |

## Register 54.

| Bit  | D7 | D6        | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|----|-----------|----|----|----|----|----|----|--|
| Name |    | N34_[7:0] |    |    |    |    |    |    |  |
| Туре |    | R/W       |    |    |    |    |    |    |  |

Reset value = 0000 1001

| Bit | Name | Function                       |
|-----|------|--------------------------------|
| 7:0 |      | N34_[7:0].<br>See Register 52. |

## Register 55.

| Bit  | D7 | D6 | D5 | D4          | D3   | D2 | D1         | D0  |
|------|----|----|----|-------------|------|----|------------|-----|
| Name |    |    | CL | KIN2RATE_[2 | 2:0] | CL | KIN1RATE[2 | :0] |
| Type | R  | R  |    | R/W         |      |    | R/W        |     |

| Bit | Name             | Function                                                                                                                                                                                         |
|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved         |                                                                                                                                                                                                  |
| 5:3 | CLKIN2RATE[2:0]  | CLKIN2RATE[2:0].  CKINn frequency selection for FOS alarm monitoring.  000: 10–27 MHz  001: 25–54 MHz  002: 50–105 MHz  003: 95–215 MHz  004: 190–435 MHz  005: 375–710 MHz                      |
|     |                  | 006: Reserved<br>007: Reserved                                                                                                                                                                   |
| 2:0 | CLKIN1RATE [2:0] | CLKIN1RATE[2:0]. CKINn frequency selection for FOS alarm monitoring. 000: 10–27 MHz 001: 25–54 MHz 002: 50–105 MHz 003: 95–215 MHz 004: 190–435 MHz 005: 375–710 MHz 006: Reserved 007: Reserved |

## Register 56.

| Bit  | D7 | D6 | D5  | D4          | D3   | D2 | D1         | D0   |
|------|----|----|-----|-------------|------|----|------------|------|
| Name |    |    | CLI | KIN4RATE_[2 | 2:0] | CL | KIN3RATE[2 | 2:0] |
| Туре | R  | R  |     | R/W         |      |    | R/W        |      |

| Bit | Name             | Function                                                                                                                                                                                                  |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved         |                                                                                                                                                                                                           |
| 5:3 | CLKIN4RATE[2:0]  | CLKIN4RATE[2:0].  CKINn frequency selection for FOS alarm monitoring.  000: 10–27 MHz  001: 25–54 MHz  002: 50–105 MHz  003: 95–215 MHz  004: 190–435 MHz  005: 375–710 MHz  006: Reserved  007: Reserved |
| 2:0 | CLKIN3RATE [2:0] | CLKIN3RATE[2:0].  CKINn frequency selection for FOS alarm monitoring.  000: 10–27 MHz  001: 25–54 MHz  002: 50–105 MHz  003: 95–215 MHz  004: 190–435 MHz  005: 375–710 MHz  006: Reserved  007: Reserved |

## Register 128.

| Bit  | D7 | D6 | D5 | D4 | D3           | D2           | D1           | D0           |  |
|------|----|----|----|----|--------------|--------------|--------------|--------------|--|
| Name |    |    |    |    | CK4_ACTV_REG | CK3_ACTV_REG | CK2_ACTV_REG | CK1_ACTV_REG |  |
| Type | R  | R  | R  | R  | R            | R            | R            | R            |  |

| Bit | Name         | Function                                                                                                                                                                                                     |
|-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved     |                                                                                                                                                                                                              |
| 3   | CK4_ACTV_REG | CK4_ACTV_REG. Indicates if CKIN4 is currently the active clock for the PLL input.  0: CKIN4 is not the active input clock. Either it is not selected or LOS4_INT is 1.  1: CKIN_4 is the active input clock. |
| 2   | CK3_ACTV_REG | CK3_ACTV_REG. Indicates if CKIN3 is currently the active clock for the PLL input.  0: CKIN3 is not the active input clock - either it is not selected or LOS3_INT is 1.  1: CKIN3 is the active input clock. |
| 1   | CK2_ACTV_REG | CK2_ACTV_REG. Indicates if CKIN2 is currently the active clock for the PLL input.  0: CKIN2 is not the active input clock. Either it is not selected or LOS2_INT is 1.  1: CKIN2 is the active input clock.  |
| 0   | CK1_ACTV_REG | CK1_ACTV_REG. Indicates if CKIN1 is currently the active clock for the PLL input.  0: CKIN1 is not the active input clock. Either it is not selected or LOS1_INT is 1.  1: CKIN1 is the active input clock.  |

# Register 129.

| Bit  | D7 | D6 | D5 | D4       | D3       | D2       | D1       | D0       |
|------|----|----|----|----------|----------|----------|----------|----------|
| Name |    |    |    | LOS4_INT | LOS3_INT | LOS2_INT | LOS1_INT | LOSX_INT |
| Туре | R  | R  | R  | R        | R        | R        | R        | R        |

| Bit | Name     | Function                                                                                                                                                              |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved |                                                                                                                                                                       |
| 4   | LOS4_INT | LOS4_INT. Indicates the LOS status on CKIN4. 0: Normal operation. 1: Internal loss-of-signal alarm on CKIN4 input.                                                    |
| 3   | LOS3_INT | LOS3_INT. Indicates the LOS status on CKIN3. 0: Normal operation. 1: Internal loss-of-signal alarm on CKIN3 input.                                                    |
| 2   | LOS2_INT | LOS2_INT. Indicates the LOS status on CKIN2. 0: Normal operation. 1: Internal loss-of-signal alarm on CKIN2 input.                                                    |
| 1   | LOS1_INT | LOS1_INT. Indicates the LOS status on CKIN1. 0: Normal operation. 1: Internal loss-of-signal alarm on CKIN1 input.                                                    |
| 0   | LOSX_INT | LOSX_INT. Indicates the LOS status of the external reference on the XA/XB pins. 0: Normal operation. 1: Internal loss-of-signal alarm on XA/XB reference clock input. |

## Register 130.

| Bit  | D7 | D6           | D5 | D4       | D3       | D2       | D1       | D0      |
|------|----|--------------|----|----------|----------|----------|----------|---------|
| Name |    | DIGHOLDVALID |    | FOS4_INT | FOS3_INT | FOS2_INT | FOS1_INT | LOL_INT |
| Type | R  | R            | R  | R        | R        | R        | R        | R       |

| Bit | Name         | Function                                                                                                           |
|-----|--------------|--------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved     |                                                                                                                    |
| 6   | DIGHOLDVALID | Digital Hold Valid.                                                                                                |
|     |              | Indicates if the digital hold circuit has enough samples of a valid clock to meet digital hold specifications.     |
|     |              | 0: Indicates digital filter has not been filled. The digital hold output frequency (from the filter) is not valid. |
|     |              | 1: Indicates digital hold filter has been filled. The digital hold output frequency is valid.                      |
| 5   | Reserved     |                                                                                                                    |
| 4   | FOS4_INT     | FOS4_INT.                                                                                                          |
|     |              | CKIN4 Frequency Offset Status.                                                                                     |
|     |              | 0: Normal operation.                                                                                               |
|     |              | 1: Internal frequency offset alarm on CKIN4 input.                                                                 |
| 3   | FOS3_INT     | FOS3_INT.                                                                                                          |
|     |              | CKIN3 Frequency Offset Status.                                                                                     |
|     |              | 0: Normal operation.                                                                                               |
|     |              | 1: Internal frequency offset alarm on CKIN3 input.                                                                 |
| 2   | FOS2_INT     | FOS2_INT.                                                                                                          |
|     |              | CKIN2 Frequency Offset Status.                                                                                     |
|     |              | 0: Normal operation.                                                                                               |
|     |              | 1: Internal frequency offset alarm on CKIN2 input.                                                                 |
| 1   | FOS1_INT     | FOS1_INT.                                                                                                          |
|     |              | CKIN1 Frequency Offset Status.                                                                                     |
|     |              | 0: Normal operation.                                                                                               |
|     |              | 1: Internal frequency offset alarm on CKIN1 input.                                                                 |
| 0   | LOL_INT      | LOL_INT.                                                                                                           |
|     |              | PLL Loss of Lock Status.                                                                                           |
|     |              | 0: PLL locked.                                                                                                     |
|     |              | 1: PLL unlocked.                                                                                                   |

# Register 131.

| Bit  | D7 | D6 | D5 | D4       | D3       | D2       | D1       | D0       |
|------|----|----|----|----------|----------|----------|----------|----------|
| Name |    |    |    | LOS4_FLG | LOS3_FLG | LOS2_FLG | LOS1_FLG | LOSX_FLG |
| Туре | R  | R  | R  | R/W      | R/W      | R/W      | R/W      | R/W      |

| Bit | Name     | Function                                                                                                                                                                                                                                                                              |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved |                                                                                                                                                                                                                                                                                       |
| 4   | LOS4_FLG | LOS4_FLG. CKIN4 Loss-of-Signal Flag. 0: Normal operation. 1: Held version of LOS4_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOS4_MSK bit. Flag cleared by writing location to 0.                                     |
| 3   | LOS3_FLG | LOS3_FLG. CKIN3 Loss-of-Signal Flag. 0: Normal operation. 1: Held version of LOS3_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOS3_MSK bit. Flag cleared by writing location to 0.                                     |
| 2   | LOS2_FLG | LOS2_FLG. CKIN2 Loss-of-Signal Flag. 0: Normal operation. 1: Held version of LOS2_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOS2_MSK bit. Flag cleared by writing location to 0.                                     |
| 1   | LOS1_FLG | LOS1_FLG. CKIN1 Loss-of-Signal Flag. 0: Normal operation. 1: Held version of LOS1_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOS1_MSK bit. Flag cleared by writing location to 0.                                     |
| 0   | LOSX_FLG | LOSX_FLG. External reference (signal on pins XA/XB) Loss-of-Signal Flag. 0: Normal operation. 1: Held version of LOSX_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOSX_MSK bit. Flag cleared by writing location to 0. |

## Register 132.

| Bit  | D7 | D6 | D5       | D4       | D3       | D2       | D1      | D0 |
|------|----|----|----------|----------|----------|----------|---------|----|
| Name |    |    | FOS4_FLG | FOS3_FLG | FOS2_FLG | FOS1_FLG | LOL_FLG |    |
| Type | R  | R  | R/W      | R/W      | R/W      | R/W      | R/W     | R  |

| Bit | Name     | Function                                                                                                                                                                                                                                                |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved |                                                                                                                                                                                                                                                         |
| 5   | FOS4_FLG | FOS4_FLG. CLKIN_4 Frequency Offset Flag. 0: Normal operation. 1: Held version of FOS4_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by FOS4_MSK bit. Flag cleared by writing location to 0.   |
| 4   | FOS3_FLG | FOS3_FLG. CLKIN_3 Frequency Offset Flag. 0: Normal operation. 1: Held version of FOS3_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by FOS3_MSK bit. Flag cleared by writing location to 0.   |
| 3   | FOS2_FLG | FOS2_FLG. CLKIN_2 Frequency Offset Flag. 0: Normal operation. 1: Held version of FOS2_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN = 1) and if not masked by FOS2_MSK bit. Flag cleared by writing location to 0. |
| 2   | FOS1_FLG | FOS1_FLG. CLKIN_1 Frequency Offset Flag. 0: Normal operation. 1: Held version of FOS1_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN = 1) and if not masked by FOS1_MSK bit. Flag cleared by writing location to 0. |
| 1   | LOL_FLG  | LOL_FLG. PLL Loss of Lock Flag. 0: PLL locked 1: Held version of LOL_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN = 1) and if not masked by LOL_MSK bit. Flag cleared by writing location to 0.                   |
| 0   | Reserved |                                                                                                                                                                                                                                                         |

## Register 134.

| Bit  | D7 | D6                | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|-------------------|----|----|----|----|----|----|
| Name |    | PARTNUM_RO [11:4] |    |    |    |    |    |    |
| Туре |    |                   |    | F  | ₹  |    |    |    |

Reset value = 0000 0100

|   | Bit | Name              | Function                                              |
|---|-----|-------------------|-------------------------------------------------------|
| - | 7:0 | PARTNUM_RO [11:0] | PARTNUM_RO [11:0]. Device ID: 0000 0100 0100'b=Si5369 |

## Register 135.

| Bit  | D7 | D6      | D5         | D4 | D3             | D2 | D1 | D0 |  |
|------|----|---------|------------|----|----------------|----|----|----|--|
| Name |    | PARTNUM | 1_RO [3:0] |    | REVID_RO [3:0] |    |    |    |  |
| Type |    | F       | ₹          |    |                | F  | ₹  |    |  |

| Bit | Name             | Function                                                                                                                      |
|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | PARTNUM_RO [3:0] | PARTNUM_RO [3:0].<br>See Register 134.                                                                                        |
| 3:0 | REVID_RO [3:0]   | REVID_RO [3:0]. Indicates revision number of device. 0000: Revision A 0001: Revision B 0010: Revision C Other codes: Reserved |

## Register 136.

| Bit  | D7      | D6   | D5 | D4 | D3 | D2 | D1 | D0 |
|------|---------|------|----|----|----|----|----|----|
| Name | RST_REG | ICAL |    |    |    |    |    |    |
| Type | R/W     | R/W  | R  | R  | R  | R  | R  | R  |

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RST_REG  | RST_REG. Internal Reset. 0: Normal operation. 1: Reset of all internal logic. Outputs tristated or disabled during reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6   | ICAL     | ICAL. Start an Internal Calibration Sequence. For proper operation, the device must go through an internal calibration sequence. ICAL is a self-clearing bit. Writing a one to this location initiates an ICAL. The calibration is complete once the LOL alarm goes low. A valid stable clock (within 100 ppm) must be present to begin ICAL.  Note: Any divider, CLKINn_RATE or BWSEL_REG changes require an ICAL to take effect. Changes in SFOUTn_REG, PD_CKn, or DSBLn_REG will cause a random change in skew until an ICAL is completed.  0: Normal operation.  1: Writing a "1" initiates internal self-calibration. Upon completion of internal self-calibration, ICAL is internally reset to zero. |
| 5:0 | Reserved |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## Register 137.

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0       |
|------|----|----|----|----|----|----|----|----------|
| Name |    |    |    |    |    |    |    | FASTLOCK |
| Туре | R  | R  | R  | R  | R  | R  | R  | R/W      |

Reset value = 0000 0000

| Bit | Name     | Function                                                                                                                  |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------|
| 7:1 | Reserved | Do not modify.                                                                                                            |
| 0   | FASTLOCK | This bit must be set to 1 to enable FASTLOCK. This improves initial lock time by dynamically changing the loop bandwidth. |

# Register 138.

| Bit  | D7 | D6 | D5 | D4 | D3           | D2           | D1           | D0            |
|------|----|----|----|----|--------------|--------------|--------------|---------------|
| Name |    |    |    |    | LOS4_EN[1:1] | LOS3_EN[1:1] | LOS2_EN[1:1] | LOS1_EN [1:1] |
| Type | R  | R  | R  | R  | R/W          | R/W          | R/W          | R/W           |

| Bit | Name          | Function                                                                                                                                                                                                                                                       |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved      |                                                                                                                                                                                                                                                                |
| 3   | LOS4_EN [1:0] | LOS4_EN [1:0]. Note: LOS1_EN is split between two registers. 00: Disable LOS monitoring. 01: Reserved. 10: Enable LOSA monitoring. 11: Enable LOS monitoring. LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |
| 2   | LOS3_EN [1:0] | LOS3_EN [1:0]. Note: LOS1_EN is split between two registers. 00: Disable LOS monitoring. 01: Reserved. 10: Enable LOSA monitoring. 11: Enable LOS monitoring. LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |

# Si5369

| 1 | LOS2_EN [1:0] | LOS2_EN [1:0]. Note: LOS1_EN is split between two registers. 00: Disable LOS monitoring. 01: Reserved. 10: Enable LOSA monitoring. 11: Enable LOS monitoring. LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |
|---|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 | LOS1_EN [1:0] | LOS1_EN [1:0]. Note: LOS1_EN is split between two registers. 00: Disable LOS monitoring. 01: Reserved. 10: Enable LOSA monitoring. 11: Enable LOS monitoring. LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |

# Register 139.

| Bit  | D7            | D6            | D5            | D4            | D3      | D2      | D1      | D0      |
|------|---------------|---------------|---------------|---------------|---------|---------|---------|---------|
| Name | LOS4_EN [0:0] | LOS3_EN [0:0] | LOS2_EN [0:0] | LOS1_EN [0:0] | FOS4_EN | FOS3_EN | FOS2_EN | FOS1_EN |
| Type | R/W           | R/W           | R/W           | R/W           | R/W     | R/W     | R/W     | R/W     |

Reset value = 1111 1111

| Bit | Name          | Function                                                                                                                                                                                                                                                                                                                    |
|-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LOS4_EN [0:0] | LOS4_EN [0:0]. Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). Note: LOS1_EN is split between two registers. 00: Disable LOS monitoring. 01: Reserved. 10: Enable LOSA monitoring. 11: Enable LOS monitoring. LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |
| 6   | LOS3_EN [0:0] | LOS3_EN [0:0]. Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). Note: LOS1_EN is split between two registers. 00: Disable LOS monitoring. 01: Reserved. 10: Enable LOSA monitoring. 11: Enable LOS monitoring. LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |
| 5   | LOS2_EN [0:0] | LOS2_EN. Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). Note: LOS1_EN is split between two registers. 00: Disable LOS monitoring. 01: Reserved. 10: Enable LOSA monitoring. 11: Enable LOS monitoring. LOSA is a slower and less sensitive version of LOS. See the family reference manual for details.       |
| 4   | LOS1_EN [0:0] | LOS1_EN [0:0]. Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). Note: LOS1_EN is split between two registers. 00: Disable LOS monitoring. 01: Reserved. 10: Enable LOSA monitoring. 11: Enable LOS monitoring. LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |

# Si5369

| Bit | Name    | Function                            |
|-----|---------|-------------------------------------|
| 3   | FOS4_EN | FOS4_EN.                            |
|     |         | Enables FOS on a Per Channel Basis. |
|     |         | 0: Disable FOS monitoring.          |
|     |         | 1: Enable FOS monitoring.           |
| 2   | FOS3_EN | FOS3_EN.                            |
|     |         | Enables FOS on a Per Channel Basis. |
|     |         | 0: Disable FOS monitoring.          |
|     |         | 1: Enable FOS monitoring.           |
| 1   | FOS2_EN | FOS2_EN.                            |
|     |         | Enables FOS on a Per Channel Basis. |
|     |         | 0: Disable FOS monitoring.          |
|     |         | 1: Enable FOS monitoring.           |
| 0   | FOS1_EN | FOS1_EN.                            |
|     |         | Enables FOS on a Per Channel Basis. |
|     |         | 0: Disable FOS monitoring.          |
|     |         | 1: Enable FOS monitoring.           |

# Register 140.

| Bit  | D7                    | D6  | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----------------------|-----|----|----|----|----|----|----|
| Name | INDEPENDENTSKEW1[7:0] |     |    |    |    |    |    |    |
| Туре |                       | R/W |    |    |    |    |    |    |

| Bit | Name | Function                                                                                                                                         |  |  |  |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0 |      | INDEPENDENTSKEW1 [7:0]. 8 bit field that represents a twos complement of the phase offset in terms of clocks from the high speed output divider. |  |  |  |

#### Register 141.

| Bit  | D7 | D6                    | D5 | D4 | D3 | D2 | D1 | D0 |  |
|------|----|-----------------------|----|----|----|----|----|----|--|
| Name |    | INDEPENDENTSKEW2[7:0] |    |    |    |    |    |    |  |
| Туре |    | R/W                   |    |    |    |    |    |    |  |

Reset value = 0000 0001

| Bit | Name | Function                                                                                                                                   |  |  |  |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0 |      | INDEPENDENTSKEW2. 8 bit field that represents a twos complement of the phase offset in terms of clocks from the high speed output divider. |  |  |  |

# Register 142.

| Bit  | D7                     | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|------------------------|----|----|----|----|----|----|----|
| Name | INDEPENDENTSKEW3 [7:0] |    |    |    |    |    |    |    |
| Туре | R/W                    |    |    |    |    |    |    |    |

Reset value = 0000 0000

| Bit | Name | Function                                                                                                                                    |  |  |  |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0 |      | INDEPENDENTSKEW3.  8 bit field that represents a twos complement of the phase offset in terms of clocks from the high speed output divider. |  |  |  |

## Register 143.

| Bit  | D7                    | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----------------------|----|----|----|----|----|----|----|
| Name | INDEPENDENTSKEW4[7:0] |    |    |    |    |    |    |    |
| Туре | R/W                   |    |    |    |    |    |    |    |

| Bit | Name                   | Function                                                                                                                                   |
|-----|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | INDEPEND-ENTSKEW4[7:0] | INDEPENDENTSKEW4. 8 bit field that represents a twos complement of the phase offset in terms of clocks from the high speed output divider. |

# Register 144.

| Bit  | D7  | D6                    | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----|-----------------------|----|----|----|----|----|----|
| Name |     | INDEPENDENTSKEW5[7:0] |    |    |    |    |    |    |
| Туре | R/W |                       |    |    |    |    |    |    |

| Bit | Name | Function                                                                                                                                                       |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | INDEPENDENTSKEW5.  8 bit field that represents a twos complement of the phase offset in terms of clocks from the high speed output divider when CK_CONFIG = 0. |

Table 8. CKOUT\_ALWAYS\_ON and SQICAL Truth Table

| CKOUT_ALWAYS_ON | SQICAL | Results                                                                 | Output to Output Skew Preserved? |
|-----------------|--------|-------------------------------------------------------------------------|----------------------------------|
| 0               | 0      | CKOUT OFF until after the first ICAL                                    | N                                |
| 0               | 1      | CKOUT OFF until after the first successful ICAL (i.e., when LOL is low) | Y                                |
| 1               | 0      | CKOUT always ON, including during an ICAL                               | N                                |
| 1               | 1      | CKOUT always ON, including during an ICAL                               | Υ                                |

Table 9 lists all of the register locations that should be followed by an ICAL after their contents are changed.

**Table 9. Register Locations Requiring ICAL** 

| Addr | Register        |  |
|------|-----------------|--|
| 0    | BYPASS_REG      |  |
| 0    | CKOUT_ALWAYS_ON |  |
| 1    | CK_PRIOR4       |  |
| 1    | CK_PRIOR3       |  |
| 1    | CK_PRIOR2       |  |
| 1    | CK_PRIOR1       |  |
| 2    | BWSEL_REG       |  |
| 4    | HIST_DEL        |  |
| 5    | ICMOS           |  |
| 7    | FOSREFSEL       |  |
| 9    | HIST_AVG        |  |
| 10   | DSBL5_REG       |  |
| 10   | DSBL4_REG       |  |
| 10   | DSBL3_REG       |  |
| 10   | DSBL2_REG       |  |
| 10   | DSBL1_REG       |  |
| 11   | PD_CK2          |  |
| 11   | PD_CK1          |  |
| 19   | FOS_EN          |  |
| 19   | FOS_THR         |  |
| 19   | VALTIME         |  |
| 19   | LOCKT           |  |
| 25   | N1_HS           |  |
| 26   | NC1_LS          |  |
| 28   | NC2_LS          |  |
| 31   | NC3_LS          |  |
| 34   | NC4_LS          |  |
| 37   | NC5_LS          |  |

Table 9. Register Locations Requiring ICAL

| Addr | Register   |
|------|------------|
| 40   | N2_HS      |
| 40   | N2_LS      |
| 43   | N31        |
| 46   | N32        |
| 49   | N33        |
| 51   | N34        |
| 55   | CLKIN2RATE |
| 55   | CLKIN1RATE |
| 56   | CLKIN4RATE |
| 56   | CLKIN3RATE |

# 6. Pin Descriptions: Si5369



Table 10. Si5369 Pin Descriptions

| Pin#          | Pin Name         | I/O      | Signal Level     | Description                                                       |
|---------------|------------------|----------|------------------|-------------------------------------------------------------------|
| 1, 2, 4, 20,  | NC               |          |                  | No Connect.                                                       |
| 22, 23, 24,   |                  |          |                  | These pins must be left unconnected for normal operation.         |
| 25, 37, 47,   |                  |          |                  |                                                                   |
| 48, 50, 51,   |                  |          |                  |                                                                   |
| 52, 53, 56,   |                  |          |                  |                                                                   |
| 66, 67, 72,   |                  |          |                  |                                                                   |
| 73, 74, 75,   |                  |          |                  |                                                                   |
| 80, 85, 95    |                  |          |                  |                                                                   |
| 3             | RST              | ı        | LVCMOS           | External Reset.                                                   |
|               |                  |          |                  | Active low input that performs external hardware reset of         |
|               |                  |          |                  | device. Resets all internal logic to a known state and forces the |
|               |                  |          |                  | device registers to their default value. Clock outputs are dis-   |
|               |                  |          |                  | abled during reset. The part must be programmed after a reset     |
|               |                  |          |                  | or power-on to get a clock output. See Family Reference Man-      |
|               |                  |          |                  | ual for details.                                                  |
|               |                  |          |                  | This pin has a weak pull-up.                                      |
| Note: Interna | l register names | are indi | cated by underli | ned italics, e.g., INT_PIN. See Si5369 Register Map.              |

Table 10. Si5369 Pin Descriptions (Continued)

| Pin#                                                                                    | Pin Name        | I/O          | Signal Level | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-----------------------------------------------------------------------------------------|-----------------|--------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5, 6, 15, 27,<br>62, 63, 76,<br>79, 81, 84,<br>86, 89, 91,<br>94, 96, 99,<br>100        | V <sub>DD</sub> | Vdd          | Supply       | $V_{DD}$ . The device operates from a 1.8, 2.5, or 3.3 V supply. Bypass capacitors should be associated with the following $V_{DD}$ pins: Pins Bypass Cap 5, 6 0.1 μF 15 0.1 μF 15 0.1 μF 162, 63 0.1 μF 162, 63 0.1 μF 164, 79 1.0 μF 165, 84 0.1 μF 166, 89 0.1 μF 166, 89 0.1 μF 166, 99, 100 0.1 μF 166, 99, 100 0.1 μF                                                                                                                                                                                                                                                      |  |
| 7, 8, 14, 18,<br>19, 21, 26,<br>28, 31, 33,<br>36, 38, 41,<br>43, 46, 54,<br>55, 64, 65 | GND             | GND          | Supply       | Ground. This pin must be connected to system ground. Minimize the ground path impedance for optimal performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 9                                                                                       | C1B             | 0            | LVCMOS       | CKIN1 Invalid Indicator.  This pin performs the CK1_BAD function if CK1_BAD_PIN = 1 and is tristated if CK1_BAD_PIN = 0. Active polarity is controlled by CK_BAD_POL.  0 = No alarm on CKIN1.  1 = Alarm on CKIN1.                                                                                                                                                                                                                                                                                                                                                               |  |
| 10                                                                                      | C2B             | 0            | LVCMOS       | CKIN2 Invalid Indicator.  This pin performs the CK2_BAD function if CK2_BAD_PIN = 1 and is tristated if CK2_BAD_PIN = 0. Active polarity is controlled by CK_BAD_POL.  0 = No alarm on CKIN2.  1 = Alarm on CKIN2.                                                                                                                                                                                                                                                                                                                                                               |  |
| 11                                                                                      | СЗВ             | 0            | LVCMOS       | CKIN3 Invalid Indicator. This pin performs the CK3_BAD function if CK3_BAD_PIN = 1 and is tristated if CK3_BAD_PIN = 0. Active polarity is controlled by CK_BAD_POL.  0 = No alarm on CKIN3.  1 = Alarm on CKIN3.                                                                                                                                                                                                                                                                                                                                                                |  |
| 12  Note: Interna                                                                       | INT_ALM         | O Sare indic | LVCMOS       | Interrupt/Alarm Output Indicator.  This pin functions as a maskable interrupt output with active polarity controlled by the <i>INT_POL</i> register bit. The INT output function can be turned off by setting <i>INT_PIN</i> = 0. If the ALR-MOUT function is desired instead on this pin, set <i>ALRMOUT_PIN</i> = 1 and <i>INT_PIN</i> = 0.  0 = <i>ALRMOUT</i> not active.  1 = <i>ALRMOUT</i> active.  The active polarity is controlled by <i>CK_BAD_POL</i> . If no function is selected, the pin tristates.  ned italics, e.g., <i>INT_PIN</i> . See Si5369 Register Map. |  |

Table 10. Si5369 Pin Descriptions (Continued)

| Pin#     | Pin Name           | I/O | Signal Level | De                                                                                                                                                                                                                                                                                                                                                        | escription                                                                                                                                                                                                   |  |
|----------|--------------------|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 13<br>57 | CS0_C3A<br>CS1_C4A | I/O | LVCMOS       | Input Clock Select/CKIN3 or CKIN4 Active Clock Indicator. Input: If manual clock selection is chosen, and if  CKSEL_PIN = 1, the CKSEL pins control clock selection and the CKSEL_REG bits are ignored.                                                                                                                                                   |                                                                                                                                                                                                              |  |
|          |                    |     |              | CS[1:0]                                                                                                                                                                                                                                                                                                                                                   | Active Input Clock                                                                                                                                                                                           |  |
|          |                    |     |              | 00                                                                                                                                                                                                                                                                                                                                                        | CKIN1                                                                                                                                                                                                        |  |
|          |                    |     |              | 01                                                                                                                                                                                                                                                                                                                                                        | CKIN2                                                                                                                                                                                                        |  |
|          |                    |     |              | 10                                                                                                                                                                                                                                                                                                                                                        | CKIN3                                                                                                                                                                                                        |  |
|          |                    |     |              | 11                                                                                                                                                                                                                                                                                                                                                        | CKIN4                                                                                                                                                                                                        |  |
|          |                    |     |              | function and these inputs tri<br>pins must not float.<br><b>Output:</b> If auto clock selecti<br>the CKIN_n active clock ind<br>0 = CKIN3 (CKIN4) is not th<br>1 = CKIN3 (CKIN4) is currer<br>The <i>CKn_ACTV_REG</i> bit all<br>for CKIN_n. If <i>CKn_ACTV_I</i><br>reflected on the CnA pin wit<br>CK_ACTV_POL bit. If <i>CKn_</i>                      | e active input clock  Intly the active input to the PLL  ways reflects the active clock status  PIN = 1, this status will also be  th active polarity controlled by the  ACTV_PIN = 0, this output tristates |  |
| 16<br>17 | XA<br>XB           | I   | ANALOG       | External Crystal or Reference Clock.  External crystal should be connected to these pins to use internal oscillator based reference. Refer to Family Reference Manual for interfacing to an external reference. External reference must be from a high-quality clock source (TCXO, OCXO). Frequency of crystal or external clock is set by the RATE pins. |                                                                                                                                                                                                              |  |
| 29<br>30 | CKIN4+<br>CKIN4–   | I   | MULTI        | Clock Input 4.  Differential clock input. This input can also be driven with a single-ended signal. CKIN4 serves as the frame sync input associated with the CKIN2 clock when CK_CONFIG_REG = 1.                                                                                                                                                          |                                                                                                                                                                                                              |  |
| 32<br>42 | RATE0<br>RATE1     | I   | 3-Level      | External Crystal or Reference Clock Rate.  Three level inputs that select the type and rate of external crystal or reference clock to be applied to the XA/XB port. Refer to the Family Reference Manual for settings. These pins have both a weak pull-up and a weak pull-down; they default to M.                                                       |                                                                                                                                                                                                              |  |
| 34<br>35 | CKIN2+<br>CKIN2–   | I   | MULTI        | Clock Input 2.  Differential input clock. This input can also be driven with a single-ended signal.                                                                                                                                                                                                                                                       |                                                                                                                                                                                                              |  |
| 39<br>40 | CKIN3+<br>CKIN3-   | I   | MULTI        | Clock Input 3.  Differential clock input. This input can also be driven with a single-ended signal. CKIN3 serves as the frame sync input associated with the CKIN1 clock when CK_CONFIG_REG = 1.                                                                                                                                                          |                                                                                                                                                                                                              |  |
| 44<br>45 | CKIN1+<br>CKIN1-   | Ī   | MULTI        | Clock Input 1.  Differential clock input. This gle-ended signal.  ned italics, e.g., INT_PIN. See S                                                                                                                                                                                                                                                       | input can also be driven with a sin-                                                                                                                                                                         |  |

Table 10. Si5369 Pin Descriptions (Continued)

| Pin#          | Pin Name          | I/O       | Signal Level     | Description                                                                 |
|---------------|-------------------|-----------|------------------|-----------------------------------------------------------------------------|
| 49            | LOL               | 0         | LVCMOS           | PLL Loss of Lock Indicator.                                                 |
|               |                   |           |                  | This pin functions as the active high PLL loss of lock indicator if         |
|               |                   |           |                  | the LOL_PIN register bit is set to one.                                     |
|               |                   |           |                  | 0 = PLL locked.                                                             |
|               |                   |           |                  | 1 = PLL unlocked.                                                           |
|               |                   |           |                  | If LOL_PIN = 0, this pin will tristate.                                     |
|               |                   |           |                  | Active polarity is controlled by the <i>LOL_POL</i> bit. The PLL lock       |
|               |                   |           |                  | status will always be reflected in the <i>LOL_INT</i> read only register    |
|               |                   |           |                  | bit.                                                                        |
| 58            | C1A               | 0         | LVCMOS           | CKIN1 Active Clock Indicator.                                               |
|               |                   |           |                  | This pin serves as the CKIN1 active clock indicator. The                    |
|               |                   |           |                  | CK1_ACTV_REG bit always reflects the active clock status for                |
|               |                   |           |                  | CKIN1. If CK1_ACTV_PIN = 1, this status will also be reflected              |
|               |                   |           |                  | on the C1A pin with active polarity controlled by the CK_ACT-               |
|               |                   |           |                  | $V\_POL$ bit. If $CK1\_ACTV\_PIN = 0$ , this output tristates.              |
| 59            | C2A               | 0         | LVCMOS           | CKIN2 Active Clock Indicator.                                               |
|               |                   |           |                  | This pin serves as the CKIN2 active clock indicator. The                    |
|               |                   |           |                  | CK2_ACTV_REG bit always reflects the active clock status for                |
|               |                   |           |                  | CKIN_2. If CK2_ACTV_PIN = 1, this status will also be reflected             |
|               |                   |           |                  | on the C2A pin with active polarity controlled by the CK_ACT-               |
|               |                   |           |                  | V_POL bit. If CK2_ACTV_PIN = 0, this output tristates.                      |
| 60            | SCL               | I         | LVCMOS           | Serial Clock.                                                               |
|               |                   |           |                  | This pin functions as the serial port clock input for both SPI and          |
|               |                   |           |                  | I <sup>2</sup> C modes.                                                     |
|               |                   |           |                  | This pin has a weak pull-down.                                              |
| 61            | SDA_SDO           | I/O       | LVCMOS           | Serial Data.                                                                |
|               |                   |           |                  | In I <sup>2</sup> C microprocessor control mode (CMODE = 0), this pin func- |
|               |                   |           |                  | tions as the bidirectional serial data port. In SPI microprocessor          |
|               |                   |           |                  | control mode (CMODE = 1), this pin functions as the serial data             |
|               | 4.0               |           | 11/01/00         | output.                                                                     |
| 68            | A0                | I         | LVCMOS           | Serial Port Address.                                                        |
| 69            | A1                |           |                  | In I <sup>2</sup> C microprocessor control mode (CMODE = 0), these pins     |
|               |                   |           |                  | function as hardware controlled address bits. The I <sup>2</sup> C address  |
|               |                   |           |                  | is 1101 [A2] [A1] [A0]. In SPI microprocessor control mode                  |
|               |                   |           |                  | (CMODE = 1), these pins are ignored.                                        |
|               |                   |           |                  | This pin has a weak pull-down.                                              |
| 70            | A2_SS             |           | LVCMOS           | Serial Port Address/Slave Select.                                           |
|               |                   |           |                  | In I <sup>2</sup> C microprocessor control mode (CMODE = 0), this pin func- |
|               |                   |           |                  | tions as a hardware controlled address bit [A2].                            |
|               |                   |           |                  | In SPI microprocessor control mode (CMODE = 1), this pin                    |
|               |                   |           |                  | functions as the slave select input.                                        |
|               |                   |           |                  | This pin has a weak pull-down.                                              |
| 71            | SDI               |           | LVCMOS           | Serial Data In.                                                             |
|               |                   |           |                  | In SPI microprocessor control mode (CMODE = 1), this pin                    |
|               |                   |           |                  | functions as the serial data input.                                         |
|               |                   |           |                  | In I <sup>2</sup> C microprocessor control mode (CMODE = 0), this pin is    |
|               |                   |           |                  | ignored.                                                                    |
|               |                   |           |                  | This pin has a weak pull-down.                                              |
| Note: Interna | al register names | are indic | cated by underli | ned italics, e.g., INT_PIN. See Si5369 Register Map.                        |

Table 10. Si5369 Pin Descriptions (Continued)

| Pin#          | Pin Name          | I/O      | Signal Level     |                                                                                                                       |
|---------------|-------------------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------|
| 77            | CKOUT3+           | 0        | MULTI            | Clock Output 3.                                                                                                       |
| 78            | CKOUT3-           |          |                  | Differential clock output. Output signal format is selected by                                                        |
|               |                   |          |                  | SFOUT3_REG register bits. Output is differential for LVPECL,                                                          |
|               |                   |          |                  | LVDS, and CML compatible modes. For CMOS format, both                                                                 |
|               |                   |          |                  | output pins drive identical single-ended clock outputs.                                                               |
| 82            | CKOUT1-           | 0        | MULTI            | Clock Output 1.                                                                                                       |
| 83            | CKOUT1+           |          |                  | Differential clock output. Output signal format is selected by                                                        |
|               |                   |          |                  | SFOUT1_REG register bits. Output is differential for LVPECL,                                                          |
|               |                   |          |                  | LVDS, and CML compatible modes. For CMOS format, both                                                                 |
|               |                   |          |                  | output pins drive identical single-ended clock outputs.                                                               |
| 87            | FS_OUT-           | 0        | MULTI            | Frame Sync Output.                                                                                                    |
| 88            | FS_OUT+           |          |                  | Differential frame sync output or fifth high-speed clock output.                                                      |
|               |                   |          |                  | Output signal format is selected by SFOUT_FSYNC_REG reg-                                                              |
|               |                   |          |                  | ister bits. Output is differential for LVPECL, LVDS, and CML                                                          |
|               |                   |          |                  | compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. Duty cycle and active |
|               |                   |          |                  | polarity are controlled by FSYNC PW and FSYNC POL bits,                                                               |
|               |                   |          |                  | respectively. Detailed operations and timing characteristics for                                                      |
|               |                   |          |                  | these pins may be found in the Any-Frequency Precision Clock                                                          |
|               |                   |          |                  | Family Reference Manual.                                                                                              |
| 90            | CMODE             | 1        | LVCMOS           | Control Mode.                                                                                                         |
|               | ONIODE            | '        | LVOIVIOO         | Selects I <sup>2</sup> C or SPI control mode for the device.                                                          |
|               |                   |          |                  | $0 = 1^2$ C Control Mode.                                                                                             |
|               |                   |          |                  | 1 = SPI Control Mode.                                                                                                 |
|               |                   |          |                  | This pin must be tied high or low.                                                                                    |
| 92            | CKOUT2+           | 0        | MULTI            | Clock Output 2.                                                                                                       |
| 93            | CKOUT2-           |          |                  | Differential clock output. Output signal format is selected by                                                        |
|               |                   |          |                  | SFOUT2 REG register bits. Output is differential for LVPECL,                                                          |
|               |                   |          |                  | LVDS, and CML compatible modes. For CMOS format, both                                                                 |
|               |                   |          |                  | output pins drive identical single-ended clock outputs.                                                               |
| 97            | CKOUT4-           | 0        | MULTI            | Clock Output 4.                                                                                                       |
| 98            | CKOUT4+           |          |                  | Differential clock output. Output signal format is selected by                                                        |
|               |                   |          |                  | SFOUT4_REG register bits. Output is differential for LVPECL,                                                          |
|               |                   |          |                  | LVDS, and CML compatible modes. For CMOS format, both                                                                 |
|               |                   |          |                  | output pins drive identical single-ended clock outputs.                                                               |
| GND PAD       | GND PAD           | GND      | Supply           | Ground Pad.                                                                                                           |
|               |                   |          |                  | The ground pad must provide a low thermal and electrical                                                              |
|               |                   |          |                  | impedance to a ground plane.                                                                                          |
| Note: Interna | al register names | are indi | cated by underli | ned italics, e.g., INT_PIN. See Si5369 Register Map.                                                                  |

# 7. Ordering Guide

| Ordering Part<br>Number                                                                                     | Output Clock<br>Frequency Range                  | Package                 | ROHS6,<br>Pb-Free | Temperature Range |  |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------|-------------------|-------------------|--|
| Si5369A-C-GQ                                                                                                | 2 kHz-945 MHz<br>970-1134 MHz<br>1.213-1.417 GHz | 100-Pin 14 x 14 mm TQFP | Yes               | –40 to 85 °C      |  |
| Si5369B-C-GQ                                                                                                | 2 kHz-808 MHz                                    | 100-Pin 14 x 14 mm TQFP | Yes               | –40 to 85 °C      |  |
| Si5369C-C-GQ                                                                                                | 2 kHz-346 MHz                                    | 100-Pin 14 x 14 mm TQFP | Yes               | –40 to 85 °C      |  |
| Si5369D-C-GQ                                                                                                | 2 kHz-243 MHz                                    | 100-Pin 14 x 14 mm TQFP | Yes               | –40 to 85 °C      |  |
| <b>Note</b> : Add an R at the end of the device to denote tape and reel options (for example, Si5369D-C-GQ) |                                                  |                         |                   |                   |  |

# 8. Package Outline: 100-Pin TQFP

Figure 9 illustrates the package details for the Si5369. Table 11 lists the values for the dimensions shown in the illustration.



Figure 9. 100-Pin Thin Quad Flat Package (TQFP)

Table 11. 100-Pin Package Diagram Dimensions

| Dimension | Min        | Nom  | Max  |  |
|-----------|------------|------|------|--|
| А         | _          | _    | 1.20 |  |
| A1        | 0.05       | _    | 0.15 |  |
| A2        | 0.95       | 1.00 | 1.05 |  |
| b         | 0.17       | 0.22 | 0.27 |  |
| С         | 0.09       | _    | 0.20 |  |
| D         | 16.00 BSC. |      |      |  |
| D1        | 14.00 BSC. |      |      |  |
| D2        | 3.85       | 4.00 | 4.15 |  |
| е         | 0.50 BSC.  |      |      |  |

| Dimension | Min        | Nom  | Max  |
|-----------|------------|------|------|
| E         | 16.00 BSC. |      |      |
| E1        | 14.00 BSC. |      |      |
| E2        | 3.85       | 4.00 | 4.15 |
| L         | 0.45       | 0.60 | 0.75 |
| aaa       | _          | _    | 0.20 |
| bbb       | _          | _    | 0.20 |
| ccc       | _          | _    | 0.08 |
| ddd       | _          | _    | 0.08 |
| θ         | 0°         | 3.5° | 7°   |

### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This package outline conforms to JEDEC MS-026, variant AED-HD.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 9. Recommended PCB Layout



Figure 10. PCB Land Pattern Diagram

**Table 12. PCB Land Pattern Dimensions** 

| Dimension | MIN    | MAX       |  |  |
|-----------|--------|-----------|--|--|
| е         | 0.50 E | 0.50 BSC. |  |  |
| E         | 15.40  | REF.      |  |  |
| D         | 15.40  | REF.      |  |  |
| E2        | 3.90   | 4.10      |  |  |
| D2        | 3.90   | 4.10      |  |  |
| GE        | 13.90  | _         |  |  |
| GD        | 13.90  | _         |  |  |
| X         | _      | 0.30      |  |  |
| Y         | 1.50 F | REF.      |  |  |
| ZE        | _      | 16.90     |  |  |
| ZD        | _      | 16.90     |  |  |
| R1        | 0.15   | REF       |  |  |
| R2        | _      | 1.00      |  |  |

#### Notes:

#### General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on IPC-7351 guidelines.
- **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

### Solder Mask Design

**5.** All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.

#### Stencil Design

- **6.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 7. The stencil thickness should be 0.125 mm (5 mils).
- 8. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads.
- **9.** A 4 x 4 array of 0.80 mm square openings on 1.05 mm pitch should be used for the center ground pad.

#### **Card Assembly**

- 10. A No-Clean, Type-3 solder paste is recommended.
- **11.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 10. Top Marking



| Mark Method:    | Laser                                        |                                                                                            |
|-----------------|----------------------------------------------|--------------------------------------------------------------------------------------------|
| Logo Size:      | 9.2 x 3.1 mm<br>Center-Justified             |                                                                                            |
| Font Size:      | 3.0 Point (1.07 mm)<br>Right-Justified       |                                                                                            |
| Line 1 Marking: | Device Part Number<br>Si5369x-C-GQ           | X = Speed Grade See "7. Ordering Guide" on page 78.                                        |
| Line 2 Marking: | YY = Year<br>WW = Workweek                   | Assigned by the Assembly Supplier. Corresponds to the year and work-week of the mold date. |
|                 | R = Die Revision                             |                                                                                            |
|                 | TTTTT = Mfg Code                             | Manufacturing Code                                                                         |
| Line 3 Marking: | Circle = 1.8 mm Diameter<br>Center-Justified | "e3" Pb-Free Symbol                                                                        |
|                 | Country of Origin ISO Code Abbreviation      |                                                                                            |

## **DOCUMENT CHANGE LIST**

## Revision 0.1 to Revision 0.4

- Updated Table 3, "AC Specifications," on page 9.
  - Added table note.

### Revision 0.4 to Revision 1.0

- Updated "Functional Block Diagram" on page 2.
- Updated specification Tables 2, 4, 5, and 6.
- Added maximum lock and settle time specs to Table 3.
- Updated Register 21 description.
- Updated "10. Top Marking" on page 82.
- Added warning about MEMS oscillators to "3.1. External Reference" on page 21.









www.skyworksinc.com/CBPro



**Quality** www.skyworksinc.com/quality



**Support & Resources** www.skyworksinc.com/support

### Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, Clockbuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Generators & Support Products category:

Click to view products by Silicon Labs manufacturer:

Other Similar products are found below:

CV183-2TPAG 950810CGLF 9DBV0741AKILF 9VRS4420DKLF CY25404ZXI226 CY25422SXI-004 MPC9893AE NB3H515001MNTXG PL602-20-K52TC ICS557GI-03LF PI6LC48P0101LIE 82P33814ANLG 840021AGLF ZL30244LFG7 PI6LC48C21LE
ZL30245LFG7 PI6LC48P0405LIE PI6LC48P03LE MAX24505EXG+ ZL30163GDG2 5L1503L-000NVGI8 ZL30673LFG7
MAX24188ETK2 ZL30152GGG2 5L1503-000NVGI8 PI6C557-01BZHIEX PI6LC48C21LIE CY2542QC002 5P35023-106NLGI
5X1503L-000NLGI8 ZL30121GGG2V2 ZL30282LDG1 ZL30102QDG1 ZL30159GGG2 DS1070K ZL30145GGG2 ZL30312GKG2
MAX24405EXG2 ZL30237GGG2 SY100EL34LZG 9FGV1002BQ506LTGI AD9518-4ABCPZ MX852BB0030 PI6LC4840ZHE AD95160BCPZ-REEL7 AD9574BCPZ-REEL7 PL602-21TC-R ZL30105QDG1 ZL30100QDG1 ZL30142GGG2