## SILICDN LABS

## 32-bit ARM® Cortex ${ }^{\text {TM }}$-M3 CPU

- 80 MHz maximum frequency
- Single-cycle multiplication, hardware division support
- Nested vectored interrupt control (NVIC) with 16 priority levels


## Memory

- 32-256 kB Flash, in-system programmable
- 8-32 kB SRAM (including 4 kB retention SRAM)
- 16-channel DMA controller
- External bus interface supports up to 16 MB of external memory and a parallel LCD interface with QVGA resolution


## Power Management

- Low drop-out (LDO) regulator
- Power-on reset circuit and brownout detectors
- 5 -to- 3.3 V 150 mA regulator supports up to 5 V input supply
- Adjustable external regulator supports up to $3.6 \mathrm{~V}, 1000 \mathrm{~mA}$
- Multiple power modes supported for low power optimization


## Low Power Features

- 85 nA current mode with voltage supply monitor enabled
- Low-current RTC: 350 nA internal LFO, 620 nA external crystal
- $12 \mu \mathrm{~s}$ wakeup (lowest power mode); $1.5 \mu \mathrm{~s}$ analog setting time
- $275 \mu \mathrm{~A} / \mathrm{MHz}$ active current
- Clocks can be gated off from unused peripherals to save power
- Flexible clock divider: Reduce operational frequency up to $128 x$


## Clock Sources

- Internal oscillator with PLL: 23-80 MHz, reduced EMI mode
- Low power internal oscillator: 20 MHz and 2.5 MHz modes
- Low frequency internal oscillator: 16.4 kHz
- External oscillators: Crystal, RC, C, CMOS and RTC Crystal


## Temperature Range: $\mathbf{- 4 0}$ to $+85^{\circ} \mathrm{C}$ Package Options

- QFN options: 40-pin ( $6 \times 6 \mathrm{~mm}$ ), 64-pin $(9 \times 9 \mathrm{~mm})$
- TQFP options: 64-pin $(10 \times 10 \mathrm{~mm}), 80$-pin $(12 \times 12 \mathrm{~mm})$
- LGA option: 92-pin (7x7mm)


## Analog Peripherals

- $2 \times 12$-Bit Analog-to-Digital Converters: Up to 250 ksps 12-bit mode or 1 Msps 10-bit mode, internal or external reference
- $2 \times 10$-Bit Current-mode Digital-to-Analog Converters, fourword buffer enables 12-bit operation
- $2 \times$ Low-current comparators
- 16-Channel Capacitance-to-Digital: Fast, <1 $\mu \mathrm{A}$ wake-on-touch
- $2 \times$ Current-to-Voltage Converter, up to 6 mA input range


## Digital and Communication Peripherals

- $2 \times$ USARTs and $2 \times$ UARTs with IrDA and ISO7816 SmartCard
- $3 \times$ SPIs, $2 \times \mathrm{ILC}, \mathrm{I}^{2} \mathrm{~S}$ (receive and transmit), 16/32-bit CRC
- 128/192/256-bit Hardware AES Encryption


## Timers/Counters

- $2 \times 32$-bit or $4 \times 16$-bit timers with capture/compare
- $2 \times 16$-bit, 2-channel counters with capture/compare/PWM
- 16-bit, 6-channel counter with capture/compare/PWM and dead-time controller with differential outputs
- 16-bit low power timer/pulse counter operational in sleep
- 32-bit real time clock (RTC) with multiple alarms
- Watchdog timer


## Up to 65 Flexible I/O

- Up to 59 contiguous GPIO with two priority crossbars providing flexibility in pin assignments; $12 \times 5 \mathrm{~V}$ tolerant GPIO
Up to 6 programmable high drive capable ( $5-300 \mathrm{~mA}, 1.8-6 \mathrm{~V}$ ) I/O can drive LEDs, power MOSFETs, buzzers, etc.


## On-Chip Debugging

- Serial wire debug (SWD) or JTAG (no boundary scan), serial wire viewer (SWV)
- Cortex-M3 embedded trace macrocell (ETM)


## Supply Voltage

- 2.7 to 5.5 V (regulator enabled)
- 1.8 to 3.6 V (regulator disabled)



## Table of Contents

1. Related Documents and Conventions ..... 4
1.1. Related Documents ..... 4
1.1.1. SiM3U1xx/SiM3C1xx Reference Manual ..... 4
1.1.2. Hardware Access Layer (HAL) API Description ..... 4
1.1.3. ARM Cortex-M3 Reference Manual ..... 4
1.2. Conventions ..... 4
2. Typical Connection Diagrams ..... 5
2.1. Power ..... 5
3. Electrical Specifications ..... 6
3.1. Electrical Characteristics ..... 6
3.2. Thermal Conditions ..... 29
3.3. Absolute Maximum Ratings ..... 29
4. Precision32 ${ }^{\text {TM }}$ SiM3C1xx System Overview ..... 32
4.1. Power ..... 34
4.1.1. LDO and Voltage Regulator (VREGO) ..... 34
4.1.2. Voltage Supply Monitor (VMONO) ..... 34
4.1.3. External Regulator (EXTVREG0) ..... 34
4.1.4. Power Management Unit (PMU) ..... 34
4.1.5. Device Power Modes ..... 35
4.2. I/O ..... 36
4.2.1. General Features ..... 36
4.2.2. High Drive Pins (PB4) ..... 36
4.2.3. 5 V Tolerant Pins (PB3) ..... 36
4.2.4. Crossbars ..... 36
4.3. Clocking ..... 37
4.3.1. PLL (PLLO). ..... 38
4.3.2. Low Power Oscillator (LPOSCO) ..... 38
4.3.3. Low Frequency Oscillator (LFOSCO) ..... 38
4.3.4. External Oscillators (EXTOSC0) ..... 38
4.4. Data Peripherals. ..... 39
4.4.1. 16-Channel DMA Controller ..... 39
4.4.2. 128/192/256-bit Hardware AES Encryption (AESO) ..... 39
4.4.3. 16/32-bit CRC (CRC0) ..... 39
4.5. Counters/Timers and PWM ..... 40
4.5.1. Programmable Counter Array (EPCA0, PCA0, PCA1) ..... 40
4.5.2. 32-bit Timer (TIMER0, TIMER1) ..... 40
4.5.3. Real-Time Clock (RTC0) ..... 41
4.5.4. Low Power Timer (LPTIMER0) ..... 41
4.5.5. Watchdog Timer (WDTIMER0) ..... 41
4.6. Communications Peripherals ..... 42
4.6.1. External Memory Interface (EMIF0) ..... 42
4.6.2. USART (USART0, USART1) ..... 42
4.6.3. UART (UART0, UART1) ..... 42
4.6.4. SPI (SPI0, SPI1) ..... 43
4.6.5. I2C (I2CO, I2C1) ..... 43
4.6.6. I2S (I2SO) ..... 44
4.7. Analog ..... 45
4.7.1. 12-Bit Analog-to-Digital Converters (SARADC0, SARADC1) ..... 45
4.7.2. Sample Sync Generator (SSGO) ..... 45
4.7.3. 10-Bit Digital-to-Analog Converter (IDAC0, IDAC1) ..... 45
4.7.4. 16-Channel Capacitance-to-Digital Converter (CAPSENSEO) ..... 46
4.7.5. Low Current Comparators (CMPO, CMP1) ..... 46
4.7.6. Current-to-Voltage Converter (IVC0) ..... 46
4.8. Reset Sources ..... 47
4.9. Security ..... 48
4.10.On-Chip Debugging ..... 48
5. Ordering Information ..... 49
6. Pin Definitions and Packaging Information ..... 51
6.1. SiM3C1x7 Pin Definitions ..... 51
6.2. SiM3C1x6 Pin Definitions ..... 59
6.3. SiM3C1x4 Pin Definitions ..... 66
6.4. LGA-92 Package Specifications ..... 70
6.4.1. LGA-92 Solder Mask Design ..... 72
6.4.2. LGA-92 Stencil Design ..... 72
6.4.3. LGA-92 Card Assembly ..... 72
6.5. TQFP-80 Package Specifications ..... 73
6.5.1. TQFP-80 Solder Mask Design ..... 76
6.5.2. TQFP-80 Stencil Design ..... 76
6.5.3. TQFP-80 Card Assembly ..... 76
6.6. QFN-64 Package Specifications ..... 77
6.6.1. QFN-64 Solder Mask Design. ..... 79
6.6.2. QFN-64 Stencil Design ..... 79
6.6.3. QFN-64 Card Assembly ..... 79
6.7. TQFP-64 Package Specifications ..... 80
6.7.1. TQFP-64 Solder Mask Design ..... 83
6.7.2. TQFP-64 Stencil Design ..... 83
6.7.3. TQFP-64 Card Assembly ..... 83
6.8. QFN-40 Package Specifications ..... 84
6.8.1. QFN-40 Solder Mask Design ..... 86
6.8.2. QFN-40 Stencil Design ..... 86
6.8.3. QFN-40 Card Assembly ..... 86
7. Revision Specific Behavior ..... 87
7.1. Revision Identification ..... 87
7.2. Comparator Rising/Falling Edge Flags in Debug Mode (CMPO, CMP1) ..... 88
7.2.1. Problem ..... 88
7.2.2. Impacts ..... 88
7.2.3. Workaround ..... 88
7.2.4. Resolution ..... 88
Document Change List ..... 89
Contact Information ..... 90

## SiM3C1xx

## 1. Related Documents and Conventions

### 1.1. Related Documents

This data sheet accompanies several documents to provide the complete description of the SiM3C1xx device family.

### 1.1.1. SiM3U1xx/SiM3C1xx Reference Manual

The Silicon Laboratories SiM3U1xx/SiM3C1xx Reference Manual provides detailed functional descriptions for the SiM3C1xx devices.

### 1.1.2. Hardware Access Layer (HAL) API Description

The Silicon Laboratories Hardware Access Layer (HAL) API provides C-language functions to modify and read each bit in the SiM3C1xx devices. This description can be found in the SiM3xxxx HAL API Reference Manual.

### 1.1.3. ARM Cortex-M3 Reference Manual

The ARM-specific features like the Nested Vector Interrupt Controller are described in the ARM Cortex-M3 reference documentation. The online reference manual can be found here: http://infocenter.arm.com/help/topic/com.arm.doc.subset.cortexm.m3/index.html\#cortexm3.

### 1.2. Conventions

The block diagrams in this document use the following formatting conventions:


Figure 1.1. Block Diagram Conventions

## 2. Typical Connection Diagrams

This section provides typical connection diagrams for SiM3C1xx devices.

### 2.1. Power

Figure 2.1 shows a typical connection diagram for the power pins of the SiM3C1xx devices when the internal regulator is in use.

1 uF and 0.1 uF bypass capacitors required for each power pin placed as close to the pins as possible.


Figure 2.1. Connection Diagram with Voltage Regulator Used
Figure 2.2 shows a typical connection diagram for the power pins of the SiM3C1xx devices when the internal regulator is not used.

1 uF and 0.1 UF bypass capacitors required for each power pin placed as close to the pins as possible.


Figure 2.2. Connection Diagram with Voltage Regulator Not Used

## SiM3C1xx

## 3. Electrical Specifications

### 3.1. Electrical Characteristics

All electrical parameters in all tables are specified under the conditions listed in Table 3.1, unless stated otherwise.
Table 3.1. Recommended Operating Conditions

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Voltage on VDD | $V_{\text {DD }}$ |  | 1.8 | - | 3.6 | $V$ |
| Operating Supply Voltage on VREGIN | $\mathrm{V}_{\text {REGIN }}$ | EXTVREG0 Not Used | 4 | - | 5.5 | V |
|  |  | EXTVREG0 Used | 3.0 |  | 3.6 | V |
| Operating Supply Voltage on VIO | VIO |  | 1.8 |  | $V_{\text {DD }}$ | V |
| Operating Supply Voltage on VIOHD | $V_{\text {IOHD }}$ | HV Mode (default) | 2.7 | - | 6.0 | V |
|  |  | LV Mode | 1.8 |  | 3.6 | V |
| Voltage on I/O pins, Port Bank 0, 1 and 2 I/O | $\mathrm{V}_{\mathrm{IN}}$ |  | $\mathrm{V}_{\text {SS }}$ | - | V10 | V |
| Voltage on I/O pins, Port Bank 3 I/O and RESET | $\mathrm{V}_{\text {IN }}$ | $\begin{gathered} \text { SiM3C1x7 } \\ \text { PB3.0-PB3.7 and } \\ \frac{\text { RESET }}{} \end{gathered}$ | $\mathrm{V}_{\text {SS }}$ | - | $\mathrm{V}_{10}+2.0$ | V |
|  |  | $\mathrm{SiM} 3 \mathrm{C} 1 \times 7$ <br> PB3.8-PB3.11 | $\mathrm{V}_{\text {SS }}$ | - | Lowest of $\mathrm{V}_{10}+2.0$ <br> or $\mathrm{V}_{\text {REGIN }}$ | V |
|  |  | $\begin{gathered} \text { SiM3C1x6 } \\ \text { PB3.0-PB3.5 and } \\ \frac{\text { RESET }}{} \end{gathered}$ | $\mathrm{V}_{\text {SS }}$ | - | $\mathrm{V}_{10}+2.0$ | V |
|  |  | $\begin{gathered} \text { SiM3C1x6 } \\ \text { PB3.6-PB3.9 } \end{gathered}$ | $\mathrm{V}_{\text {SS }}$ | - | Lowest of $\mathrm{V}_{10}+2.0$ <br> or <br> $V_{\text {REGIN }}$ | V |
|  |  | $\begin{gathered} \mathrm{SiM3C1x4} \\ \hline \text { RESET } \end{gathered}$ | $\mathrm{V}_{\text {SS }}$ | - | $\mathrm{V}_{10}+2.0$ | V |
|  |  | $\begin{gathered} \text { SiM3C1x4 } \\ \text { PB3.0-PB3.3 } \end{gathered}$ | $\mathrm{V}_{\text {SS }}$ | - | Lowest of $V_{10}+2.0$ <br> or <br> $V_{\text {REGIN }}$ | V |
| Voltage on I/O pins, Port Bank 4 I/O | $\mathrm{V}_{\text {IN }}$ |  | $\mathrm{V}_{\text {SSHD }}$ | - | $V_{\text {IOHD }}$ | V |
| System Clock Frequency (AHB) | $\mathrm{f}_{\text {AHB }}$ |  | 0 | - | 80 | MHz |
| Peripheral Clock Frequency (APB) | $\mathrm{f}_{\text {APB }}$ |  | 0 | - | 50 | MHz |
| Operating Ambient Temperature | $\mathrm{T}_{\mathrm{A}}$ |  | -40 | - | 85 | ${ }^{\circ} \mathrm{C}$ |
| Operating Junction Temperature | TJ |  | -40 | - | 105 | ${ }^{\circ} \mathrm{C}$ |

Note: All voltages with respect to $\mathrm{V}_{\mathrm{SS}}$.

Table 3.2. Power Consumption

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Core Supply Current |  |  |  |  |  |  |
| Normal Mode ${ }^{2,3,4,5}$-Full speed with code executing from Flash, peripheral clocks ON | IDD | $\begin{aligned} \mathrm{F}_{\mathrm{AHB}} & =80 \mathrm{MHz}, \\ \mathrm{~F}_{\mathrm{APB}} & =40 \mathrm{MHz} \end{aligned}$ | - | 33 | 36.5 | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=20 \mathrm{MHz}$ | - | 10.5 | 13.3 | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=2.5 \mathrm{MHz}$ | - | 2.0 | 3.8 | mA |
| Normal Mode ${ }^{2,3,4,5}$ _Full speed with code executing from Flash, peripheral clocks OFF | IDD | $\begin{aligned} \mathrm{F}_{\mathrm{AHB}} & =80 \mathrm{MHz}, \\ \mathrm{~F}_{\mathrm{APB}} & =40 \mathrm{MHz} \end{aligned}$ | - |  | 24.9 | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=20 \mathrm{MHz}$ | - | 7.8 | 10 | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=2.5 \mathrm{MHz}$ |  | 1.2 | 3 | mA |
| Power Mode $1^{2,3,4,6}$ —Full speed with code executing from RAM, peripheral clocks ON | $\mathrm{I}_{\mathrm{DD}}$ | $\begin{aligned} \mathrm{F}_{\mathrm{AHB}} & =80 \mathrm{MHz}, \\ \mathrm{~F}_{\mathrm{APB}} & =40 \mathrm{MHz} \end{aligned}$ |  | 30.5 | 35.5 | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=20 \mathrm{MH}$ | - | 8.5 | - | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=2.5 \mathrm{MHz}$ | - | 1.7 | - | mA |
| Power Mode $1^{2,3,4,6}$ —Full speed with code executing from RAM, peripheral clocks OFF | $\mathrm{I}_{\mathrm{DD}}$ | $\begin{aligned} \mathrm{F}_{\mathrm{AHB}} & =80 \mathrm{MHz}, \\ \mathrm{~F}_{\mathrm{APB}} & =40 \mathrm{MHz} \end{aligned}$ | - | 20 | 23 | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=20 \mathrm{MHz}$ | - | 5.3 | - | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=2.5 \mathrm{MHz}$ | - | 1.0 | - | mA |
| Power Mode $2^{2,3,4}$-Core halted with peripheral clocks ON | $\mathrm{I}_{\mathrm{DD}}$ | $\begin{aligned} \mathrm{F}_{\mathrm{AHB}} & =80 \mathrm{MHz}, \\ \mathrm{~F}_{\mathrm{APB}} & =40 \mathrm{MHz} \end{aligned}$ | - | 19 | 22 | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=20 \mathrm{MHz}$ | - | 7.8 | - | mA |
|  |  | $\mathrm{F}_{\text {AHB }}=\mathrm{F}_{\text {APB }}=2.5 \mathrm{MHz}$ | - | 1.3 | - | mA |
| Power Mode $3^{2,3}$ | ${ }_{\text {DD }}$ | $V_{D D}=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 175 | - | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 250 | - | $\mu \mathrm{A}$ |

## Notes:

1. Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted.
2. Currents are additive. For example, where $I_{D D}$ is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount.
3. Includes all peripherals that cannot have clocks gated in the Clock Control module.
4. Includes supply current from internal regulator and PLLOOSC ( $>20 \mathrm{MHz}$ ) or LPOSCO (<=20 MHz).
5. Flash execution numbers use 2 wait states for 80 MHz and 0 wait states at 20 MHz or less.
6. RAM execution numbers use 0 wait states for all frequencies.
7. IDAC output current and IVC input current not included.
8. Bias current only. Does not include dynamic current from oscillator running at speed.

## SiM3C1xx

Table 3.2. Power Consumption (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Mode 92,3_Low Power Shutdown with VREGO disabled, powered through VDD and VIO | IDD | RTC Disabled, $V_{D D}=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 85 | - | nA |
|  |  | RTC w/ 16.4 kHz LFO, $V_{D D}=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 350 | - |  |
|  |  | $\begin{aligned} & \text { RTC w/ } 32.768 \mathrm{kHz} \text { Crystal, } \\ & \mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | - | 620 |  |  |
|  |  | RTC Disabled, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - |  |  | nA |
|  |  | RTC w/ 16.4 kHz LFO, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | - | nA |
|  |  | RTC w/ 32.768 kHz Crystal, $V_{D D}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 800 | - | nA |
| Power Mode $9^{2,3}$ _Low Power Shutdown with VREG0 in lowpower mode, VDD and VIO powered through VREGO (Includes VREG0 current) | $\mathrm{I}_{\text {VREGIN }}$ | RTC Disabled, VREGIN $=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 300 | - | nA |
|  |  | $\begin{aligned} & \text { RTC w/ } 16.4 \mathrm{kHz} \text { LFO, } \\ & \text { VREGIN }=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | - | 650 | - | nA |
|  |  | RTC w/ 32.768 kHz Crystal, VREGIN $=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 950 | - | nA |
| VIOHD Current (High-drive I/O disabled) | $\mathrm{I}_{\text {VIOHD }}$ | HV Mode (default) | - | 2.5 | 5 | $\mu \mathrm{A}$ |
|  |  | LV Mode | - | 2 | - | nA |
| Notes: <br> 1. Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted. <br> 2. Currents are additive. For example, where $l_{D D}$ is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount. <br> 3. Includes all peripherals that cannot have clocks gated in the Clock Control module. <br> 4. Includes supply current from internal regulator and PLLOOSC ( $>20 \mathrm{MHz}$ ) or LPOSCO (<=20 MHz). <br> 5. Flash execution numbers use 2 wait states for 80 MHz and 0 wait states at 20 MHz or less. <br> 6. RAM execution numbers use 0 wait states for all frequencies. <br> 7. IDAC output current and IVC input current not included. <br> 8. Bias current only. Does not include dynamic current from oscillator running at speed. |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |

Table 3.2. Power Consumption (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Peripheral Supply Currents |  |  |  |  |  |  |
| Voltage Regulator (VREG0) | $\mathrm{I}_{\text {VREGIN }}$ | Normal Mode, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ $\text { BGDIS }=0, \text { SUSEN }=0$ | - | 300 | - | $\mu \mathrm{A}$ |
|  |  | Normal Mode, $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ <br> BGDIS $=0$, SUSEN $=0$ | - | - | 650 |  |
|  |  | Suspend Mode, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ BGDIS $=0$, SUSEN $=1$ | - | 75 |  | $\mu \mathrm{A}$ |
|  |  | Suspend Mode, $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ BGDIS $=0$, SUSEN $=1$ | - |  | 115 | $\mu \mathrm{A}$ |
|  |  | Sleep Mode, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ BGDIS $=1$, SUSEN $=X$ |  | 90 | - | nA |
|  |  | $\begin{aligned} & \text { Sleep Mode, } \mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \\ & \text { BGDIS }=1, \text { SUSEN }=x \end{aligned}$ |  | - | 500 | nA |
| Voltage Regulator (VREG0) Sense | IVRSENSE | SENSEEN $=1$ | - | 3 | - | $\mu \mathrm{A}$ |
| External Regulator (EXTVREG0) | Iextvreg | Regulator | - | 215 | 250 | $\mu \mathrm{A}$ |
|  |  | Current Sensor | - | 7 | - | $\mu \mathrm{A}$ |
| PLL0 Oscillator (PLL0OSC) | IPLLOSC | Operating at 80 MHz | - | 1.75 | 1.86 | mA |
| Low-Power Oscillator (LPOSCO) | $\mathrm{I}_{\text {LPOSC }}$ | Operating at 20 MHz | - | 190 | - | $\mu \mathrm{A}$ |
|  |  | Operating at 2.5 MHz | - | 40 | - | $\mu \mathrm{A}$ |
| Low-Frequency Oscillator (LFOSCO) | ILFOSC | Operating at 16.4 kHz , $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 215 | - | nA |
|  |  | Operating at 16.4 kHz , $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | - | - | 500 | nA |

Notes:

1. Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted.
2. Currents are additive. For example, where $I_{D D}$ is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount.
3. Includes all peripherals that cannot have clocks gated in the Clock Control module.
4. Includes supply current from internal regulator and PLLOOSC ( $>20 \mathrm{MHz}$ ) or LPOSCO ( $<=20 \mathrm{MHz}$ ).
5. Flash execution numbers use 2 wait states for 80 MHz and 0 wait states at 20 MHz or less.
6. RAM execution numbers use 0 wait states for all frequencies.
7. IDAC output current and IVC input current not included.
8. Bias current only. Does not include dynamic current from oscillator running at speed.

## SiM3C1xx

Table 3.2. Power Consumption (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| External Oscillator (EXTOSCO) ${ }^{8}$ | $\mathrm{I}_{\text {extosc }}$ | FREQCN = 111 | - | 3.8 | 4.7 | mA |
|  |  | FREQCN = 110 | - | 840 | 950 | $\mu \mathrm{A}$ |
|  |  | FREQCN = 101 | - | 185 | 220 | $\mu \mathrm{A}$ |
|  |  | FREQCN $=100$ | - | 65 | 80 | $\mu \mathrm{A}$ |
|  |  | FREQCN $=011$ | - | 25 | 30 | $\mu A$ |
|  |  | FREQCN $=010$ | - | 10 | 15 | $\mu \mathrm{A}$ |
|  |  | FREQCN $=001$ | - |  | 10 | $\mu \mathrm{A}$ |
|  |  | FREQCN $=000$ |  | 3 | 8 | $\mu \mathrm{A}$ |
| SARADC0, SARADC1 | $\mathrm{I}_{\text {SARADC }}$ | Sampling at 1 Msps, highest power mode settings. |  | 1.2 | 1.5 | mA |
|  |  | Sampling at 250 ksps , lowest power mode settings |  | 390 | 510 | $\mu \mathrm{A}$ |
| Temperature Sensor | $\mathrm{I}_{\text {TSENSE }}$ | $\sqrt{4}$ | - | 75 | 105 | $\mu \mathrm{A}$ |
| Internal SAR Reference | $\mathrm{I}_{\text {REFFS }}$ | Normal Power Mode | - | 680 | 750 | $\mu \mathrm{A}$ |
|  |  | Low Power Mode | - | 160 | 190 | $\mu \mathrm{A}$ |
| VREF0 | $\mathrm{I}_{\text {REFP }}$ |  | - | 75 | 100 | $\mu \mathrm{A}$ |
| Comparator 0 (CMPO), <br> Comparator 1 (CMP1) | $\mathrm{I}_{\text {CMP }}$ | CMPMD $=11$ | - | 0.5 | - | $\mu \mathrm{A}$ |
|  |  | CMPMD $=10$ | - | 3 | - | $\mu \mathrm{A}$ |
|  |  | CMPMD $=01$ | - | 10 | - | $\mu \mathrm{A}$ |
|  |  | CMPMD $=00$ | - | 25 | - | $\mu \mathrm{A}$ |
| Capacitive Sensing (CAPSENSE0) | ICs | Continuous Conversions | - | 55 | 80 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \text { IDAC0 }^{7}, \\ & \text { IDAC1 }^{7} \end{aligned}$ | ${ }^{\text {IDAC }}$ |  | - | 75 | 90 | $\mu \mathrm{A}$ |
| IVC0 ${ }^{7}$ | IIVC | $\mathrm{I}_{\mathrm{I}}=0$ | - | 1.5 | 2.5 | $\mu \mathrm{A}$ |
| Voltage Supply Monitor (VMONO) | IVmon |  | - | 15 | 25 | $\mu \mathrm{A}$ |

## Notes:

1. Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted.
2. Currents are additive. For example, where $I_{D D}$ is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount.
3. Includes all peripherals that cannot have clocks gated in the Clock Control module.
4. Includes supply current from internal regulator and PLLOOSC ( $>20 \mathrm{MHz}$ ) or LPOSCO (<=20 MHz).
5. Flash execution numbers use 2 wait states for 80 MHz and 0 wait states at 20 MHz or less.
6. RAM execution numbers use 0 wait states for all frequencies.
7. IDAC output current and IVC input current not included.
8. Bias current only. Does not include dynamic current from oscillator running at speed.

Table 3.2. Power Consumption (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Flash Current on VDD |  |  |  |  |  |  |
| Write Operation | $\mathrm{I}_{\text {FLASH-W }}$ |  | - | - | 8 |  |
| Erase Operation | $\mathrm{I}_{\text {FLASH-E }}$ |  | - | - | 15 |  |
| Notes: <br> 1. Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted. <br> 2. Currents are additive. For example, where $\mathrm{I}_{\mathrm{DD}}$ is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount. <br> 3. Includes all peripherals that cannot have clocks gated in the Clock Control module. <br> 4. Includes supply current from internal regulator and PLLOOSC ( $>20 \mathrm{MHz}$ ) or LPOSCO (<=20 MHz). <br> 5. Flash execution numbers use 2 wait states for 80 MHz and 0 wait states at 20 MHz or less. <br> 6. RAM execution numbers use 0 wait states for all frequencies. <br> 7. IDAC output current and IVC input current not included. <br> 8. Bias current only. Does not include dynamic current from oscillator running at speed. |  |  |  |  |  |  |

Table 3.3. Power Mode Wake Up Times

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Mode 2 Wake Time | t $_{\text {PM2 }}$ |  | 4 | - | 5 | clocks |
| Power Mode 3 Fast Wake Time | t $_{\text {PM3FW }}$ |  |  | - | 425 | - |
| Power Mode 9 Wake Time | t $_{\text {PM9 }}$ |  |  | - | 12 | - |

## SiM3C1xx

Table 3.4. Reset and Supply Monitor

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| V <br> VD |  |  |  |  |  |  |
| (VDDHITHEN |  |  |  |  |  |  |

Table 3.5. On-Chip Regulators

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.3 V Regulator Characteristics (VREG0, Supplied from VREGIN Pin) |  |  |  |  |  |  |
| Output Voltage (at VDD pin) | $V_{\text {DDOUT }}$ | $\begin{gathered} 4 \leq V_{\text {REGIN }} \leq 5.5 \\ \text { BGDIS }=0, \text { SUSEN }=0 \end{gathered}$ | 3.15 | 3.3 | 3.4 |  |
|  |  | $\begin{gathered} 4 \leq \mathrm{V}_{\text {REGIN }} \leq 5.5 \\ \text { BGDIS }=0, \text { SUSEN }=1 \end{gathered}$ | 3.15 | 3.3 |  |  |
|  |  | $\begin{gathered} 4 \leq \mathrm{V}_{\text {REGIN }} \leq 5.5 \\ \text { BGDIS }=1, \text { SUSEN }=x \\ \text { IDDOUT }=500 \mu \mathrm{~A} \end{gathered}$ | 2.3 | 2.8 | $6$ | V |
|  |  | $\begin{gathered} 4 \leq \mathrm{V}_{\text {REGIN }} \leq 5.5 \\ \text { BGDIS }=1, \text { SUSEN }=x \\ \text { IDDOUT }=5 \mathrm{~mA} \end{gathered}$ | 2.1 | $2.65$ | 3.3 | V |
| Output Current (at VDD pin)* | ItDOUT | $\begin{gathered} 4 \leq V_{\text {REGIN }} \leq 5.5 \\ \text { BGDIS }=0, \text { SUSEN }=x \end{gathered}$ |  | - | 150 | mA |
|  |  | $\begin{gathered} 4 \leq \mathrm{V}_{\text {REGIN }} \leq 5.5 \\ \text { BGDIS }=1, \text { SUSEN }=x \end{gathered}$ |  | - | 5 | mA |
| Output Load Regulation | $V_{\text {DDLR }}$ | BGDIS $=0$ | - | 0.1 | 1 | $\mathrm{mV} / \mathrm{mA}$ |
| Output Capacitance | $\mathrm{C}_{\text {VDD }}$ | $\cdots$ | 1 | - | 10 | $\mu \mathrm{F}$ |

*Note: Total current VREG0 is capable of providing. Any current consumed by the SiM3C1xx reduces the current available to external devices powered from VDD.

## SiM3C1xx

Table 3.6. External Regulator

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage Range (at VREGIN) | $\mathrm{V}_{\text {REGIN }}$ |  | 3.0 | - | 3.6 | V |
| Output Voltage (at EXREGOUT) | $\mathrm{V}_{\text {EXREGOUT }}$ | Programmable in 100 mV steps | 1.8 | - | 3.6 | V |
| NPN Current Drive | $\mathrm{I}_{\text {NPN }}$ | 400 mV Dropout | 12 | - | - | mA |
| PNP Current Drive | $\mathrm{I}_{\text {PNP }}$ | $\begin{gathered} \mathrm{V}_{\text {EXREGBD }}>\mathrm{V}_{\text {REGIN }}{ }^{-} \\ 1.5 \mathrm{~V} \end{gathered}$ | -6 | - |  | mA |
| EXREGBD Voltage (PNP Mode) | $V_{\text {EXREGBD }}$ | $\mathrm{V}_{\text {REGIN }}>=3.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{V}_{\text {REGIN }}- \\ 2.0 \end{gathered}$ | , | - | V |
|  |  | $\mathrm{V}_{\text {REGIN }}<3.5 \mathrm{~V}$ | 1.5 | - | - | V |
| Standalone Mode Output Current | ${ }^{\text {EXTREGBD }}$ | 400 mV Dropout |  |  | 11.5 | mA |
| External Capacitance with External BJT | $\mathrm{C}_{\text {BJT }}$ |  | $4.7$ | - | - | $\mu \mathrm{F}$ |
| Standalone Mode Load Regulation | LR stand ALONE | $c$ | - | 1 | - | $\mathrm{mV} / \mathrm{mA}$ |
| Standalone Mode External Capacitance | $\mathrm{C}_{\text {StAND- }}$ ALONE | $N$ | 47 | - | - | nF |
| Current Limit Range | limit | $1 \Omega$ Sense Resistor | 10 | - | 720 | mA |
| Current Limit Accuracy |  | - | - | - | 10 | \% |
| Foldback Limit Accuracy |  | + | - | - | 20 | \% |
| Current Sense Resistor | $\mathrm{R}_{\text {SENSE }}$ |  | - | - | 1 | $\Omega$ |
| Internal Pull-Down | RPD |  | - | 5 | - | $\mathrm{k} \Omega$ |
| Internal Pull-Up | $R_{P U}$ |  | - | 10 | - | $\mathrm{k} \Omega$ |
| Current Sensor |  |  |  |  |  |  |
| Sensing Pin Voltage | $V_{\text {EXTREGSP }}$ <br> $V_{\text {EXtREGSN }}$ | Measured at EXTREGSP or EXTREGSN pin | 2.2 | - | $\mathrm{V}_{\text {REGIN }}$ | V |
| Differential Sensing Voltage | $\mathrm{V}_{\text {DIFF }}$ | $\begin{gathered} \left(V_{\text {EXTREGSP }}-\right. \\ \left.\mathrm{V}_{\text {EXTREGSN }}\right) \end{gathered}$ | 10 | - | 1600 | mV |
| Current at EXTREGSN Pin | $\mathrm{I}_{\text {EXTREGSN }}$ |  | - | 8 | - | $\mu \mathrm{A}$ |
| Currentat EXTREGSP Pin | $l_{\text {EXTREGSP }}$ |  | - | $\begin{gathered} \begin{array}{c} V_{\text {DIFF }} \times 200 \\ +12 \end{array} \\ \hline \end{gathered}$ | - | $\mu \mathrm{A}$ |

Table 3.7. Flash Memory

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Write Time $^{1}$ | t $_{\text {WRITE }}$ | One 16-bit Half Word | 20 | 21 | 22 | $\mu \mathrm{~s}$ |
| Erase Time $^{1}$ | $\mathrm{t}_{\text {ERASE }}$ | One Page | 20 | 21 | 22 | ms |
|  | $\mathrm{t}_{\text {ERALL }}$ | Full Device | 20 | 21 | 22 | ms |
| V $_{\text {DD }}$ Voltage During Programming | $\mathrm{V}_{\text {PROG }}$ |  | 1.8 | - | 3.6 | V |
| Endurance (Write/Erase Cycles) | $\mathrm{N}_{\text {WE }}$ |  | 20 k | 100 k |  | Cycles |
| Retention $^{2}$ | $\mathrm{t}_{\text {RET }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 1 \mathrm{k}$ Cycles | 10 | 100 |  | Years |

Notes:

1. Does not include sequencing time before and after the write/erase operation, which may take up to $35 \mu \mathrm{~s}$. During a sequential write operation, this extra time is only taken prior to the first write and after the last write.
2. Additional Data Retention Information is published in the Quarterly Quality and Reliability Report.

Table 3.8. Internal Oscillators

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Phase-Locked Loop (PLLOOSC) |  |  |  |  |  |  |
| Calibrated Output Frequency* | $\mathrm{f}_{\text {PLLOOSC }}$ | Full Temperature and Supply Range | 77 | 79 | 80 | MHz |
| Power Supply Sensitivity* | PSS ${ }_{\text {PLLOOSC }}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ & \text { Fout }=79 \mathrm{MHz} \end{aligned}$ | - | 430 | - | ppm/V |
| Temperature Sensitivity* | TS PLLoosc | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \\ \text { Fout }=79 \mathrm{MHz} \end{gathered}$ | - | 95 | - | ppm $/{ }^{\circ} \mathrm{C}$ |
| Adjustable Output Frequency Range | fpLLOOSC |  | 23 | - | 80 | MHz |
| Lock Time | $t_{\text {pLLoLOCK }}$ | $\begin{gathered} \mathrm{f}_{\mathrm{REF}}=20 \mathrm{MHz}, \\ \mathrm{f}_{\mathrm{PLLOOSC}}=80 \mathrm{MHz}, \\ \mathrm{M}=24, \mathrm{~N}=99, \\ \text { LOCKTH }=0 \end{gathered}$ | - | 1.7 | - | $\mu \mathrm{s}$ |
|  |  | $\begin{gathered} \mathrm{f}_{\text {REF }}=32 \mathrm{kHz}, \\ \mathrm{f}_{\text {PLLOOSC }}=80 \mathrm{MHz}, \\ \mathrm{M}=0, \mathrm{~N}=2440, \\ \text { LOCKTH }=0 \end{gathered}$ | - | 91 | - | $\mu \mathrm{s}$ |

*Note: PLLOOSC in free-running oscillator mode.

## SiM3C1xx

Table 3.8. Internal Oscillators (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low Power Oscillator (LPOSC0) |  |  |  |  |  |  |
| Oscillator Frequency | $\mathrm{f}_{\text {LPOSC }}$ | Full Temperature and Supply Range | 19 | 20 | 21 | MHz |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | 19.5 | 20 | 20.5 | MHz |
| Divided Oscillator Frequency | $\mathrm{f}_{\text {LPOSCD }}$ | Full Temperature and Supply Range | 2.375 | 2.5 | 2.625 |  |
| Power Supply Sensitivity | PSS ${ }_{\text {LPOSC }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - |  | - | \%/V |
| Temperature Sensitivity | TS ${ }_{\text {LPOSC }}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | - | 55 | - | ppm $/{ }^{\circ} \mathrm{C}$ |
| Low Frequency Oscillator (LFOSCO) |  |  |  |  |  |  |
| Oscillator Frequency | $\mathrm{f}_{\text {LFOSC }}$ | Full Temperature and Supply Range | $13.4$ | 16.4 | 19.7 | kHz |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | 15.8 | 16.4 | 17.3 | kHz |
| Power Supply Sensitivity | PSS ${ }_{\text {LFOSC }}$ | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ | - | 2.4 | - | \%/V |
| Temperature Sensitivity | TS ${ }_{\text {LFOSC }}$ | $V_{D D}=3.3 \mathrm{~V}$ | - | 0.2 | - | \% $/{ }^{\circ} \mathrm{C}$ |
| RTC0 Oscillator (RTC00SC) |  |  |  |  |  |  |
| Missing Clock Detector Trigger Frequency | $\mathrm{f}_{\text {RTCMCD }}$ | T | - | 8 | 15 | kHz |
| RTC Robust Duty Cycle Range | $\mathrm{DC}_{\text {RTC }}$ |  | 25 | - | 55 | \% |
| *Note: PLLOOSC in free-running oscillator mode. |  |  |  |  |  |  |

Table 3.9. External Oscillator

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| External Input CMOS Clock <br> Frequency* | $\mathrm{f}_{\mathrm{CMOS}}$ |  | 0 | - | 50 | MHz |
| External Input CMOS Clock High Time | $\mathrm{t}_{\mathrm{CMOSH}}$ |  | 9 | - | - | ns |
| External Input CMOS Clock Low Time | $\mathrm{t}_{\mathrm{CMOSL}}$ |  | 9 | - | - | ns |
| External Crystal Clock Frequency | $\mathrm{f}_{\text {XTAL }}$ |  | 0.01 | - | 30 | MHz |

*Note: Minimum of 10 kHz during debug operations.

Table 3.10. SAR ADC

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution | $\mathrm{N}_{\text {bits }}$ | 12 Bit Mode | 12 |  |  | Bits |
|  |  | 10 Bit Mode | 10 |  |  | Bits |
| Supply Voltage Requirements (VDD) | $V_{\text {ADC }}$ | High Speed Mode | 2.2 | - | 3.6 | V |
|  |  | Low Power Mode | 1.8 | - | 3.6 | , |
| Throughput Rate (High Speed Mode) | $\mathrm{f}_{\text {S }}$ | 12 Bit Mode | - | - | 250 | ksps |
|  |  | 10 Bit Mode | - |  | 1 | Msps |
| Throughput Rate (Low Power Mode) | $\mathrm{f}_{\text {S }}$ | 12 Bit Mode | - |  | 62.5 | ksps |
|  |  | 10 Bit Mode |  | - | 250 | ksps |
| Tracking Time | $\mathrm{t}_{\text {TRK }}$ | High Speed Mode | $230-$ |  | - | ns |
|  |  | Low Power Mode | 450 | - | - | ns |
| SAR Clock Frequency | $\mathrm{f}_{\text {SAR }}$ | High Speed Mode | - | - | 16.24 | MHz |
|  |  | Low Power Mode | - | - | 4 | MHz |
| Conversion Time | $\mathrm{t}_{\text {CNV }}$ | 10-Bit Conversion, <br> SAR Clock $=16 \mathrm{MHz}$, <br> APB Clock $=40 \mathrm{MHz}$ | 762.5 |  |  | ns |
| Sample/Hold Capacitor | $\mathrm{C}_{\text {SAR }}$ | Gain = 1 | - | 5 | - | pF |
|  |  | $\text { Gain }=0.5$ | - | 2.5 | - | pF |
| Input Pin Capacitance | $\mathrm{C}_{\mathrm{IN}}$ | High Quality Inputs | - | 18 | - | pF |
|  |  | Normal Inputs | - | 20 | - | pF |
| Input Mux Impedance |  | High Quality Inputs | - | 300 | - | $\Omega$ |
|  |  | Normal Inputs | - | 550 | - | $\Omega$ |
| Voltage Reference Range | $\mathrm{V}_{\text {REF }}$ |  | 1 | - | $V_{\text {D }}$ | V |
| Input Voltage Range ${ }^{1}$ | $\mathrm{V}_{\text {IN }}$ | Gain $=1$ | 0 | - | $\mathrm{V}_{\text {REF }}$ | V |
|  |  | Gain $=0.5$ | 0 | - | 2 XV VEF | V |
| Power Supply Rejection Ratio | $\mathrm{PSRR}_{\text {ADC }}$ |  | - | 70 | - | dB |
| DC Performance |  |  |  |  |  |  |
| Integral Nonlinearity | INL | 12 Bit Mode ${ }^{2}$ | - | $\pm 1$ | $\pm 1.9$ | LSB |
|  |  | 10 Bit Mode | - | $\pm 0.2$ | $\pm 0.5$ | LSB |

Notes:

1. Absolute input pin voltage is limited by the lower of the supply at VDD and VIO.
2. INL and DNL specifications for 12 -bit mode do not include the first or last four ADC codes.
3. The maximum code in 12 -bit mode is $0 x F F F C$. The Slope Error is referenced from the maximum code.

## SiM3C1xx

Table 3.10. SAR ADC (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Nonlinearity (Guaranteed Monotonic) | DNL | 12 Bit Mode ${ }^{2}$ | -1 | $\pm 0.7$ | 1.8 | LSB |
|  |  | 10 Bit Mode | - | $\pm 0.2$ | $\pm 0.5$ | LSB |
| Offset Error (using VREFGND) | $\mathrm{E}_{\text {OFF }}$ | 12 Bit Mode, VREF $=2.4 \mathrm{~V}$ | -2 | 0 | 2 | LSB |
|  |  | 10 Bit Mode, VREF $=2.4 \mathrm{~V}$ | -1 | 0 | 1 | LSB |
| Offset Temperatue Coefficient | TC ${ }_{\text {OFF }}$ |  | - | 0.004 |  | $\mathrm{SB} /{ }^{\circ} \mathrm{C}$ |
| Slope Error ${ }^{3}$ | $\mathrm{E}_{\mathrm{M}}$ | 12 Bit Mode | -0.07 | -0.02 | 0.02 | \% |
| Dynamic Performance with 10 kHz Sine Wave Input 1 dB below full scale, Max throughput |  |  |  |  |  |  |
| Signal-to-Noise | SNR | 12 Bit Mode | 62 |  | - | dB |
|  |  | 10 Bit Mode |  | 60 | - | dB |
| Signal-to-Noise Plus Distortion | SNDR | 12 Bit Mode | 62) | 66 | - | dB |
|  |  | 10 Bit Mode | 58 | 60 | - | dB |
| Total Harmonic Distortion (Up to 5th Harmonic) | THD | 12 Bit Mode | - | 78 | - | dB |
|  |  | 10 Bit Mode | - | 77 | - | dB |
| Spurious-Free Dynamic Range | SFDR | 12 Bit Mode | - | -79 | - | dB |
|  |  | 10 Bit Mode | - | -74 | - | dB |
| Notes: <br> 1. Absolute input pin voltage is limited by the lower of the supply at VDD and VIO. <br> 2. INL and DNL specifications for 12 -bit mode do not include the first or last four ADC codes. <br> 3. The maximum code in 12 -bit mode is $0 \times F F F C$. The Slope Error is referenced from the maximum code. |  |  |  |  |  |  |

Table 3.11. IDAC

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Static Performance |  |  |  |  |  |  |
| Resolution | $\mathrm{N}_{\text {bits }}$ |  | 10 |  |  | Bits |
| Integral Nonlinearity | INL |  | - | $\pm 0.5$ | $\pm 2$ | LSB |
| Differential Nonlinearity (Guaranteed Monotonic) | DNL |  | - | $\pm 0.5$ | $\pm 1 \bigcirc \text { LSB }$ |  |
| Output Compliance Range | $\mathrm{V}_{\text {OCR }}$ |  | - | - | $\mathrm{V}_{\mathrm{DD}}-$ | V |
| Full Scale Output Current | lout | 2 mA Range | 2.0 | 2.046 | 2.10 | mA |
|  |  | 1 mA Range | 0.99 | 1.023 | 1.05 | mA |
|  |  | 0.5 mA Range | $493-511.5$ |  | 525 | $\mu \mathrm{A}$ |
| Offset Error | $\mathrm{E}_{\text {OFF }}$ |  |  | 250 | - | nA |
| Full Scale Error Tempco | TC FS | 2 mA Range |  | 100 | - | ppm $/{ }^{\circ} \mathrm{C}$ |
| VDD Power Supply Rejection Ratio |  | 2 mA Range | $\checkmark$ | -220 | - | ppm/V |
| Test Load Impedance (to $\mathrm{V}_{\text {SS }}$ ) | $\mathrm{R}_{\text {TEST }}$ |  | - | 1 | - | $\mathrm{k} \Omega$ |
| Dynamic Performance |  |  |  |  |  |  |
| Output Settling Time to 1/2 LSB |  | min output to max output | - | 1.2 | - | $\mu \mathrm{s}$ |
| Startup Time |  |  | - | 3 | - | $\mu \mathrm{s}$ |

## SiM3C1xx

Table 3.12. Capacitive Sense

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Single Conversion Time (Default Configuration) | $\mathrm{t}_{\text {single }}$ | 12-bit Mode | - | 25 | - | $\mu \mathrm{s}$ |
|  |  | 13-bit Mode | - | 27 | - | $\mu \mathrm{s}$ |
|  |  | 14-bit Mode | - | 29 | - | Hs |
|  |  | 16-bit Mode | - | 33 |  | $\mu \mathrm{s}$ |
| Maximum External Capacitive Load | $\mathrm{C}_{\mathrm{L}}$ | Highest Gain Setting (default) | - | 45 |  | pF |
|  |  | Lowest Gain Setting | - |  |  | pF |
| Maximum External Series Impedance | $\mathrm{C}_{\mathrm{L}}$ | Highest Gain Setting (default) | - |  |  | $\mathrm{k} \Omega$ |

Table 3.13. Current-to-Voltage Converter (IVC)


Table 3.14. Voltage Reference Electrical Characteristics
$V_{D D}=1.8$ to $3.6 \mathrm{~V},-40$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Internal Fast Settling Reference |  |  |  |  |  |  |
| Output Voltage | $V_{\text {REFFS }}$ | $\begin{gathered} -40 \text { to }+85^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{DD}}=1.8-3.6 \mathrm{~V} \end{gathered}$ | 1.62 | 1.65 | 1.68 |  |
| Temperature Coefficient | TC REFFS |  | - | 50 | - | ppm $/{ }^{\circ} \mathrm{C}$ |
| Turn-on Time | $\mathrm{t}_{\text {REFFS }}$ |  | - | - | 1.5 | $\mu \mathrm{s}$ |
| Power Supply Rejection | PSRR ${ }_{\text {REFFS }}$ |  | - | 400 | - | ppm/V |
| On-Chip Precision Reference (VREFO) |  |  |  |  |  |  |
| Valid Supply Range | $V_{D D}$ | VREF2X = 0 | 1.8 | - | 3.6 | V |
|  |  | VREF2X $=1$ | 2.7 | - | 3.6 | V |
| Output Voltage | $\mathrm{V}_{\text {REFP }}$ | $25^{\circ} \mathrm{C}$ ambient, VREF2X = 0 | $1.195$ | 1.2 | 1.205 | V |
|  |  | $25^{\circ} \mathrm{C}$ ambient, VREF2X = 1 | 2.39 | 2.4 | 2.41 | V |
| Short-Circuit Current | Isc |  | - | - | 10 | mA |
| Temperature Coefficient | TC VREFP | , | - | 25 | - | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Load Regulation | LR VREFP | Load $=0$ to $200 \mu \mathrm{~A}$ to VREFGND | - | 4.5 | - | ppm/4A |
| Load Capacitor | $\mathrm{C}_{\text {VREFP }}$ | Load $=0$ to $200 \mu \mathrm{~A}$ to VREFGND | 0.1 | - | - | $\mu \mathrm{F}$ |
| Turn-on Time | tVREFPON | $4.7 \mu \mathrm{~F}$ tantalum, $0.1 \mu \mathrm{~F}$ ceramic bypass | - | 3.8 | - | ms |
|  |  | $0.1 \mu \mathrm{~F}$ ceramic bypass | - | 200 | - | $\mu \mathrm{s}$ |
| Power Supply Rejection | PSRRVREFP | VREF2X = 0 | - | 320 | - | ppm/V |
|  |  | VREF2X = 1 | - | 560 | - | ppm/V |
| External Reference |  |  |  |  |  |  |
| Input Current | $\mathrm{I}_{\text {EXTREF }}$ | $\begin{gathered} \text { Sample Rate }=250 \mathrm{ksps} ; \\ \text { VREF }=3.0 \mathrm{~V} \end{gathered}$ | - | 5.25 | - | $\mu \mathrm{A}$ |

## SiM3C1xx

Table 3.15. Temperature Sensor

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Offset | $\mathrm{V}_{\mathrm{OFF}}$ | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ | - | 760 | - | mV |
| Offset Error* | $\mathrm{E}_{\mathrm{OFF}}$ | $\mathrm{T}_{\mathrm{A}}=0^{\circ}{ }^{\circ} \mathrm{C}$ | - | $\pm 14$ | - | mV |
| Slope | M |  | - | 2.8 | - | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Slope Error** |  | - | $\pm 120$ | - | $\mathrm{MV} /{ }^{\circ} \mathrm{C}$ |  |
| Linearity | $\mathrm{E}_{\mathrm{M}}$ |  | - | 1 |  | ${ }^{\circ} \mathrm{C}$ |
| Turn-on Time |  |  | - | 1.8 | - | $\mu \mathrm{s}$ |
| *Note: Represents one standard deviation from the mean. |  |  |  |  |  |  |

Table 3.16. Comparator

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Response Time, CMPMD $=00$ (Highest Speed) | $\mathrm{t}_{\text {RESPO }}$ | +100 mV Differential | - | 100 | - | ns |
|  |  | -100 mV Differential | - | 150 | - | ns |
| Response Time, CMPMD = 11 (Lowest Power) | $\mathrm{t}_{\text {RESP3 }}$ | +100 mV Differential | - | 1.4 | - | us |
|  |  | -100 mV Differential | - | 3.5 |  | $\mu \mathrm{s}$ |
| Positive Hysteresis Mode 0 (CPMD = 00) | $\mathrm{HYS}_{\text {CP+ }}$ | CMPHYP $=00$ | - | 0.4 |  | mV |
|  |  | CMPHYP = 01 | - |  | - | mV |
|  |  | CMPHYP = 10 | - |  |  | mV |
|  |  | CMPHYP = 11 | - | 33 | - | mV |
| Negative Hysteresis Mode 0 (CPMD = 00) | $\mathrm{HYS}_{\text {CP- }}$ | CMPHYN = 00 |  | 0.4 | - | mV |
|  |  | CMPHYN = 01 | - | -8 | - | mV |
|  |  | CMPHYN = 10 | - | -16 | - | mV |
|  |  | CMPHYN = 11 | - | -33 | - | mV |
| Positive Hysteresis Mode 1 (CPMD = 01) | $\mathrm{HYS}_{\text {CP+ }}$ | CMPHYP $=00$ | - | 0.5 | - | mV |
|  |  | CMPHYP = 01 | - | 6 | - | mV |
|  |  | CMPHYP = 10 | - | 12 | - | mV |
|  |  | CMPHYP = 11 | - | 24 | - | mV |
| Negative Hysteresis Mode 1 (CPMD = 01) | $\mathrm{HYS}_{\mathrm{CP}}-$ | CMPHYN $=00$ | - | 0.5 | - | mV |
|  |  | CMPHYN $=01$ | - | -6.0 | - | mV |
|  |  | CMPHYN = 10 | - | -12 | - | mV |
|  |  | CMPHYN = 11 | - | -24 | - | mV |
| Positive Hysteresis Mode 2 (CPMD = 10) | $\mathrm{HYS}_{\mathrm{CP}+}$ | CMPHYP = 00 | - | 0.6 | - | mV |
|  |  | CMPHYP = 01 | - | 4.5 | - | mV |
|  |  | CMPHYP = 10 | - | 9.5 | - | mV |
|  |  | CMPHYP = 11 | - | 19 | - | mV |
| Negative Hysteresis Mode 2 (CPMD = 10) | $\mathrm{HYS}_{\text {CP- }}$ | CMPHYN $=00$ | - | 0.6 | - | mV |
|  |  | CMPHYN $=01$ | - | -4.5 | - | mV |
|  |  | CMPHYN = 10 | - | -9.5 | - | mV |
|  |  | CMPHYN = 11 | - | -19 | - | mV |

## SiM3C1xx

Table 3.16. Comparator (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Positive Hysteresis Mode 3 (CPMD = 11) | $\mathrm{HYS}_{\text {CP+ }}$ | CMPHYP = 00 | - | 1.4 | - | mV |
|  |  | CMPHYP = 01 | - | 4 | - | mV |
|  |  | CMPHYP = 10 | - | 8 | - | mV |
|  |  | CMPHYP = 11 | - | 16 | - | mV |
| Negative Hysteresis Mode 3 (CPMD = 11) | $\mathrm{HYS}_{\text {CP- }}$ | CMPHYN = 00 | - | 1.4 | - | mV |
|  |  | CMPHYN = 01 | - | -4 | -1) | mV |
|  |  | CMPHYN = 10 | - |  |  | mV |
|  |  | CMPHYN = 11 | - | -16 |  | mV |
| Input Range (CP+ or CP-) | $\mathrm{V}_{\text {IN }}$ |  | -0.25 | - | $\mathrm{V}_{\mathrm{DD}}+0.25$ | V |
| Input Pin Capacitance | $\mathrm{C}_{\text {CP }}$ | PB2 Pins |  | 7.5 | - | pF |
|  |  | PB3 Pins |  | 10.5 | - | pF |
| Common-Mode Rejection Ratio | $\mathrm{CMRR}_{\text {CP }}$ |  |  | 75 | - | dB |
| Power Supply Rejection Ratio | $\mathrm{PSRR}_{\text {CP }}$ |  | - | 72 | - | dB |
| Input Offset Voltage | $\mathrm{V}_{\text {OFF }}$ |  | -10 | 0 | 10 | mV |
| Input Offset Tempco | TC ${ }_{\text {OFF }}$ |  | - | 3.5 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Reference DAC Resolution | $\mathrm{N}_{\text {Bits }}$ | , | 6 |  |  | bits |

Table 3.17. Port I/O

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standard I/O (PB0, PB1, and PB2), 5 V Tolerant I/O (PB3), and RESET |  |  |  |  |  |  |
| Output High Voltage* | $\mathrm{V}_{\mathrm{OH}}$ | Low Drive, $\mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | $\mathrm{V}_{1 \mathrm{O}}-0.7$ | - | - | V |
|  |  | High Drive, $\mathrm{I}_{\mathrm{OH}}=-5 \mathrm{~mA}$ | $\mathrm{V}_{10}-0.7$ | - | - | $V$ |
| Output Low Voltage* | $\mathrm{V}_{\mathrm{OL}}$ | Low Drive, $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ | - | - | 0.6 | V |
|  |  | High Drive, $\mathrm{I}_{\mathrm{OL}}=12.5 \mathrm{~mA}$ | - | - |  | V |
| Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | $1.8 \leq \mathrm{V}_{\text {IO }} \leq 2.0$ | $0.7 \times \mathrm{V}_{10}$ |  |  | V |
|  |  | $2.0 \leq \mathrm{V}_{\text {IO }} \leq 3.6$ | $\mathrm{V}_{10}-0.6$ |  | - | V |
| Input Low Voltage | $\mathrm{V}_{\mathrm{IL}}$ |  | - | - | 0.6 | V |
| Pin Capacitance | $\mathrm{ClO}_{10}$ | PB0, PB1 and PB2 Pins | - | 4 | - | pF |
|  |  | PB3 Pins | - | 7 | - | pF |
| Weak Pull-Up Current (Input Voltage = 0 V) | $\mathrm{I}_{\mathrm{PU}}$ | $\mathrm{V}_{1 \mathrm{O}}=1.8$ | -6 | -3.5 | -2 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {IO }}=3.6$ | -30 | -20 | -10 | $\mu \mathrm{A}$ |
| Input Leakage <br> (Pullups off or Analog) | ILK | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IO }}$ | -1 | - | 1 | $\mu \mathrm{A}$ |
| Input Leakage Current of Port Bank $3 \mathrm{I} / \mathrm{O}, \mathrm{V}_{\mathbf{I N}}$ above $\mathrm{V}_{\mathrm{IO}}$ | I | $\mathrm{V}_{10}<\mathrm{V}_{1 \mathrm{IN}}<\mathrm{V}_{10}+2.0 \mathrm{~V}$ (pins without EXREG functions) | 0 | 5 | 150 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IO }}<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {REGIN }}$ (pins with EXREG functions) | 0 | 5 | 150 | $\mu \mathrm{A}$ |
| High Drive I/O (PB4) |  |  |  |  |  |  |
| Output High Voltage |  | Standard Mode, Low Drive, $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | $\mathrm{V}_{\text {IOHD }}-0.7$ | - | - | V |
|  |  | Standard Mode, High Drive, $\mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | $\mathrm{V}_{\text {IOHD }}-0.7$ | - | - | V |
| Output Low Voltage | $\mathrm{V}_{\mathrm{OL}}$ | Standard Mode, Low Drive, $\mathrm{I}_{\mathrm{OH}}=3 \mathrm{~mA}$ | - | - | 0.6 | V |
|  |  | Standard Mode, High Drive, $\mathrm{I}_{\mathrm{OH}}=12.5 \mathrm{~mA}$ | - | - | 0.6 | V |
| Output Rise Time | $\mathrm{t}_{\mathrm{R}}$ | Slew Rate Mode 0, $\mathrm{V}_{\text {IOHD }}=5 \mathrm{~V}$ | - | 50 | - | ns |
|  |  | Slew Rate Mode 1, $\mathrm{V}_{\text {IOHD }}=5 \mathrm{~V}$ | - | 300 | - | ns |
|  |  | Slew Rate Mode 2, $\mathrm{V}_{\text {IOHD }}=5 \mathrm{~V}$ | - | 1 | - | $\mu \mathrm{s}$ |
|  |  | Slew Rate Mode 3, $\mathrm{V}_{\mathrm{IOHD}}=5 \mathrm{~V}$ | - | 3 | - | $\mu \mathrm{s}$ |

*Note: $\overline{\operatorname{RESET}}$ does not drive to logic high. Specifications for $\overline{\operatorname{RESET}} \mathrm{V}_{\mathrm{OL}}$ adhere to the low drive setting.

## SiM3C1xx

Table 3.17. Port I/O (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Fall Time | $\mathrm{t}_{\mathrm{F}}$ | Slew Rate Mode 0, $\mathrm{V}_{\text {IOHD }}=5 \mathrm{~V}$ | - | 50 | - | ns |
|  |  | Slew Rate Mode 1, $\mathrm{V}_{\text {IOHD }}=5 \mathrm{~V}$ | - | 300 | - | ns |
|  |  | Slew Rate Mode 2, $\mathrm{V}_{\mathrm{IOHD}}=5 \mathrm{~V}$ | - | 1 |  |  |
|  |  | Slew Rate Mode 3, $\mathrm{V}_{\text {IOHD }}=5 \mathrm{~V}$ | - | 3 |  | $\mu \mathrm{s}$ |
| Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | $1.8 \mathrm{~V} \leq \mathrm{V}_{\text {IOHD }} \leq 2.0 \mathrm{~V}$ | $0.7 \times \mathrm{V}_{\text {IOHD }}$ |  |  | V |
|  |  | $2.0 \mathrm{~V} \leq \mathrm{V}_{\text {IOHD }} \leq 6 \mathrm{~V}$ | $\mathrm{V}_{\text {IOHD }}-0.6$ |  | - | V |
| Input Low Voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.6 | V |
| N-Channel Sink Current Limit $\begin{aligned} & \left(2.7 \mathrm{~V} \leq \mathrm{V}_{\text {IOHD }} \leq 6 \mathrm{~V},\right. \\ & \left.\mathrm{V}_{\mathrm{OL}}=0.8 \mathrm{~V}\right) \end{aligned}$ <br> See Figure 3.1 | $\mathrm{I}_{\text {SINKL }}$ | Mode 0 |  | 1.75 | - | mA |
|  |  | Mode 1 | - | 2.5 | - |  |
|  |  | Mode 2 | $\underline{-}$ | 3.5 | - |  |
|  |  | Mode 3 | - | 4.75 | - |  |
|  |  | Mode 4 | - | 7 | - |  |
|  |  | Mode 5 | - | 9.5 | - |  |
|  |  | Mode 6 | - | 14 | - |  |
|  |  | Mode 7 | - | 18.75 | - |  |
|  |  | Mode 8 | - | 28.25 | - |  |
|  |  | Mode 9 | - | 37.5 | - |  |
|  |  | Mode 10 | - | 56.25 | - |  |
|  |  | Mode 11 | - | 75 | - |  |
|  |  | Mode 12 | - | 112.5 | - |  |
|  |  | Mode 13 | - | 150 | - |  |
|  |  | Mode 14 | - | 225 | - |  |
|  |  | Mode 15 | - | 300 | - |  |
| Total N-Channel Sink Current on P4.0-P4.5 (DC) | $\mathrm{I}_{\text {SINKLT }}$ |  | - | - | 400 | mA |

*Note: $\overline{\text { RESET }}$ does not drive to logic high. Specifications for RESET $\mathrm{V}_{\mathrm{OL}}$ adhere to the low drive setting.

Table 3.17. Port I/O (Continued)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| P-Channel Source Current Limit $(2.7 \mathrm{~V} \leq \mathrm{VIOHD} \leq 6 \mathrm{~V},$ $\left.\mathrm{V}_{\mathrm{OH}}=\overline{\mathrm{V} I O H D}-\overline{0} .8 \mathrm{~V}\right)$ <br> See Figure 3.2 | $\mathrm{I}_{\text {SRCL }}$ | Mode 0 | - | 0.8 | - | mA |
|  |  | Mode 1 | - | 1.25 | - |  |
|  |  | Mode 2 | - | 1.75 | - |  |
|  |  | Mode 3 | - | 2.5 |  |  |
|  |  | Mode 4 | - | 3.5 |  |  |
|  |  | Mode 5 | - | 4.75 |  |  |
|  |  | Mode 6 | - | 7 | - |  |
|  |  | Mode 7 | - | 9.5 |  |  |
|  |  | Mode 8 | - | 14 | - |  |
|  |  | Mode 9 | - | 18.75 | - |  |
|  |  | Mode 10 |  | 28.25 | - |  |
|  |  | Mode 11 | - | 37.5 | - |  |
|  |  | Mode 12 | - | 56.25 | - |  |
|  |  | Mode 13 | - | 75 | - |  |
|  |  | Mode 14 | - | 112.5 | - |  |
|  |  | Mode 15 | - | 150 | - |  |
| Total P-Channel Source Current on P4.0-P4.5 (DC) | $\mathrm{I}_{\text {SRCLT }}$ |  | - | - | 400 | mA |
| Pin Capacitance | $\mathrm{C}_{10}$ |  | - | 30 | - | pF |
| Weak Pull-Up Current in Low Volt- | Ipu | $\mathrm{V}_{\mathrm{IOHD}}=1.8 \mathrm{~V}$ | -6 | -3.5 | -2 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IOHD }}=3.6 \mathrm{~V}$ | -30 | -20 | -10 | $\mu \mathrm{A}$ |
| Weak Pull-Up Current in High Voltage Mode |  | $\mathrm{V}_{\text {IOHD }}=2.7 \mathrm{~V}$ | -15 | -10 | -5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IOHD }}=6 \mathrm{~V}$ | -30 | -20 | -10 | $\mu \mathrm{A}$ |
| Input Leakage (Pullups off) | ILK |  | -1 | - | 1 | $\mu \mathrm{A}$ |

*Note: $\overline{\text { RESET }}$ does not drive to logic high. Specifications for $\overline{\text { RESET }} \mathrm{V}_{\mathrm{OL}}$ adhere to the low drive setting.

## SiM3C1xx



Figure 3.1. Maximum Sink Current vs. PB4.x Pin Voltage


Figure 3.2. Maximum Source Current vs. PB4.x Pin Voltage

### 3.2. Thermal Conditions

Table 3.18. Thermal Conditions

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Thermal Resistance* | $\theta_{\mathrm{JA}}$ | LGA-92 Packages | - | 35 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | TQFP-80 Packages | - | 40 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | QFN-64 Packages | - | 25 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | TQFP-64 Packages | - | 30 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | QFN-40 Packages | - | 30 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| *Note: Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. |  |  |  |  |  |  |

### 3.3. Absolute Maximum Ratings

Stresses above those listed under Table 3.19 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 3.19. Absolute Maximum Ratings

| Parameter | Symbol | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Ambient Temperature Under Bias | $\mathrm{T}_{\text {BIAS }}$ | $\cdots$ | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\text {STG }}$ | - | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Voltage on VDD | $V_{D D}$ | , | $\mathrm{V}_{\mathrm{SS}}-0.3$ | 4.2 | V |
| Voltage on VREGIN | $\mathrm{V}_{\text {REGIN }}$ | EXTVREG0 Not Used | $\mathrm{V}_{S S}-0.3$ | 6.0 | V |
|  |  | EXTVREG0 Used | $V_{S S}-0.3$ | 3.6 | V |
| Voltage on VIO | $V_{10}$ |  | $\mathrm{V}_{\mathrm{SS}}-0.3$ | 4.2 | V |
| Voltage on VIOHD | $\mathrm{V}_{\text {IOHD }}$ |  | $V_{S S}=0.3$ | 6.5 | V |
| Voltage on I/O pins, non Port Bank 3 I/O | $\mathrm{V}_{\text {IN }}$ | $\overline{R E S E T}, \mathrm{~V}_{10} \geq 3.3 \mathrm{~V}$ | $\mathrm{V}_{\text {SS }}-0.3$ | 5.8 | V |
|  |  | RESET, $\mathrm{V}_{10}<3.3 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{SS}}-0.3$ | $\mathrm{V}_{10}+2.5$ | V |
|  |  | Port Bank 0, 1, and $2 \mathrm{I} / \mathrm{O}$ | $V_{S S}-0.3$ | $\mathrm{V}_{10}+0.3$ | V |
|  |  | Port Bank 4 I/O | $\mathrm{V}_{\text {SSHD }}-0.3$ | $\mathrm{V}_{\text {IOHD }}+0.3$ | V |

*Note: VSS and VSSHD provide separate return current paths for device supplies, but are not isolated. They must always be connected to the same potential on board.

## SiM3C1xx

Table 3.19. Absolute Maximum Ratings (Continued)

| Parameter | Symbol | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage on I/O pins, Port Bank 3 I/O | $\mathrm{V}_{\mathrm{IN}}$ | $\begin{aligned} & \text { SiM3C1x7, PB3.0- } \\ & \text { PB3.7, } V_{I O} \geq 3.3 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {SS }}-0.3$ | 5.8 | V |
|  |  | $\begin{aligned} & \text { SiM3C1x7, PB3.0- } \\ & \text { PB3.7, } V_{10}<3.3 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {SS }}-0.3$ | $\mathrm{V}_{10}+2.5$ |  |
|  |  | SiM3C1x7, PB3.8PB3. 11 | $\mathrm{V}_{\text {SS }}-0.3$ | Lowest of $V_{10}+2.5$ <br> $\mathrm{V}_{\text {REGIN }}+0.3$, or 5.8 | V |
|  |  | $\begin{aligned} & \text { SiM3C1x6, PB3.0- } \\ & \text { PB3.5, } V_{I O} \geq 3.3 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {SS }}-0.3$ | 5.8 | V |
|  |  | $\begin{aligned} & \text { SiM3C1x6, PB3.0- } \\ & \text { PB3.5, } V_{10}<3.3 \mathrm{~V} \end{aligned}$ | $V_{S S}-0.3$ | $\mathrm{V}_{10}+2.5$ | V |
|  |  | SiM3C1x6, PB3.6PB3.9 | $\mathrm{V}_{\text {SS }}-0.3$ | $\begin{gathered} \text { Lowest of } \\ V_{\text {IO }}+2.5, \\ V_{\text {REGIN }}+0.3, \\ \text { or } 5.8 \end{gathered}$ | V |
|  |  | SiM3C1×4,PB3.0PB3.3 | $\mathrm{V}_{\text {SS }}-0.3$ | $\begin{gathered} \text { Lowest of } \\ \mathrm{V}_{\mathrm{IO}}+2.5, \\ \mathrm{~V}_{\mathrm{REGIN}}+0.3, \\ \text { or } 5.8 \end{gathered}$ | V |
| Total Current Sunk into Supply Pins | Isupp | $V_{\text {DD, }}, V_{\text {REGIN }}, V_{\text {IO }}, V_{\text {IOHD }}$ | - | 400 | mA |
| Total Current Sourced out of Ground Pins |  | - $V_{S S}, V_{\text {SSHD }}$ | 400 | - | mA |
| Current Sourced or Sunk by Any I/O Pin | 1 PIO | $\begin{aligned} & \text { PB0, PB1, PB2, PB3, } \\ & \text { and RESET } \end{aligned}$ | -100 | 100 | mA |
|  |  | PB4 | -300 | 300 | mA |
| Current Injected on Any I/O Pin | İNJ | $\begin{aligned} & \text { PB0, PB1, PB2, PB3, } \\ & \text { and RESET } \end{aligned}$ | -100 | 100 | mA |
|  |  | PB4 | -300 | 300 | mA |
| Total Injected Current on I/O Pins | ${ }^{\Sigma 1} \mathrm{I}_{\text {NJ }}$ | Sum of all I/O and RESET | -400 | 400 | mA |

*Note: VSS and VSSHD provide separate return current paths for device supplies, but are not isolated. They must always be connected to the same potential on board.

Table 3.19. Absolute Maximum Ratings (Continued)

| Parameter | Symbol | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Dissipation at $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | $\mathrm{P}_{\mathrm{D}}$ | LGA-92 Package | - | 570 | mW |
|  |  | TQFP-80 Package | - | 500 | mW |
|  |  | QFN-64 Package | - | 800 | mW |
|  |  | TQFP-64 Package | - | 650 | mW |
|  |  |  |  | 650 | mW |

*Note: VSS and VSSHD provide separate return current paths for device supplies, but are not isolated. They must always be connected to the same potential on board.

## 4. Precision $32^{\text {TM }}$ SiM3C1xx System Overview

The SiM3C1xx Precision32 ${ }^{\text {TM }}$ devices are fully integrated, mixed-signal system-on-a-chip MCUs. Highlighted features are listed below. Refer to Table 5.1 for specific product feature selection and part ordering numbers.

- Core:
- 32-bit ARM Cortex-M3 CPU.
- 80 MHz maximum operating frequency.
- Branch target cache and prefetch buffers to minimize wait states.
- Memory: 32-256 kB Flash; in-system programmable, $8-32 \mathrm{kB}$ SRAM (including 4 kB retention SRAM, which preserves state in PM9 mode).
- Power:
- Low drop-out (LDO) regulator for CPU core voltage.
- Power-on reset circuit and brownout detectors.
- 3.3 V output LDO for direct power from 5 V supplies.
- External transistor regulator.
- Power Management Unit (PMU).
- I/O: Up to 65 total multifunction I/O pins:
- Up to six programmable high-power capable ( $5-300 \mathrm{~mA}$ with programmable current limiting, $1.8-5 \mathrm{~V}$ ).
- Up to twelve 5 V tolerant general purpose pins.
- Two flexible peripheral crossbars for peripheral routing.
- Clock Sources:
- Internal oscillator with PLL: $23-80 \mathrm{MHz}$ with $\pm 1.5 \%$ accuracy in free-running mode.
- Low-power internal oscillator: 20 MHz and 2.5 MHz modes.
- Low-frequency internal oscillator: 16.4 kHz .
- External RTC crystal oscillator: 32.768 kHz .
- External oscillator: Crystal, RC, C, CMOS clock modes.
- Programmable clock divider allows any oscillator source to be divided by binary factor from 1-128.
- Data Peripherals:
- 16-Channel DMA Controller.
- 128/192/256-bit Hardware AES Encryption.
- 16/32-bit CRC.
- Timers/Counters and PWM:
- 6-channel Enhanced Programmable Counter Array (EPCAn) supporting advanced PWM and capture/compare.
- $2 \times 2$-channel Standard Programmable Counter Array (PCAn) supporting PWM and capture/compare.
- $2 \times 32$-bit Timers - can be split into $4 \times 16$-bit Timers, support PWM and capture/compare.
- Real Time Clock (RTCn).
- Low Power Timer.
- Watchdog Timer.
- Communications Peripherals:
- External Memory Interface.
- $2 \times$ USARTs and $2 \times$ UARTs with IrDA and ISO7816 SmartCard support.
- $3 \times$ SPls.
- $2 \times 12 \mathrm{C}$.
$1^{2} \mathrm{~S}$ (receive and transmit).


## Analog:

- $2 \times 12$-Bit Analog-to-Digital Converters (SARADC).
- $2 \times 10$-Bit Digital-to-Analog Converter (IDAC).
- 16-Channel Capacitance-to-Digital Converter (CAPSENSE).
- $2 \times$ Low-Current Comparators (CMP).
- $1 \times$ Current-to-Voltage Converter (IVC) module with two channels.


## - On-Chip Debugging

With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the SiM3C1xx devices are truly standalone system-on-a-chip solutions. The Flash memory is reprogrammable in-circuit, providing non-
volatile data storage and allowing field upgrades of the firmware. User firmware has complete control of all peripherals and may individually shut down and gate the clocks of any or all peripherals for power savings.
The on-chip debugging interface (SWJ-DP) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging.
Each device is specified for 1.8 to 3.6 V operation over the industrial temperature range ( -40 to $+85^{\circ} \mathrm{C}$ ). The Port I/O and RESET pins are powered from the IO supply voltage. The SiM3C1xx devices are available in 40-pin or 64pin QFN, 64-pin or 80-pin TQFP, or 92-pin LGA packages. All package options are lead-free and RoHS compliant. See Table 5.1 for ordering information. A block diagram is included in Figure 4.1.


Figure 4.1. Precision32 ${ }^{\text {TM }}$ SiM3C1xx Family Block Diagram

### 4.1. Power

### 4.1.1. LDO and Voltage Regulator (VREGO)

The SiM3C1xx devices include two internal regulators: the core LDO Regulator and the Voltage Regulator (VREGO).
The LDO Regulator converts a $1.8-3.6 \mathrm{~V}$ supply to the core operating voltage of 1.8 V . This LDO consumes little power and provides flexibility in choosing a power supply for the system.
The Voltage Regulator regulates from 5.5 to 2.7 V and can serve as an input to the LDO. This allows the device to be powered from up to a 5.5 V supply without any external components other than bypass capacitors.

### 4.1.2. Voltage Supply Monitor (VMONO)

The SiM3C1xx devices include a voltage supply monitor which allows devices to function in known, safe operating condition without the need for external hardware. The supply monitor includes additional circuitry that can monitor the main supply voltage and the VREGIN input voltage divided by 4 (VREGIN / 4).
The supply monitor module includes the following features:

- Main supply "VDD Low" (VDD below the early warning threshold) notification.
- Holds the device in reset if the main VDD supply drops below the VDD Reset threshold.
- VREGIN divided by 4 (VREGIN / 4) supply "VREGIN Low" notification.


### 4.1.3. External Regulator (EXTVREG0)

The External Regulator provides all the circuitry needed for a high-power regulator except the power transistor (NPN or PNP) and current sensing resistor (if current limiting is enabled).
The External Regulator module has the following features:

- Interfaces with either an NPN or PNP external transistor that serves as the pass device for the high current regulator.
- Automatic current limiting.
- Automatic foldback limiting.
- Sources up to 1 A for use by external circuitry
- Variable output voltage from $1.8-3.6 \mathrm{~V}$ in 100 mV steps.


### 4.1.4. Power Management Unit (PMU)

The Power Management Unit on the SiM3C1xx manages the power systems of the device. On power-up, the PMU ensures the core voltages are a proper value before core instruction execution begins. It also recognizes and manages the various wake sources for low-power modes of the device.
The PMU module includes the following features:

- Up to 16 pin wake inputs can wake the device from Power Mode 9.
- The Low Power Timer, RTC0 (alarms and oscillator fail), Comparator 0, and the RESET pin can also serve as wake sources for Power Mode 9.
- All PM9 wake sources (except for the RESET pin) can also reset the Low Power Timer or RTC0 modules.
- Disables the level shifters to pins and peripherals to further reduce power usage in PM9. These level shifters must be re-enabed by firmware after exiting PM9.
- Provides a PMU_Asleep signal to a pin as an indicator that the device is in PM9.


### 4.1.5. Device Power Modes

The SiM3C1xx devices feature four low power modes in addition to normal operating mode. Several peripherals provide wake up sources for these low power modes, including the Low-Power Timer (LPT0), RTC0 (alarms and oscillator failure notification), Comparator 0, and PMU Pin Wake.
In addition, all peripherals can have their clocks disabled to reduce power consumption whenever a peripheral is not being used using the clock control (CLKCTRL) registers.

### 4.1.5.1. Normal Mode (Power Mode 0)

Normal Mode is the default mode of the device. The core and peripherals are fully operational, and instructions are executed from flash memory.

### 4.1.5.2. Power Mode 1

In Power Mode 1 the core and peripherals are fully operational, with instructions executing from RAM. Compared with Normal Mode, the active power consumption of the device in PM1 is reduced. Additionally, at higher speeds in PM1, the core throughput can also be increased because RAM does not require additional wait states that reduce the instruction fetch speed.

### 4.1.5.3. Power Mode 2

In Power Mode 2 the core halts and any enabled peripherals continue to run at the selected clock speed. The power consumption in PM2 corresponds to the AHB and APB clocks left enabled, thus the power can be tuned to the optimal level for the needs of the application. To place the device in PM2, the core should execute a wait-forinterrupt (WFI) or wait-for-event (WFE) instruction. If the WFI instruction is called from an interrupt service routine, the interrupt that wakes the device from PM2 must be of a sufficient priority to be recognized by the core. It is recommended to perform both a DSB (Data Synchronization Barrier) and an ISB (Instruction Syncronization Barrier) operation prior to the WFI to ensure all bus accesses complete. When operating from the LFOSC0 with the DMACTRLO AHB clock disabled, PM2 can achieve similar power consumption to PM3, but with the ability to wake on APB-clocked interrupts. For example, enabling only the APB clock to the Ports will allow the firmware to wake on a PMATCH0, PBEXT0 or PBEXT1 interrupt with minimal impact on the supply current.

### 4.1.5.4. Power Mode 3

In Power Mode 3, the AHB and APB clocks are halted. The device may only wake from enabled interrupt sources which do not require the APB clock (RTCOALRM, RTCOFAIL, LPTIMERO, VDDLOW and VREGLOW). A special fast wake option allows the device to operate at a very low level from the RTCOTCLK or LFOSC0 oscillator while in PM3, but quickly switch to the faster LPOSC0 when the wake event occurs. Because the current consumption of these blocks is minimal, it is recommended to use the fast wake option.
The device will enter PM3 on a WFI or WFE instruction. Because all AHB master clocks are disabled, the LPOSC will automatically halt and go into a low-power suspended state. If the WFI instruction is called from an interrupt service routine, the interrupt that wakes the device from PM3 must be of a sufficient priority to be recognized by the core. It is recommended to perform both a DSB (Data Synchronization Barrier) and an ISB (Instruction Synchronization Barrier) operation prior to the WFI to ensure all bus access is complete.

### 4.1.5.5. Power Mode 9

In Power Mode 9, the core and all peripherals are halted, all clocks are stopped, and the pins and peripherals are set to a lower power mode. In addition, standard RAM contents are not preserved, though retention RAM contents are still available after exiting the power mode. This mode provides the lowest power consumption for the device, but requires an appropriate reset to exit. The available reset sources to wake from PM9 are controlled by the Power Management Unit (PMU).
Before entering PM9, the desired reset source(s) should be configured in the PMU. The SLEEPDEEP bit in the ARM System Control Register should be set, and the PMSEL bit in the RSTSRC0_CONFIG register must be set to indicate that PM9 is the desired power mode.
The device will enter PM9 on a WFI or WFE instruction, and remain in PM9 until a reset configured by the PMU occurs. It is recommended to perform both a DSB (Data Synchronization Barrier) and an ISB (Instruction Synchronization Barrier) operation prior to the WFI to ensure all bus access is complete.

## SiM3C1xx

### 4.2. I/O

### 4.2.1. General Features

The SiM3C1xx ports have the following features:

- Push-pull or open-drain output modes and analog or digital modes.
- Option for high or low output drive strength.
- Port Match allows the device to recognize a change on a port pin value.
- Internal pull-up resistors are enabled or disabled on a port-by-port basis.
- Two external interrupts with up to 16 inputs provide monitoring capability for external signals.
- Internal Pulse Generator Timer (PB2 only) to generate simple square waves.
- A subset of pins can also serve as inputs to the Port Mapped Level Shifters available on the High Drive Pins.


### 4.2.2. High Drive Pins (PB4)

The High Drive pins have the following additional features:

- Programmable safe state: high, low, or high impedance.
- Programmable drive strength and slew rates.
- Programmable hardware current limiting.
- Powered from a separate source (VIOHD, which can be up to 6 V ) from the rest of the device.
- Supports various functions, including GPIO, UART1 pins, EPCAO pins, or Port Mapped Level Shifting.


### 4.2.3. 5 V Tolerant Pins (PB3)

The 5 V tolerant pins can be connected to external circuitry operating at voltages above the device supply without needing extra components to shift the voltage level.

### 4.2.4. Crossbars

The SiM3C1xx devices have two Crossbars with the following features:

- Flexible peripheral assignment to port pins.
- Pins can be individually skipped to move peripherals as needed for design or layout considerations.

The Crossbars have a fixed priority for each I/O function and assign these functions to the port pins. When a digital resource is selected, the least-significant unassigned port pin is assigned to that resource. If a port pin is assigned, the Crossbars skip that pin when assigning the next selected resource. Additionally, the Crossbars will skip port pins whose associated bits in the PBSKIPEN registers are set. This provides some flexibility when designing a system: pins involved with sensitive analog measurements can be moved away from digital I/O and peripherals can be moved around the chip as needed to ease layout constraints.

### 4.3. Clocking

The SiM3C1xx devices have two system clocks: AHB and APB. The AHB clock services memory peripherals and is derived from one of seven sources: the RTC0 timer clock (RTCOTCLK), the Low Frequency Oscillator, the Low Power Oscillator, the divided Low Power Oscillator, the External Oscillator, and the PLLO Oscillator. In addition, a divider for the AHB clock provides flexible clock options for the device. The APB clock services data peripherals and is synchronized with the AHB clock. The APB clock can be equal to the AHB clock (if AHB is less than or equal to 50 MHz ) or set to the AHB clock divided by two.
Clock Control allows the AHB and APB clocks to be turned off to unused peripherals to save system power. Any registers in a peripheral with disabled clocks will be unable to be accessed until the clocks are enabled. Most peripherals have clocks off by default after a power-on reset.


## SiM3C1xx

### 4.3.1. PLL (PLLO)

The PLL module consists of a dedicated Digitally-Controlled Oscillator (DCO) that can be used in Free-Running mode without a reference frequency, Frequency-Locked to a reference frequency, or Phase-Locked to a reference frequency. The reference frequency for Frequency-Lock and Phase-Lock modes can use one of multiple sources (including the external oscillator) to provide maximum flexibility for different application needs. Because the PLL module generates its own clock, the DCO can be locked to a particular reference frequency and then moved to Free-Running mode to reduce system power and noise.
The PLL module includes the following features:

- Five output ranges with output frequencies ranging from 23 to 80 MHz .
- Multiple reference frequency inputs.
- Three output modes: free-running DCO, frequency-locked, and phase-locked.
- Ability to sense the rising edge or falling edge of the reference source.
- DCO frequency LSB dithering to provide finer average output frequencies.
- Spectrum spreading to reduce generated system noise.
- Low jitter and fast lock times.
- Ability to suspend all output frequency updates (including dithering and spectrum spreading) using the STALL bit during jitter-sensitive operations.


### 4.3.2. Low Power Oscillator (LPOSCO)

The Low Power Oscillator is the default AHB oscillator on SiM3C1xx devices and enables or disables automatically, as needed.
The Low Power Oscillator has the following features:

- 20 MHz and divided 2.5 MHz frequencies available for the AHB clock.
- Automatically starts and stops as needed.


### 4.3.3. Low Frequency Oscillator (LFOSC0)

The low frequency oscillator (LFOSCO) provides a low power internal clock source running at approximately 16.4 kHz for the RTCO timer and other peripherals on the device. No external components are required to use the low frequency oscillator

### 4.3.4. External Oscillators (EXTOSCO)

The EXTOSCO external oscillator circuit may drive an external crystal, ceramic resonator, capacitor, or RC network. A CMOS clock may also provide a clock input. The external oscillator output may be selected as the AHB clock or used to clock other modules independent of the AHB clock selection.
The External Oscillator control has the following features:

- Support for external crystal, RC, C, or CMOS oscillators.
- Support external CMOS frequencies from 10 kHz to 50 MHz and external crystal frequencies from 10 kHz to 30 MHz .
- Various drive strengths for flexible crystal oscillator support.
- Internal frequency divide-by-two option available.


### 4.4. Data Peripherals

### 4.4.1. 16-Channel DMA Controller

The DMA facilitates autonomous peripheral operation, allowing the core to finish tasks more quickly without spending time polling or waiting for peripherals to interrupt. This helps reduce the overall power consumption of the system, as the device can spend more time in low-power modes.

The DMA controller has the following features:
■ Utilizes ARM PrimeCell uDMA architecture.

- Implements 16 channels.
- DMA crossbar supports SARADC0, SARADC1, IDAC0, IDAC1, I2C0, I2S0, SPI0, SPI1, USART0, USART1, AES0, EPCA0, external pin triggers, and timers.
- Supports primary, alternate, and scatter-gather data structures to implement various types of transfers.
- Access allowed to all AHB and APB memory space.


### 4.4.2. 128/192/256-bit Hardware AES Encryption (AESO)

The basic AES block cipher is implemented in hardware. The integrated hardware support for Cipher Block Chaining (CBC) and Counter (CTR) algorithms results in identical performance, memory bandwidth, and memory footprint between the most basic Electronic Codebook (ECB) algorithm and these more complex algorithms. This hardware accelerator translates to more core bandwidth available for other functions or a power savings for lowpower applications.
The AES module includes the following features:

- Operates on 4-word (16-byte) blocks.
- Supports key sizes of 128,192 , and 256 bits for both encryption and decryption.
- Generates the round key for decryption operations.
- All cipher operations can be performed without any firmware intervention for a set of 4-word blocks (up to $32 \mathrm{kB})$.
- Support for various chained and stream-ciphering configurations with XOR paths on both the input and output.
- Internal 4-word FIFOs to facilitate DMA operations.
- Integrated key storage.
- Hardware acceleration for Cipher-Block Chaining (CBC) and Counter (CTR) algorithms utilizing integrated counterblock generation and previous-block caching.


### 4.4.3. 16/32-bit CRC (CRCO)

The CRC module is designed to provide hardware calculations for Flash memory verification and communications protocols.
The CRC module supports four common polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3). The three supported 16-bit polynomials are 0x1021 (CCITT-16), 0x3D65 (IEC16-MBus), and 0x8005 (ZigBee, 802.15.4, and USB).
The CRC module includes the following features:

- Support for four common polynomials (one 32-bit and three 16-bit options).
- Byte-level bit reversal for the CRC input.
- Byte-order reorientation of words for the CRC input.
- Word or half-word bit reversal of the CRC result.
- Ability to configure and seed an operation in a single register write.
- Support for single-cycle parallel (unrolled) CRC computation for 32- or 8-bit blocks.
- Capability to CRC 32 bits of data per peripheral bus (APB) clock.
- Support for DMA writes using firmware request mode.


## SiM3C1xx

### 4.5. Counters/Timers and PWM

### 4.5.1. Programmable Counter Array (EPCA0, PCA0, PCA1)

The SiM3C1xx devices include two types of PCA module: Enhanced and Standard.
The Enhanced Programmable Counter Array (EPCA0) and Standard Programmable Counter Array (PCA0, PCA1) modules are timer/counter systems allowing for complex timing or waveform generation. Multiple modules run from the same main counter, allowing for synchronous output waveforms.
The Enhanced PCA module is multi-purpose, but is optimized for motor control applications. The EPCA module includes the following features:

- Three sets of channel pairs (six channels total) capable of generating complementary waveforms.
- Center- and edge-aligned waveform generation.
- Programmable dead times that ensure channel pairs are never both active at the same time.

■ Programmable clock divisor and multiple options for clock source selection.

- Waveform update scheduling.
- Option to function while the core is inactive.
- Multiple synchronization triggers and outputs.
- Pulse-Width Modulation (PWM) waveform generation.
- High-speed square wave generation.
- Input capture mode.
- DMA capability for both input capture and waveform generation.
- PWM generation halt input.

The Standard PCA module (PCA) includes the following features:

- Two independent channels.
- Center- and edge-aligned waveform generation.
- Programmable clock divisor and multiple options for clock source selection.
- Pulse-Width Modulation waveform generation.


### 4.5.2. 32-bit Timer (TIMER0, TIMER1)

Each timer module is independent, and includes the following features:

- Operation as a single 32-bit or two independent 16-bit timers.

■ Clocking options include the APB clock, the APB clock scaled using an 8-bit prescaler, the external oscillator, or falling edges on an external input pin (synchronized to the APB clock).

- Auto-reload functionality in both 32 -bit and 16 -bit modes.
- Up/Down count capability, controlled by an external input pin.
- Rising and falling edge capture modes.
- Low or high pulse capture modes.
- Duty cycle capture mode.
- Square wave output mode, which is capable of toggling an external pin at a given rate with $50 \%$ duty cycle.
- 32- or 16-bit pulse-width modulation mode.


### 4.5.3. Real-Time Clock (RTCO)

The RTC0 module includes a 32-bit timer that allows up to 36 hours of independent time-keeping when used with a 32.768 kHz watch crystal. The RTCO provides three alarm events in addition to a missing clock event, which can also function as interrupt, reset, or wakeup sources on SiM3C1xx devices.
The RTC0 module includes internal loading capacitors that are programmable to 16 discrete levels, allowing compatibility with a wide range of crystals.
The RTCO output can be buffered and routed to a port bank pin to provide an accurate, low frequency clock to other devices while the core is in its lowest power down mode. The module also includes a low power internal low frequency oscillator that reduces low power mode current and is available for other modules to use as a clock source.
The RTC module includes the following features:

- 32-bit timer (supports up to 36 hours) with three separate alarms.
- Option for one alarm to automatically reset the RTC timer.
- Missing clock detector.
- Can be used with the internal low frequency oscillator (LFOSCO), an external 32.768 kHz crystal (no additional resistors or capacitors necessary), or with an external CMOS clock.
- Programmable internal loading capacitors support a wide range of external 32.768 kHz crystals.
- Operates directly from VDD and remains operational even when the device goes into its lowest power down mode.
- The RTC timer clock (RTCOTCLK) can be buffered and routed to an I/O pin to provide an accurate, low frequency clock to other devices while the core is in its lowest power down mode.


### 4.5.4. Low Power Timer (LPTIMERO)

The Low Power Timer (LPTIMERO) module runs from the clock selected by the RTC0 module, allowing the LPTIMERO to operate even if the AHB and APB clocks are disabled. The LPTIMERO counter can increment using one of two clock sources: the clock selected by the RTCO module, or rising or falling edges of an external signal.
The Low Power Timer includes the following features:

- Runs on a low-frequency clock (RTCOTCLK)
- The LPTIMER counter can increment using one of two clock sources: the RTCOTCLK or rising or falling edges of an external signal.
- Overflow and threshold-match detection, which can generate an interrupt, reset the timer, or wake some devices from low power modes.
- Timer reset on threshold-match allows square-wave generation at a variable output frequency.


### 4.5.5. Watchdog Timer (WDTIMERO)

The WDTIMERO module includes a 16-bit timer, a programmable early warning interrupt, and a programmable reset period. The timer registers are protected from inadvertent access by an independent lock and key interface. The watchdog timer runs from the low frequency oscillator (LFOSCO).
The Watchdog Timer has the following features:

- Programmable timeout interval.
- Optional interrupt to warn when the Watchdog Timer is nearing the reset trip value.
- Lock-out feature to prevent any modification until a system reset.


### 4.6. Communications Peripherals

### 4.6.1. External Memory Interface (EMIFO)

The External Memory Interface (EMIFO) allows external parallel asynchronous devices, like SRAMs and LCD controllers, to appear as part of the system memory map. The EMIFO module includes the following features:

- Provides a memory mapped view of multiple external devices.
- Support for byte, half-word and word accesses regardless of external device data-width.
- Error indicator for certain invalid transfers.
- Minimum external timing allows for 3 clocks per write or 4 clocks per read.
- Output bus can be shared between non-muxed and muxed devices.
- Available extended address output allows for up to 24 -bit address with 8 -bit parallel devices.
- Support for 8 -bit and 16 -bit (muxed-mode only) devices with up to two chip-select signals.
- Support for internally muxed devices with dynamic address shifting.
- Fully programmable control signal waveforms.


### 4.6.2. USART (USARTO, USART1)

The USART uses two signals (TX and RX) and a predetermined fixed baud rate to communicate with a single device. In addition to these signals, the USARTO module can optionally use a clock (UCLK) or hardware handshaking (RTS and CTS).
The USART module provides the following features:

- Independent transmitter and receiver configurations with separate 16-bit baud rate generators.
- Synchronous or asynchronous transmissions and receptions.
- Clock master or slave operation with programmable polarity and edge controls.
- Up to 5 Mbaud (synchronous or asynchronous, TX or RX, and master or slave) or 1 Mbaud Smartcard (TX or RX).
- Individual enables for generated clocks during start, stop, and idle states.
- Internal transmit and receive FIFOs with flush capability and support for byte, half-word, and word reads and writes.
- Data bit lengths from 5 to 9 bits.
- Programmable inter-packet transmit delays.
- Auto-baud detection with support for the LIN SYNC byte.
- Automatic parity generation (with enable).
- Automatic start and stop generation (with separate enables).
- Transmit and receive hardware flow-control.
- Independent inversion correction for TX, RX, RTS, and CTS signals.
- IrDA modulation and demodulation with programmable pulse widths.
- Smartcard ACK/NACK support.
- Parity error, frame error, overrun, and underrun detection.
- Multi-master and half-duplex support.
- Multiple loop-back modes supported.
- Multi-processor communications support.


### 4.6.3. UART (UARTO, UART1)

The USART uses two signals (TX and RX) and a predetermined fixed baud rate to communicate with a single device.
The UART module provides the following features:

- Independent transmitter and receiver configurations with separate 16-bit baud-rate generators.
- Asynchronous transmissions and receptions.
- Up to 5 Mbaud (TX or RX) or 1 Mbaud Smartcard (TX or RX).
- Internal transmit and receive FIFOs with flush capability and support for byte, half-word, and word reads and writes.
- Data bit lengths from 5 to 9 bits.
- Programmable inter-packet transmit delays.
- Auto-baud detection with support for the LIN SYNC byte.
- Automatic parity generation (with enable).
- Automatic start and stop generation.
- Transmit and receive hardware flow-control.
- Independent inversion correction for TX, RX, RTS, and CTS signals.
- IrDA modulation and demodulation with programmable pulse widths.
- Smartcard ACK/NACK support.
- Parity error, frame error, overrun, and underrun detection.
- Multi-master and half-duplex support.
- Multiple loop-back modes supported.


### 4.6.4. SPI (SPIO, SPI1)

SPI is a 3- or 4-wire communication interface that includes a clock, input data, output data, and an optional select signal.
The SPI module includes the following features:

- Supports 3- or 4-wire master or slave modes.
- Supports up to 10 MHz clock in master mode and 5 MHz clock in slave mode.
- Support for all clock phase and slave select (NSS) polarity modes.
- 16-bit programmable clock rate.
- Programmable MSB-first or LSB-first shifting.
- 8-byte FIFO buffers for both transmit and receive data paths to support high speed transfers.
- Programmable FIFO threshold level to request data service for DMA transfers.
- Support for multiple masters on the same data lines.


### 4.6.5. I2C (I2C0, I2C1)

The I2C interface is a two-wire, bi-directional serial bus. The two clock and data signals operate in open-drain mode with external pull-ups to support automatic bus arbitration.
Reads and writes to the interface are byte oriented with the I2C interface autonomously controlling the serial transfer of the data. Data can be transferred at up to $1 / 8$ th of the APB clock as a master or slave, which can be faster than allowed by the I2C specification, depending on the clock source used. A method of extending the clocklow duration is available to accommodate devices with different speed capabilities on the same bus.
The I2C interface may operate as a master and/or slave, and may function on a bus with multiple masters. The I2C provides control of SDA (serial data), SCL (serial clock) generation and synchronization, arbitration logic, and start/ stop control and generation.
The I2C module includes the following features:

- Standard (up to 100 kbps ) and Fast ( 400 kbps ) transfer speeds.
- Can operate down to APB clock divided by 32768 or up to APB clock divided by 8.
- Support for master, slave, and multi-master modes.
- Hardware synchronization and arbitration for multi-master mode.
- Clock low extending (clock stretching) to interface with faster masters.
- Hardware support for 7 -bit slave and general call address recognition.
- Firmware support for 10 -bit slave address decoding.
- Ability to disable all slave states.
- Programmable clock high and low period.
- Programmable data setup/hold times.


## SiM3C1xx

- Spike suppression up to 2 times the APB period.


### 4.6.6. ${ }^{2} \mathrm{~S}$ (I2SO)

The $I^{2} S$ module receives digital data from an external source over a data line in the standard $\mathrm{I}^{2} \mathrm{~S}$, left-justified, rightjustified, or time domain multiplexing format, de-serializes the data, and generates requests to transfer the data using the DMA. The module also reads stereo audio samples from the DMA, serializes the data, and sends it out of the chip on a data line in the same standard serial format for digital audio. The $I^{2} S$ receive interface consists of 3 signals: SCK (bit clock), WS (word select or frame sync), and SD (data input). The block's transmit interface consists of 3 signals: SCK (bit clock), WS (word select or frame sync) and SD (data output).
The $I^{2} \mathrm{~S}$ module includes the following features:

- Master or slave capability.
- Flexible 10-bit clock divider with 8-bit fractional clock divider provides support for various common sampling frequencies ( $16 \mathrm{kHz}, 22.05 \mathrm{kHz}, 24 \mathrm{kHz}, 32 \mathrm{kHz}, 44.1 \mathrm{kHz}$, and 48 kHz ) for up to two 32 -bit channels.
- Support for DMA data transfers.
- Support for various data formats.
- Time Division Multiplexing


### 4.7. Analog

### 4.7.1. 12-Bit Analog-to-Digital Converters (SARADC0, SARADC1)

The SARADC0 and SARADC1 modules on SiM3C1xx devices are Successive Approximation Register (SAR) Analog to Digital Converters (ADCs). The key features of the SARADC module are:

- Single-ended 12-bit and 10-bit modes.
- Supports an output update rate of 250 k samples per second in 12 -bit mode or 1 M samples per second in 10-bit mode.
- Operation in low power modes at lower conversion speeds.
- Selectable asynchronous hardware conversion trigger with hardware channel select.
- Output data window comparator allows automatic range checking.
- Support for Burst Mode, which produces one set of accumulated data per conversion-start trigger with programmable power-on settling and tracking time.
- Conversion complete, multiple conversion complete, and FIFO overflow and underflow flags and interrupts supported.
- Flexible output data formatting.
- Sequencer allows up to 8 sources to be automatically scanned using one of four channel characteristic profiles without software intervention.
- Eight-word conversion data FIFO for DMA operations.
- Multiple SARADC modules can work together synchronously or by interleaving samples.
- Includes two internal references ( 1.65 V fast-settling, $1.2 / 2.4 \mathrm{~V}$ precision), support for an external reference, and support for an external signal ground.


### 4.7.2. Sample Sync Generator (SSGO)

The SSG module includes a phase counter and a pulse generator. The phase counter is a 4-bit free-running counter clocked from the SARADC module clock. Counting-up from zero, the phase counter marks sixteen equallyspaced events for any number of SARADC modules. The ADCs can use this phase counter to start a conversion. The programmable pulse generator creates a $50 \%$ duty cycle pulse with a period of 16 phase counter ticks. Up to four programmable outputs available to external devices can be driven by the pulse generator with programmable polarity and a defined output setting when the pulse generator is stopped.
The Sample Sync Generator module has the following features:

- Connects multiple modules together to perform synchronized actions.
- Outputs a clock synchronized to the internal sampling clock used by any number of SARADC modules to pins for use by external devices.
- Includes a phase counter, pulse generator, and up to four programmable outputs.


### 4.7.3. 10-Bit Digital-to-Analog Converter (IDAC0, IDAC1)

The IDAC takes a digital value as an input and outputs a proportional constant current on a pin. The IDAC module includes the following features:

- 10-bit current DAC with support for four timer, up to seven external I/O, on demand, and SSG0 output update tríggers.
- Ability to update on rising, falling, or both edges for any of the external I/O trigger sources (DACnTx).
- Supports an output update rate greater than 600 k samples per second.
. Support for three full-scale output modes: $0.5 \mathrm{~mA}, 1.0 \mathrm{~mA}$ and 2.0 mA .
- Four-word FIFO to aid with high-speed waveform generation or DMA interactions.

Individual FIFO overrun, underrun, and went-empty interrupt status sources.

- Support for multiple data packing formats, including: single 10-bit sample per word, dual 10-bit samples per word, or four 8-bit samples per word.
- Support for left- and right-justified data.


## SiM3C1xx

### 4.7.4. 16-Channel Capacitance-to-Digital Converter (CAPSENSEO)

The Capacitance Sensing module measures capacitance on external pins and converts it to a digital value. The CAPSENSE module has the following features:

- Multiple start-of-conversion sources (CSnTx).
- Option to convert to $12,13,14$, or 16 bits.
- Automatic threshold comparison with programmable polarity ("less than or equal" or "greater than").
- Four operation modes: single conversion, single scan, continuous single conversion, and continuous scan.
- Auto-accumulate mode that will take and average multiple samples together from a single start of conversion signal.
- Single bit retry options available to reduce the effect of noise during a conversion.
- Supports channel bonding to monitor multiple channels connected together with a single conversion.
- Scanning option allows the module to convert a single or series of channels and compare against the threshold while the AHB clock is stopped and the core is in a low power mode.


### 4.7.5. Low Current Comparators (CMP0, CMP1)

The Comparators take two analog input voltages and output the relationship between these voltages (less than or greater than) as a digital signal. The Low Power Comparator module includes the following features:

- Multiple sources for the positive and negative poles, including VDD, VREF, and 8 I/O pins.
- Two outputs are available: a digital synchronous latched output and a digital asynchronous raw output.
- Programmable hysteresis and response time.
- Falling or rising edge interrupt options on the comparator output.


### 4.7.6. Current-to-Voltage Converter (IVCO)

The IVC module provides inputs to the SARADCn modules so the input current can be measured. The IVC module has the following features:

- Two independent channels.
- Programmable input ranges (1-6 mA full-scale).


### 4.8. Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- The core halts program execution.
- Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset.
- External port pins are forced to a known state.
- Interrupts and timers are disabled.
- Clocks to all AHB peripherals are enabled.
- Clocks to all APB peripherals other than Watchdog Timer, EMIFO, and DMAXBAR are disabled.

All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost.
The Port I/O latches are reset to 1 in open-drain mode. Weak pullups are enabled during and after the reset. For VDD Supply Monitor and power-on resets, the RESET pin is driven low until the device exits the reset state.
On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled with the Low Frequency Oscillator (LFOO) as its clock source. Program execution begins at location $0 \times 00000000$.


## SiM3C1xx

### 4.9. Security

The peripherals on the SiM3C1xx devices have a register lock and key mechanism that prevents any undesired accesses of the peripherals from firmware. Each bit in the PERIPHLOCKx registers controls a set of peripherals. A key sequence must be written in order to the KEY register to modify any of the bits in PERIPHLOCKx. Any subsequent write to KEY will then inhibit any accesses of PERIPHLOCKx until it is unlocked again through KEY. Reading the KEY register indicates the current status of the PERIPHLOCKx lock state.
If a peripheral's registers are locked, all writes will be ignored. The registers can always be read, regardless of the peripheral's lock state.


### 4.10. On-Chip Debugging

The SiM3C1xx devices include JTAG and Serial Wire programming and debugging interfaces and ETM for instruction trace. The JTAG interface is supported on SiM3C1x7 and SiM3C1x6 devices only, and does not include boundary scan capabiites. The ETM interface is supported on SiM3C1x7 devices. The JTAG and ETM interfaces can be optionally enabled to provide more visibility while debugging at the cost of using several Port l/O pins. Additionally, if the core is configured for Serial Wire (SW) mode and not JTAG, then the Serial Wire Viewer (SWV) is available to provide a single pin to send out TPIU messages on $\operatorname{SiM3C1x7}$ and $\operatorname{SiM} 3 \mathrm{C} 1 \mathrm{x} 6$ devices.
Most peripherals have the option to halt or continue functioning when the core halts in debug mode.

## 5. Ordering Information



Figure 5.1. SiM3C1xx Part Numbering
All devices in the SiM3C1xx family have the following features:

- Core: ARM Cortex-M3 with maximum operating frequency of 80 MHz .
- Flash Program Memory: 32-256 kB, in-system programmable.
- RAM: 8-32 kB SRAM, with 4 kB retention SRAM
- I/O: Up to 65 multifunction I/O pins, including high-drive and 5 V -tolerant pins.
- Clock Sources: Internal and external oscillator options.
- 16-Channel DMA Controller.
- 128/192/256-bit AES.
- 16/32-bit CRC.
- Timers: $2 \times 32$-bit ( $4 \times 16$-bit).
- Real-Time Clock.
- Low-Power Timer.
- PCA: $1 \times 6$ channels (Enhanced), $2 \times 2$ channels (Standard). PWM, capture, and clock generation capabilites
- ADC: $2 \times 12$-bit 250 ksps (10-bit 1 Msps) SAR.
- DAC: $2 \times 10$-bit IDAC.
- Temperature Sensor.
- Internal VREF.
- 16-channel Capacitive Sensing (CAPSENSE).

Comparator: $2 \times$ low current.
Current to Voltage Converter (IVC).

- Serial Buses: $2 \times$ USART, $2 \times$ UART, $3 \times \mathrm{SPI}, 2 \times \mathrm{I} 2 \mathrm{C}, 1 \times \mathrm{I}^{2} \mathrm{~S}$.

The inclusion of some features varies across different members of the device family. The differences are detailed in Table 5.1.

Table 5.1. Product Selection Guide

|  |  | $\begin{aligned} & \stackrel{\infty}{x} \\ & \underset{\substack{x}}{\infty} \end{aligned}$ |  |  |  |  | Number of SARADC0 Channels |  |  | Number of Comparator 0/1 Inputs (+/-) | səoınos әуем u!d חWd to גəqunN |  |  |  |  | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SiM3C167-B-GM | 256 | 32 | $\checkmark$ | 24 | 65 | 6 | 16 | 16 | 16 | 8/8 | 16 | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | LGA-92 |
| SiM3C167-B-GQ* | 256 | 32 | $\checkmark$ | 24 | 65 | 6 | 16 | 16 | 16 | 8/8 | 16 | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | TQFP-80 |
| SiM3C166-B-GM | 256 | 32 | $\checkmark$ | 16 | 50 | 4 | 13 | 15 | 15 | 6/6 | 15 | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | QFN-64 |
| SiM3C166-B-GQ* | 256 | 32 | $\checkmark$ | 16 | 50 | 4 | 13 | 15 | 15 | 6/6 | 15 | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | TQFP-64 |
| SiM3C164-B-GM | 256 | 32 |  |  | 28 | 4 | 7 | 11 | 12 | 3/3 | 10 |  |  | $\checkmark$ | $\checkmark$ | QFN-40 |
| SiM3C157-B-GM | 128 | 32 | $\checkmark$ | 24 | 65 | 6 | 16 | 16 | 16 | 8/8 | 16 | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | LGA-92 |
| SiM3C157-B-GQ* | 128 | 32 | $\checkmark$ | 24 | 65 | 6 | 16 | 16 | 16 | 8/8 | 16 | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | TQFP-80 |
| SiM3C156-B-GM | 128 | 32 |  | 16 | 50 | 4 | 13 | 15 | 15 | 6/6 | 15 | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | QFN-64 |
| SiM3C156-B-GQ* | 128 | 32 | $\checkmark$ | 16 | 50 | 4 | 13 | 15 | 15 | 6/6 | 15 | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | TQFP-64 |
| SiM3C154-B-GM | 128 | 32 | $\checkmark$ |  | 28 | 4 | 7 | 11 | 12 | 3/3 | 10 |  |  | $\checkmark$ | $\checkmark$ | QFN-40 |
| SiM3C146-B-GM | 64 | 16 | $\checkmark$ | 16 | 50 | 4 | 13 | 15 | 15 | 6/6 | 15 | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | QFN-64 |
| SiM3C146-B-GQ* | 64 | 16 | $\checkmark$ | 16 | 50 | 4 | 13 | 15 | 15 | 6/6 | 15 | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | TQFP-64 |
| SiM3C144-B-GM | 64 | 16 |  |  | 28 | 4 | 7 | 11 | 12 | 3/3 | 10 |  |  | $\checkmark$ | $\checkmark$ | QFN-40 |
| SiM3C136-B-GM | 32 | 8 | $\checkmark$ | 16 | 50 | 4 | 13 | 15 | 15 | 6/6 | 15 | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | QFN-64 |
| SiM3C136-B-GQ* | 32 | 8 | $\checkmark$ | 16 | 50 | 4 | 13 | 15 | 15 | 6/6 | 15 | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | TQFP-64 |
| SiM3C134-B-GM | 32 | 8 |  |  | 28 | 4 | 7 | 11 | 12 | 3/3 | 10 |  |  | $\checkmark$ | $\checkmark$ | QFN-40 |

*Note: End of life.

## 6. Pin Definitions and Packaging Information

### 6.1. SiM3C1x7 Pin Definitions



Figure 6.1. SiM3C1x7-GQ Pinout

*Noted pins are listed in the pinout table and 80-pin TQFP padkage figre with additional names. These altermate functions are also present on the 92 -pin LGA padkage and are identical to those on the 80 -pin TQFP package.

Figure 6.2. SiM3C1x7-GM Pinout

Table 6.1. Pin Definitions and alternate functions for SiM3C1x7

| Pin Name | Type |  |  |  | $\begin{aligned} & \text { ᄃ } \\ & \vdots \\ & \sum_{0}^{\pi} \\ & \text { t } \\ & 0 \end{aligned}$ | External Memory Interface ( $m=$ muxed mode) |  |  | External Trigger Inputs | jeuo!!!pp suonэun」 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VSS | Ground | $\begin{aligned} & 33 \\ & 75 \end{aligned}$ | $\begin{aligned} & \text { B15 } \\ & \text { B34 } \end{aligned}$ |  |  |  |  |  |  |  |
| VDD | Power (Core) | 74 | A44 |  |  |  |  |  |  |  |
| VIO | Power (I/O) | $\begin{aligned} & 32 \\ & 49 \\ & 73 \end{aligned}$ | $\begin{aligned} & \text { A19 } \\ & \text { A29 } \\ & \text { A43 } \end{aligned}$ |  |  |  |  |  |  |  |
| VREGIN | Power (Regulator) | 76 | A45 |  |  |  |  |  |  |  |
| VSSHD | Ground (High Drive) | 4 | B2 |  |  |  |  |  |  |  |
| VIOHD | Power (High Drive) | 5 | A3 |  |  |  |  |  |  |  |
| RESET | Active-low Reset | 80 | A48 |  |  |  |  |  |  |  |
| SWCLK/TCK | Serial Wire/JTAG | 45 | B20 |  |  |  |  |  |  |  |
| SWDIO/TMS | Serial Wire/JTAG | 44 | A27 |  |  |  |  |  |  |  |
| PB0.0 | Standard I/O | 72 | B33 | XBR0 | $\checkmark$ |  |  |  |  | ADC0.0 |
| PB0.1 | Standard I/O |  | B32 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 1 \\ \text { CSO.0 } \end{gathered}$ |
| PB0. 2 | Standard $1 / \mathrm{O}$ | 70 | A42 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 2 \\ \text { CS0.1 } \end{gathered}$ |
| PB0. 3 |  | 69 | B31 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 3 \\ \text { CS0. } 2 \end{gathered}$ |
| PB0.4 | Standard I/O | 68 | A41 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 4 \\ \text { CS0. } \end{gathered}$ |
| PB0.5 | Standard I/O | 67 | B30 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0.5 } \\ \text { CSO. } \end{gathered}$ |
| PB0.6 | Standard I/O | 66 | A40 | XBR0 | $\checkmark$ |  |  |  |  | CS0.5 |
| - PB0.7 | Standard I/O | 65 | B29 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0.6 } \\ \text { CSO. } 6 \\ \text { IVC0.0 } \end{gathered}$ |

## SiM3C1xx

Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued)

| Pin Name | Type | Pin Numbers TQFP-80 |  |  |  |  |  | Output Toggle Logic |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB0.8 | Standard I/O | 64 | A39 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0.7 } \\ \text { CSO. } \\ \text { IVC0. } \end{gathered}$ |
| PB0.9 | Standard I/O | 63 | A38 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 8 \\ \text { RTC1 } \end{gathered}$ |
| PB0. 10 | Standard I/O | 62 | A37 | XBR0 | $\checkmark$ |  |  |  |  | RTC2 |
| PB0.11 | Standard I/O | 61 | D4 | XBRO | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0.9 } \\ \text { VREFGND } \end{gathered}$ |
| PB0. 12 | Standard I/O | 60 | A36 | XBR0 |  |  |  |  |  | $\begin{gathered} \text { ADC0. } 10 \\ \text { VREF } \end{gathered}$ |
| PB0. 13 | Standard I/O | 59 | A35 | XBRO |  |  |  |  |  | IDAC0 |
| PB0. 14 | Standard I/O | 58 | B27 | XBRO |  |  |  |  |  | IDAC1 |
| PB0.15 | Standard I/O | 57 | A34 | XBR0 | $\checkmark$ |  |  |  |  | XTAL1 |
| PB1.0 | Standard I/O | 56 | A33 | XBR0 | $\checkmark$ |  |  |  |  | XTAL2 |
| PB1.1 | Standard I/O | 55 | B25 | XBRO | $\checkmark$ |  |  |  |  | ADC0.11 |
| PB1.2/TRST | Standard I/O /JTAG | $54$ | A32 | XBR0 | $\checkmark$ |  |  |  |  |  |
| PB1.3/TDO/ SWV | Standard I/O /JTAG/ Serial Wire Viewer | 53 | B24 | XBRO | $\checkmark$ |  |  |  |  | $\begin{aligned} & \text { ADC0.12 } \\ & \text { ADC1.12 } \end{aligned}$ |
| PB1.4/TDI | Standard I/O /JTAG | 52 | A31 | XBRO | $\checkmark$ |  |  |  |  | $\begin{aligned} & \text { ADC0. } 13 \\ & \text { ADC1.13 } \end{aligned}$ |
| PB1.5/ETM0 | Standard I/O /ETM | 51 | B23 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{aligned} & \text { ADC0.14 } \\ & \text { ADC1.14 } \end{aligned}$ |
| PB1.6/ETM1 | Standard I/O /ETM | 50 | A30 | XBR0 | $\checkmark$ |  |  |  |  | ADC0.15 <br> ADC1.15 |
| PB1.7/ETM2 | Standard I/O /ETM | 48 | B22 | XBRO | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC1.11 } \\ \text { CS0.8 } \end{gathered}$ |
| PB1.8/ETM3 | Standard I/O /ETM | 47 | B21 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC1.10 } \\ \text { CS0.9 } \end{gathered}$ |

## SiM3C1xx

Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued)

| Pin Name | Type |  |  |  |  |  |  |  | External Trigger Inputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB1.9/ TRACECLK | Standard I/O /ETM | 46 | A28 | XBR0 | $\checkmark$ |  |  |  |  | ADC1.9 |
| PB1.10 | Standard I/O | 43 | A26 | XBR0 | $\checkmark$ | $\begin{gathered} \mathrm{A} 23 \mathrm{~m} / \\ \mathrm{A} 15 \end{gathered}$ |  |  | DMAOT1 | ADC1.8 |
| PB1.11 | Standard I/O | 42 | A25 | XBR0 | $\checkmark$ | $\begin{gathered} \mathrm{A} 22 \mathrm{~m} / \\ \mathrm{A} 14 \end{gathered}$ |  |  | DMAOTO | ADC1. 7 |
| PB1.12 | Standard I/O | 41 | D3 | XBR0 | $\checkmark$ | $\mathrm{A} 21 \mathrm{~m} /$ A13 | , |  |  | ADC1.6 |
| PB1.13 | Standard I/O | 40 | A24 | XBR0 |  | $\begin{gathered} \mathrm{A} 20 \mathrm{~m} / \\ \mathrm{A} 12 \end{gathered}$ |  |  | ADCOT15 WAKE. 0 | $\begin{aligned} & \text { ADC1.5 } \\ & \text { CS0.10 } \end{aligned}$ |
| PB1.14 | Standard I/O | 39 | A23 | XBR0 |  | $\begin{gathered} \mathrm{A} 19 \mathrm{~m} / \\ \text { A11 } \end{gathered}$ |  |  | ADC1T15 <br> WAKE. 1 | $\begin{gathered} \text { ADC1.4 } \\ \text { CS0.11 } \end{gathered}$ |
| PB1.15 | Standard I/O | 38 | A22 | XBRO | $\checkmark$ | $\begin{gathered} \mathrm{A} 18 \mathrm{~m} / \mathrm{I} \\ \mathrm{~A} 10 \end{gathered}$ |  |  | WAKE. 2 | $\begin{gathered} \text { ADC1.3 } \\ \text { CS0.12 } \end{gathered}$ |
| PB2.0 | Standard I/O |  | B17 | XBR1 | $\checkmark$ | $\begin{gathered} \mathrm{A} 17 \mathrm{~m} / \\ \text { A9 } \end{gathered}$ | LSIO | Yes | INT0.0 INT1.0 WAKE. 3 | $\begin{gathered} \text { ADC1.2 } \\ \text { CS0.13 } \end{gathered}$ |
| PB2.1 | Standard I/O | 36 | A21 | XBR1 | $\checkmark$ | $\begin{gathered} \mathrm{A} 16 \mathrm{~m} / \\ \mathrm{A} 8 \end{gathered}$ | LSI1 | Yes | INT0. 1 INT1.1 WAKE. 4 | $\begin{gathered} \text { ADC1.1 } \\ \text { CS0.14 } \end{gathered}$ |
| PB2.2 | Standard I/O | 35 | B16 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD15m/ } \\ \text { A7 } \end{gathered}$ | LSI2 | Yes | INT0.2 INT1.2 WAKE. 5 | $\begin{gathered} \text { ADC1.0 } \\ \text { CS0.15 } \\ \text { PMU_Asleep } \end{gathered}$ |
| PB2.3 | Standard I/O | 34 | A20 | XBR1 | $\checkmark$ | $\begin{array}{\|c\|} \hline \text { AD14m/ } \\ \text { A6 } \end{array}$ | LSI3 | Yes | INT0. 3 INT1.3 WAKE. 6 |  |
| PB2.4 | Standard I/O | 31 | B14 | XBR1 | $\checkmark$ | $\begin{array}{\|c\|} \hline \text { AD13m/ } \\ \text { A5 } \end{array}$ | LSI4 | Yes | INT0.4 INT1.4 WAKE. 7 |  |
| PB2.5 | Standard I/O | 30 | A18 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD12m } / \\ \text { A4 } \end{gathered}$ | LSI5 | Yes | INT0.5 INT1.5 |  |

## SiM3C1xx

Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued)

| Pin Name | Type |  |  |  | $\begin{aligned} & \text { ᄃ } \\ & \hline 0 \\ & \sum_{0}^{0} \\ & \vdots \\ & \text { L } \\ & \hline \end{aligned}$ |  |  |  | External Trigger Inputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB2.6 | Standard I/O | 29 | B13 | XBR1 | $\checkmark$ | $\begin{array}{\|c\|} \text { AD11m/ } \\ \text { A3 } \end{array}$ |  | Yes | INT0. 6 INT1.6 |  |
| PB2.7 | Standard I/O | 28 | A17 | XBR1 | $\checkmark$ | $\begin{gathered} \mathrm{AD} 10 \mathrm{~m} / \\ \mathrm{A} 2 \end{gathered}$ |  | Yes | INTO. 7 <br> INT1. 7 |  |
| PB2.8 | Standard I/O | 27 | B12 | XBR1 | $\checkmark$ | $\begin{aligned} & \text { AD9m/ } \\ & \text { A1 } \end{aligned}$ |  | Yes | ) |  |
| PB2.9 | Standard I/O | 26 | A16 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD8m/ } \\ \text { A0 } \end{gathered}$ |  | Yes |  |  |
| PB2.10 | Standard I/O | 25 | B11 | XBR1 |  |  |  | Yes |  |  |
| PB2.11 | Standard I/O | 24 | A15 | XBR1 |  | $\begin{gathered} \hline \text { AD6m/ } \\ \text { D6 } \end{gathered}$ |  | Yes |  | CMP0P. 0 CMP1P. 0 |
| PB2.12 | Standard I/O | 23 | A14 |  | $\checkmark$ | $\begin{gathered} \text { AD5m/ } \\ \text { D5 } \end{gathered}$ |  | Yes |  | CMP0N. 0 CMP1N. 0 RTC0TCLK_OUT |
| PB2.13 | Standard I/O |  | A13 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD4m/ } \\ \text { D4 } \end{gathered}$ |  | Yes |  | CMP0P. 1 CMP1P. 1 |
| PB2.14 | Standard I/O | 21 | D2 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD3m/ } \\ \text { D3 } \end{gathered}$ |  | Yes |  | CMPON. 1 <br> CMP1N. 1 |
| PB3.0 | 5 V Tolerant I/O | 20 | A12 | XBR1 | $\checkmark$ | $\begin{aligned} & \text { AD2m/ } \\ & \text { D2 } \end{aligned}$ |  |  |  | CMP0P. 2 CMP1P. 2 |
| PB3. 1 | 5 V Tolerant I/O | 19 | A11 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD1m/ } \\ \text { D1 } \end{gathered}$ |  |  |  | CMPON. 2 <br> CMP1N. 2 |
| PB3.2 | 5 V Tolerant I/O | 18 | A10 | XBR1 | $\checkmark$ | $\begin{aligned} & \text { ADOm/ } \\ & \text { D0 } \end{aligned}$ |  |  | DACOTO DAC1T0 LPTOTO | CMP0P. 3 CMP1P. 3 |
| PB3. 3 | 5 V Tolerant I/O | 17 | B8 | XBR1 | $\checkmark$ | $\overline{\mathrm{WR}}$ |  |  | DAC0T1 <br> DAC1T1 <br> INT0.8 <br> INT1.8 | CMPON. 3 <br> CMP1N. 3 |

## SiM3C1xx

Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued)


## SiM3C1xx

Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued)

| Pin Name | Type |  |  |  | $\begin{aligned} & \stackrel{1}{0} \\ & \sum_{0}^{0} \\ & \vdots \\ & \stackrel{1}{0} \end{aligned}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB4.0 | High Drive I/O | 8 | A6 |  |  |  | LSOO |  |  |  |
| PB4. 1 | High Drive I/O | 7 | A5 |  |  |  | LSO1 |  |  |  |
| PB4.2 | High Drive I/O | 6 | A4 |  |  |  | LSO2 |  |  |  |
| PB4.3 | High Drive I/O | 3 | A2 |  |  |  | LSO3 |  |  |  |
| PB4.4 | High Drive I/O | 2 | A1 |  |  |  | LSO4 |  |  |  |
| PB4.5 | High Drive I/O | 1 | D1 |  |  |  | LSO5 |  |  |  |

Note: All unnamed pins on the LGA-92 package are no-connect pins. They should be soldered to the PCB for mechanical stability, but have no internal connections to the device.

### 6.2. SiM3C1x6 Pin Definitions



Figure 6.3. SiM3C1x6-GQ Pinout


Figure 6.4. SiM3C1x6-GM Pinout

Table 6.2. Pin Definitions and alternate functions for SiM3C1x6

| Pin Name | Type |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VSS | Ground | $\begin{aligned} & 25 \\ & 50 \end{aligned}$ |  |  |  |  |  |  |  |
| VDD | Power (Core) | 58 |  |  |  |  |  |  |  |
| VIO | Power (I/O) | $\begin{aligned} & 24 \\ & 39 \end{aligned}$ |  |  |  |  |  |  |  |
| VREGIN | Power (Regulator) | 60 |  |  |  |  |  |  |  |
| VSSHD | Ground (High Drive) | 2 |  |  | , |  |  |  |  |
| VIOHD | Power (High Drive) | 3 |  |  | - |  |  |  |  |
| $\overline{\text { RESET }}$ | Active-low Reset | 64 |  |  | ) |  |  |  |  |
| SWCLK/TCK | Serial Wire / JTAG | 36 |  | ) |  |  |  |  |  |
| SWDIO/TMS | Serial Wire / JTAG | 35 | - |  |  |  |  |  |  |
| PB0.0 | Standard I/O | $57$ | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 2 \\ \text { CS0.1 } \end{gathered}$ |
| PB0.1 | Standard I/O |  | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 3 \\ \text { CS0.2 } \end{gathered}$ |
| PB0. 2 | Standard I/O | 55 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 4 \\ \text { CSO. } 3 \end{gathered}$ |
| PB0.3 |  | 54 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0.5 } \\ \text { CSO. } 4 \end{gathered}$ |
| PB0.4 | Standard I/O | 53 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0.6 } \\ \text { CS0.5 } \\ \text { IVC0.0 } \end{gathered}$ |
|  | Standard I/O | 52 | XBR0 | $\checkmark$ |  |  |  |  | ADC0.7 CS0.6 IVC0. 1 |
| PB0.6 | Standard I/O | 51 | XBR0 | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 8 \\ \text { CS0. } \\ \text { RTC1 } \end{gathered}$ |

## SiM3C1xx

Table 6.2. Pin Definitions and alternate functions for SiM3C1x6 (Continued)

| Pin Name | Type |  |  |  |  | Port-Mapped Level Shifter |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB0.7 | Standard I/O | 50 | XBR0 | $\checkmark$ |  |  |  |  | RTC2 |
| PB0.8 | Standard I/O | 49 | XBRO | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 9 \\ \text { VREFGND } \end{gathered}$ |
| PB0.9 | Standard I/O | 48 | XBRO | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC0. } 10 \\ \text { VREF } \end{gathered}$ |
| PB0.10 | Standard I/O | 47 | XBRO | $\checkmark$ |  |  |  |  | ADC1.6 <br> IDAC0 |
| PB0. 11 | Standard I/O | 46 | XBRO | $\checkmark$ |  | $\downarrow$ |  |  | IDAC1 |
| PB0.12 | Standard I/O | 45 | XBRO |  | - |  |  |  | XTAL1 |
| PB0.13 | Standard I/O | 44 | XBRO |  |  |  |  |  | XTAL2 |
| $\begin{gathered} \hline \text { PB0.14/TDO/ } \\ \text { SWV } \end{gathered}$ | Standard I/O / JTAG / Serial Wire Viewer | 43 | XBRO | $\downarrow$ |  |  |  |  | ADC0. 12 ADC1.12 |
| PB0.15/TDI | Standard I/O / JTAG |  | XBRO | $\checkmark$ |  |  |  |  | ADC0. 13 ADC1.13 |
| PB1.0 | Standard I/O | $41$ | XBRO | $\checkmark$ |  |  |  |  | ADC0. 14 ADC1.14 |
| PB1.1 | Standard | 40 | XBR0 | $\checkmark$ |  |  |  |  | ADC0. 15 ADC1. 15 |
| PB1.2 | Standard $/ / 0$ | 38 | XBRO | $\checkmark$ |  |  |  |  | $\begin{gathered} \text { ADC1.11 } \\ \text { CS0.8 } \end{gathered}$ |
| PB1.3 | Standard I/O | 37 | XBRO | $\checkmark$ |  |  |  |  | ADC1. 10 CSO. 9 |
| PB1.4 | Standard I/O | 34 | XBRO | $\checkmark$ |  |  |  |  | ADC1.8 |
| PB1.5 | Standard I/O | 33 | XBRO | $\checkmark$ |  |  |  |  | ADC1.7 |
| PB1.6 | Standard I/O | 32 | XBRO | $\checkmark$ |  |  |  | ADCOT15 WAKE. 0 | $\begin{gathered} \text { ADC1.5 } \\ \text { CS0.10 } \end{gathered}$ |
| PB1.7 | Standard I/O | 31 | XBR0 | $\checkmark$ | AD15m/ A7 |  |  | ADC1T15 WAKE. 1 | $\begin{gathered} \text { ADC1.4 } \\ \text { CS0.11 } \end{gathered}$ |

Table 6.2. Pin Definitions and alternate functions for SiM3C1x6 (Continued)

| Pin Name | Type |  |  |  |  |  | 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 | External Trigger Inputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB1.8 | Standard I/O | 30 | XBR0 | $\checkmark$ | $\begin{gathered} \text { AD14m/ } \\ \text { A6 } \end{gathered}$ |  |  | WAKE. 2 | ADC1.3 CS0. 12 |
| PB1.9 | Standard I/O | 29 | XBRO | $\checkmark$ | $\begin{array}{\|c\|} \hline \text { AD13m/ } \\ \text { A5 } \end{array}$ |  |  | WAKE. 3 | $\begin{gathered} \text { ADC1.2 } \\ \text { CS0.13 } \end{gathered}$ |
| PB1.10 | Standard I/O | 28 | XBRO | $\checkmark$ | $\begin{array}{\|c\|} \hline \text { AD12m/ } \\ \text { A4 } \end{array}$ |  |  | DMAOT1 WAKE. 4 | $\begin{gathered} \text { ADC1.1 } \\ \text { CS0.14 } \end{gathered}$ |
| PB1.11 | Standard I/O | 27 | XBR0 | $\checkmark$ | AD11m/ A3 | $1$ |  | DMAOTO WAKE. 5 | ADC1.0 CS0.15 PMU_Asleep |
| PB1. 12 | Standard I/O | 26 | XBR0 |  | AD10m/ A2 |  |  | WAKE. 6 |  |
| PB1.13 | Standard I/O | 23 | XBR0 |  | $\begin{gathered} \text { AD9m/ } \\ \text { A1 } \end{gathered}$ |  |  |  |  |
| PB1.14 | Standard I/O |  | XBRO | $\checkmark$ | $\begin{aligned} & \text { AD8m/ } \\ & \text { A0 } \end{aligned}$ |  |  |  |  |
| PB1.15 | Standard I/O | $21$ | XBRO | $\checkmark$ | $\begin{aligned} & \text { AD7m/ } \\ & \text { D7 } \end{aligned}$ |  |  |  |  |
| PB2.0 | Standard I/O | 20 | XBR1 | $\checkmark$ | AD6m/ D6 | LSIO | Yes | $\begin{aligned} & \text { INT0.0 } \\ & \text { INT1. } \end{aligned}$ |  |
| PB2. 1 | Standard I/O | 19 | XBR1 | $\checkmark$ | $\begin{gathered} \mathrm{AD} 5 \mathrm{~m} / \\ \mathrm{D} 5 \end{gathered}$ | LSI1 | Yes | INT0. 1 INT1.1 |  |
| $\text { PB2. } 2$ | Standard I/O | 18 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD4m/ } \\ \text { D4 } \end{gathered}$ | LSI2 | Yes | INT0. 2 INT1.2 | CMPON. 0 CMP1N. 0 RTCOTCLK_OUT |
| PB2.3 | Standard I/O | 17 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD3m/ } \\ \text { D3 } \end{gathered}$ | LSI3 | Yes | $\begin{aligned} & \text { INT0.3 } \\ & \text { INT1.3 } \end{aligned}$ | CMP0P. 0 CMP1P. 0 |
| PB3.0 | 5 V Tolerant I/O | 16 | XBR1 | $\checkmark$ | $\begin{gathered} \mathrm{AD} 2 \mathrm{~m} / \\ \mathrm{D} 2 \end{gathered}$ |  |  |  | CMP0P. 1 CMP1P. 1 |
| PB3. 1 | 5 V Tolerant I/O | 15 | XBR1 | $\checkmark$ | $\begin{gathered} \text { AD1m/ } \\ \text { D1 } \end{gathered}$ |  |  |  | CMPON. 1 CMP1N. 1 |

Table 6.2. Pin Definitions and alternate functions for SiM3C1x6 (Continued)

| Pin Name | Type |  |  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \vdots \\ & \vdots \\ & \vdots \\ & 0 \end{aligned}$ | External Trigger Inputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB3.2 | 5 V Tolerant I/O | 14 | XBR1 | $\checkmark$ | $\begin{aligned} & \text { ADOm/ } \\ & \text { D0 } \end{aligned}$ |  |  | DACOTO <br> DAC1T0 <br> LPTOTO <br> WAKE. 8 | CMP0P. 2 CMP1P. 2 |
| PB3.3 | 5 V Tolerant I/O | 13 | XBR1 | $\checkmark$ | $\overline{\text { WR }}$ |  |  | DAC0T1 <br> DAC1T1 <br> INT0. 4 <br> INT1.4 <br> WAKE. 9 | CMPON. 2 CMP1N. 2 |
| PB3.4 | 5 V Tolerant I/O | 12 | XBR1 |  | $\overline{\mathrm{OE}}$ |  |  | INT0.5 <br> INT1.5 <br> WAKE. 10 | CMPOP. 3 CMP1P. 3 |
| PB3.5 | 5 V Tolerant I/O | 11 | XBR1 |  | ALEm |  |  | DACOT2 <br> DAC1T2 <br> INT0.6 <br> INT1.6 <br> WAKE. 11 | CMPON. 3 CMP1N. 3 |
| PB3.6 | 5 V Tolerant I/O | $10$ | XBR1 | $\checkmark$ | CSO |  |  | DACOT3 <br> DAC1T3 <br> INT0. 7 <br> INT1.7 <br> WAKE. 12 | CMP0P. 4 <br> CMP1P. 4 <br> EXREGSP |
| PB3.7 | 5 V Tolerant I/O | 9 | XBR1 | $\checkmark$ | $\overline{\mathrm{BE}} 1$ |  |  | DAC0T4 <br> DAC1T4 <br> INT0.8 <br> INT1.8 <br> WAKE. 13 | CMPON. 4 CMP1N. 4 EXREGSN |
|  | 5 V Tolerant I/O | 8 | XBR1 | $\checkmark$ | CS1 |  |  | DAC0T5 <br> DAC1T5 <br> LPTOT1 <br> INT0.9 <br> INT1.9 <br> WAKE. 14 | $\begin{gathered} \hline \text { CMP0P. } 5 \\ \text { CMP1P. } 5 \\ \text { EXREGOUT } \end{gathered}$ |

Table 6.2. Pin Definitions and alternate functions for SiM3C1x6 (Continued)

| Pin Name | Type |  |  | $\begin{aligned} & \stackrel{1}{0} \\ & \sum_{0}^{0} \\ & \vdots \\ & \text { N } \end{aligned}$ |  |  |  | External Trigger Inputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB3.9 | 5 V Tolerant I/O | 7 | XBR1 | $\checkmark$ | $\overline{\mathrm{BEO}}$ |  |  | DAC0T6 DAC1T6 LPTOT2 INTO. 10 INT1.10 WAKE. 15 | CMPON. 5 <br> CMP1N. 5 <br> EXREGBD |
| PB4.0 | High Drive I/O | 6 |  |  |  | LSOO | - |  |  |
| PB4.1 | High Drive I/O | 5 |  |  |  | LSO1 |  |  |  |
| PB4.2 | High Drive I/O | 4 |  |  |  | LSO2 |  |  |  |
| PB4.3 | High Drive I/O | 1 |  |  |  | LSO3 |  |  |  |

## SiM3C1xx

### 6.3. SiM3C1x4 Pin Definitions



Figure 6.5. SiM3C1x4-GM Pinout

Table 6.3. Pin Definitions and Alternate Functions for SiM3C1x4

| Pin Name | Type |  |  | $\begin{aligned} & \text { 吡 } \\ & \sum_{0}^{0} \\ & \text { t } \\ & 0 \\ & \hline \end{aligned}$ |  |  | Analog or Additional Functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VSS | Ground | 14 |  |  |  |  |  |
| VDD | Power (Core) | 35 |  |  |  |  | - |
| VIO | Power (I/O) | 13 |  |  |  |  |  |
| VREGIN | Power (Regulator) | 36 |  |  |  |  |  |
| VSSHD | Ground (High Drive) | 2 |  |  |  |  |  |
| VIOHD | Power (High Drive) | 3 |  |  | c |  |  |
| RESET | Active-low Reset | 40 |  |  | ) |  |  |
| SWCLK | Serial Wire | 24 |  | 1 |  |  |  |
| SWDIO | Serial Wire | 23 |  |  |  |  |  |
| PB0.0 | Standard I/O |  | XBR0 | $\checkmark$ |  |  | $\begin{gathered} \text { ADC0.8 } \\ \text { CS0.7 } \\ \text { RTC1 } \end{gathered}$ |
| PB0. 1 | Standard I/O | 33 | XBR0 | $\checkmark$ |  |  | RTC2 |
| PB0.2 | Standard I/O | 32 | XBR0 | $\checkmark$ |  |  | $\begin{gathered} \text { ADC0.9 } \\ \text { CSO.0 } \\ \text { VREFGND } \end{gathered}$ |
| PB0. 3 | Standard I/O | 31 | XBR0 | $\checkmark$ |  |  | $\begin{gathered} \text { ADC0.10 } \\ \text { CSO.1 } \\ \text { VREF } \end{gathered}$ |
|  | Standard I/O | 30 | XBR0 | $\checkmark$ |  |  | ADC1.6 CS0. 2 IDAC0 |
| PB0.5 | Standard I/O | 29 |  |  |  |  | IDAC1 |
| PB0.6 | Standard I/O | 28 | XBR0 | $\checkmark$ |  |  | $\begin{gathered} \text { ADC0.0 } \\ \text { CS0. } \\ \text { XTAL1 } \end{gathered}$ |
| PB0.7 | Standard I/O | 27 | XBR0 | $\checkmark$ |  |  | $\begin{gathered} \text { ADC0.1 } \\ \text { CSO.4 } \\ \text { XTAL2 } \end{gathered}$ |

## SiM3C1xx

Table 6．3．Pin Definitions and Alternate Functions for SiM3C1x4（Continued）

| Pin Name | Type |  |  | 들 $\sum_{0}^{0}$ 닝 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \vdots \\ & \vdots \\ & \vdots \\ & 0 \\ & 0 \end{aligned}$ | słndu｜」ә66！ュ」 ןеиләұхヨ | Analog or Additional Functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB0．8 | Standard I／O | 26 | XBR0 | $\checkmark$ |  |  | $\text { ADC0. } 14$ $\text { ADC1. } 14$ |
| PB0．9 | Standard I／O | 25 | XBR0 | $\checkmark$ |  |  | ADC0．15 ADC1．15 |
| PB0．10 | Standard I／O | 22 | XBR0 | $\checkmark$ |  | DMA0T1 | ADC1．8 |
| PB0． 11 | Standard I／O | 21 | XBR0 | $\checkmark$ |  | DMAOTO | ADC1．7 |
| PB0．12 | Standard I／O | 20 | XBR0 | $\checkmark$ | $\checkmark$ | ADC0T15 WAKE． 0 | $\begin{gathered} \hline \text { ADC1.5 } \\ \text { CS0.10 } \end{gathered}$ |
| PB0．13 | Standard I／O | 19 | XBR0 |  |  | ADC1T15 WAKE． 1 | $\begin{gathered} \text { ADC1.4 } \\ \text { CS0.11 } \end{gathered}$ |
| PB0．14 | Standard I／O | 18 | XBRO | $\checkmark$ |  | WAKE． 2 | $\begin{aligned} & \text { ADC1.3 } \\ & \text { CS0.12 } \end{aligned}$ |
| PB0．15 | Standard I／O | $17$ | XBR0 | $\checkmark$ |  | WAKE． 3 | $\begin{aligned} & \text { ADC1.2 } \\ & \text { CS0.13 } \end{aligned}$ |
| PB1．0 | Standard I／O | 16 | XBR0 | $\checkmark$ |  | WAKE． 4 | $\begin{aligned} & \text { ADC1.1 } \\ & \text { CS0.14 } \end{aligned}$ |
| PB1． 1 | Standard l／O | 15 | XBR0 | $\checkmark$ |  | WAKE． 5 | ADC1．0 CS0．15 PMU＿Asleep |
| PB1.2 | Standard I／O | 12 | XBR0 | $\checkmark$ |  |  | $\begin{gathered} \text { CMPON. } 0 \\ \text { CMP1N. } 0 \\ \text { RTCOTCLK_OUT } \end{gathered}$ |
| PB1.3 | Standard I／O | 11 | XBR0 | $\checkmark$ |  |  | CMPOP． 0 CMP1P． 0 |
| PB3.0 | 5 V Tolerant I／O | 10 | XBR1 | $\checkmark$ |  | DACOTO <br> DAC1T0 <br> LPTOTO <br> INTO． 0 <br> INT1．0 <br> WAKE． 12 | CMP0P． 1 <br> CMP1P． 1 <br> EXREGSP |

Table 6.3. Pin Definitions and Alternate Functions for SiM3C1x4 (Continued)

| Pin Name | Type |  |  | $\begin{aligned} & \stackrel{1}{0} \\ & \sum_{0}^{0} \\ & \text { N} \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \vdots \\ & \vdots \\ & 0 \\ & 0 \end{aligned}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PB3. 1 | 5 V Tolerant I/O | 9 | XBR1 | $\checkmark$ |  | DACOT1 <br> DAC1T1 <br> LPTOT1 <br> INT0.1 <br> INT1.1 <br> WAKE. 13 | CMPON. 1 CMP1N. 1 EXREGSN |
| PB3.2 | 5 V Tolerant I/O | 8 | XBR1 |  |  | DAC0T2 DAC1T2 LPTOT2 INT0.2 INT1.3 WAKE. 14 | CMP0P. 2 CMP1P. 2 EXREGOUT |
| PB3.3 | 5 V Tolerant I/O | 7 | XBR1 |  |  | DACOT3 <br> DAC1T3 INT0.3 INT1.3 WAKE. 15 | CMPON. 2 <br> CMP1N. 2 <br> EXREGBD |
| PB4.0 | High Drive I/O | $6$ |  |  |  |  |  |
| PB4. 1 | High Drive 1/O | 5 |  |  |  |  |  |
| PB4.2 | High Drive 1/0 | 4 |  |  |  |  |  |
| PB4.3 | High Drive I/O | 1 |  |  |  |  |  |

## SiM3C1xx

### 6.4. LGA-92 Package Specifications



Figure 6.6. LGA-92 Package Drawing
Table 6.4. LGA-92 Package Dimensions

| Dimension | Min | Nominal | Max |
| :---: | :---: | :---: | :---: |
| A | 0.74 | 0.84 | 0.94 |
| $\mathbf{b}$ | 0.25 | 0.30 | 0.35 |
| c | 3.15 | 3.20 | 3.25 |
| D | 7.00 BSC |  |  |
| D1 | 6.50 BSC |  |  |
| D2 | 4.00 BSC |  |  |
| e | 0.50 BSC |  |  |
| E | 7.00 BSC |  |  |
| E1 | 6.50 BSC |  |  |
| E2 | 4.00 BSC |  |  |
| aaa | - | - | 0.10 |
| bbb | - | - | 0.10 |
| ccc | - | - | 0.08 |
| ddd | - | - | 0.10 |
| eee | - | - | 0.10 |

## Notes:

1. All dimensions shown are in millimeters ( mm ) unless otherwise noted.
2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.


DETAIL "A"


Figure 6.7. LGA-92 Landing Diagram
Table 6.5. LGA-92 Landing Diagram Dimensions

| Dimension | Typical | Max |
| :---: | :---: | :---: |
| $\mathbf{C 1}$ | 6.50 | - |
| $\mathbf{C 2}$ | 6.50 | - |
| $\mathbf{e}$ | 0.50 | - |
| $\mathbf{f}$ | - | 0.35 |
| $\mathbf{P 1}$ | - | 3.20 |
| $\mathbf{P 2}$ | - | 3.20 |

Notes:

1. All dimensions shown are in millimeters ( mm ) unless otherwise noted.
2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.
3. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
4. This land pattern design is based on the IPC-7351 guidelines.

## SiM3C1xx

### 6.4.1. LGA-92 Solder Mask Design

All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.

### 6.4.2. LGA-92 Stencil Design

1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
2. The stencil thickness should be 0.125 mm ( 5 mils).
3. The ratio of stencil aperture to land pad size should be $1: 1$ for all perimeter pins.
4. A $2 \times 2$ array of 1.25 mm square openings on 1.60 mm pitch should be used for the center ground pad.

### 6.4.3. LGA-92 Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.
2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 6.5. TQFP-80 Package Specifications



Figure 6.8. TQFP-80 Package Drawing
Table 6.6. TQFP-80 Package Dimensions

| Dimension | Min | Nominal | Max |
| :---: | :---: | :---: | :---: |
| A | - | - | 1.20 |
| A1 | 0.05 | - | 0.15 |
| A2 | 0.95 | 1.00 | 1.05 |
| b | 0.17 | 0.20 | 0.27 |
| c | 0.09 | - | 0.20 |
| D | 14.00 BSC |  |  |
| D1 | 12.00 BSC |  |  |
| e | 0.50 BSC |  |  |
| E | 14.00 BSC |  |  |
| E1 | 12.00 BSC |  |  |

Table 6.6. TQFP-80 Package Dimensions (Continued)

| Dimension | Min | Nominal | Max |
| :---: | :---: | :---: | :---: |
| L | 0.45 | 0.60 | 0.75 |
| L1 | 1.00 Ref |  |  |
| $\Theta$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |
| aaa | 0.20 |  |  |
| bbb |  |  |  |
| ccc |  |  |  |
| ddd | 0.08 |  |  |
| eee |  |  |  |

Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
3. This package outline conforms to JEDEC MS-026, variant ADD.
4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.


Figure 6.9. TQFP-80 Landing Diagram
Table 6.7. TQFP-80 Landing Diagram Dimensions

| Dimension | Min | Max |
| :---: | :---: | :---: |
| $\mathbf{C 1}$ | 13.30 | 13.40 |
| $\mathbf{C 2}$ | 13.30 | 13.40 |
| $\mathbf{E}$ | 0.50 BSC |  |
| $\mathbf{X}$ | 0.20 | 0.30 |
| $\mathbf{Y}$ | 1.40 | 1.50 |

Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. This land pattern design is based on the IPC-7351 guidelines.

## SiM3C1xx

### 6.5.1. TQFP-80 Solder Mask Design

All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.

### 6.5.2. TQFP-80 Stencil Design

1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
2. The stencil thickness should be 0.125 mm ( 5 mils).
3. The ratio of stencil aperture to land pad size should be $1: 1$ for all pads.

### 6.5.3. TQFP-80 Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.
2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

SILICON LABS

### 6.6. QFN-64 Package Specifications



Figure 6.10. QFN-64 Package Drawing
Table 6.8. QFN-64 Package Dimensions

| Dimension | Min | Nominal | Max |
| :---: | :---: | :---: | :---: |
| A | 0.80 | 0.85 | 0.90 |
| A1 | 0.00 | 0.02 | 0.05 |
| b |  | 0.25 | 0.30 |
| D |  | 9.00 BSC |  |
| D2 | 3.95 | 4.10 | 4.25 |
| e |  | 0.50 BSC |  |
|  |  | 9.00 BSC |  |
| , | 3.95 | 4.10 | 4.25 |
|  | 0.30 | 0.40 | 0.50 |
| aaa |  | 0.10 |  |
| bbb |  | 0.10 |  |
| ccc |  | 0.08 |  |
| ddd |  | 0.10 |  |
| eee |  | 0.05 |  |
| es: <br> 1. All dimens <br> 2. Dimension <br> 3. This packa <br> 4. Recomme specificatio | are in eranc confo reflow Body | (mm) unle SI Y14.5MEC MO-220 er the JED nts. |  |



Figure 6.11. QFN-64 Landing Diagram
Table 6.9. QFN-64 Landing Diagram Dimensions

| Dimension | $\mathbf{m m}$ |
| :---: | :---: |
| $\mathbf{C 1}$ | 8.90 |
| $\mathbf{C 2}$ | 8.90 |
| $\mathbf{E}$ | 0.50 |
| $\mathbf{X 1}$ | 0.30 |
| $\mathbf{Y 1}$ | 0.85 |
| $\mathbf{X 2}$ | 4.25 |
| $\mathbf{Y 2}$ | 4.25 |

Notes:

1. All dimensions shown are in millimeters (mm).
2. This Land Pattern Design is based on the IPC-7351 guidelines.
3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm .

### 6.6.1. QFN-64 Solder Mask Design

All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.

### 6.6.2. QFN-64 Stencil Design

1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
2. The stencil thickness should be 0.125 mm ( 5 mils).
3. The ratio of stencil aperture to land pad size should be $1: 1$ for all pads.
4. A $3 \times 3$ array of 1.0 mm square openings on a 1.5 mm pitch should be used for the center ground pad.

### 6.6.3. QFN-64 Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.
2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## SiM3C1xx

### 6.7. TQFP-64 Package Specifications




SECTIUN B-H

Figure 6.12. TQFP-64 Package Drawing
Table 6.10. TQFP-64 Package Dimensions

| Dimension | Min | Nominal | Max |
| :---: | :---: | :---: | :---: |
| A | - | - | 1.20 |
| A1 | 0.05 | - | 0.15 |
| A2 | 0.95 | 1.00 | 1.05 |
| $\mathbf{b}$ | 0.17 | 0.22 | 0.27 |
| $\mathbf{c}$ | 0.09 | - | 0.20 |
| D | 12.00 BSC |  |  |
| D1 | 0.00 BSC |  |  |
| e | 12.00 BSC |  |  |
| E | 10.00 BSC |  |  |
| E1 | 0.45 | 0.60 | 0.75 |
| $\mathbf{L}$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |
| $\Theta$ |  |  |  |

Table 6.10. TQFP-64 Package Dimensions (Continued)

| Dimension | Min | Nominal | Max |
| :---: | :---: | :---: | :---: |
| aaa | - | - | 0.20 |
| bbb | - | - | 0.20 |
| ccc | - | - | 0.08 |
| ddd | - | - | 0.08 |

Notes:

1. All dimensions shown are in millimeters ( mm ) unless otherwise noted.
2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
3. This package outline conforms to JEDEC MS-026, variant ACD.
4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.


Figure 6.13. TQFP-64 Landing Diagram
Table 6.11.TQFP-64 Landing Diagram Dimensions

| Dimension | Min | Max |
| :---: | :---: | :---: |
| $\mathbf{C 1}$ | 11.30 | 11.40 |
| $\mathbf{C 2}$ | 11.30 | 11.40 |
| $\mathbf{E}$ | 0.50 BSC |  |
| $\mathbf{X}$ | 0.20 | 0.30 |
| $\mathbf{Y}$ | 1.40 | 1.50 |

Notes:

1. All dimensions shown are in millimeters ( mm ) unless otherwise noted.
2. This land pattern design is based on the IPC-7351 guidelines.

### 6.7.1. TQFP-64 Solder Mask Design

All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.

### 6.7.2. TQFP-64 Stencil Design

1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
2. The stencil thickness should be 0.125 mm ( 5 mils).
3. The ratio of stencil aperture to land pad size should be $1: 1$ for all pads.

### 6.7.3. TQFP-64 Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.
2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## SiM3C1xx

### 6.8. QFN-40 Package Specifications



Figure 6.14. QFN-40 Package Drawing
Table 6.12. QFN-40 Package Dimensions

| Dimension | Min | Nominal | Max |
| :---: | :---: | :---: | :---: |
| A | 0.80 | 0.85 | 0.90 |
| A1 | 0.00 | 0.02 | 0.05 |
| b | 0.18 | 0.25 | 0.30 |
| D | 6.00 BSC |  |  |
| D2 | 4.35 | 4.50 | 4.65 |
|  | 0.50 BSC |  |  |
| E |  | 6.00 BSC |  |
| E2 | 4.35 | 4.5 | 4.65 |
| ) L | 0.30 | 0.40 | 0.50 |
| ) aaa | 0.10 |  |  |
| bbb | 0.10 |  |  |
| ccc | 0.08 |  |  |
| ddd | 0.10 |  |  |
| eee | 0.05 |  |  |
| Notes: <br> 1. All dimensions shown are in millimeters (mm) unless otherwise noted. <br> 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. <br> 3. This package outline conforms to JEDEC MO-220. <br> 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. |  |  |  |
|  |  |  |  |



Figure 6.15. QFN-40 Landing Diagram
Table 6.13. QFN-40 Landing Diagram Dimensions

| Dimension | mm |
| :---: | :---: |
| C1 | C2 |
| $\mathbf{E}$ | 5.90 |
| $\mathbf{X 1}$ |  |
| $\mathbf{Y 1}$ |  |
| $\mathbf{X 2}$ |  |
| Y2 | 0.50 |
| Notes: <br> 1. All dimensions shown are in millimeters (mm). <br> 2. This Land Pattern Design is based on the IPC-7351 guidelines. <br> 3. All dimensions shown ate at Maximum Material Condition (MMC). <br> Least Material Condition (LMC) is calculated based on a <br> Fabrication Allowance of 0.05 mm. |  |

## SiM3C1xx

### 6.8.1. QFN-40 Solder Mask Design

All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.

### 6.8.2. QFN-40 Stencil Design

1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
2. The stencil thickness should be 0.125 mm ( 5 mils).
3. The ratio of stencil aperture to land pad size should be $1: 1$ for all pads.
4. A $3 \times 3$ array of 1.1 mm square openings on a 1.6 mm pitch should be used for the center ground pad.

### 6.8.3. QFN-40 Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.
2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 7. Revision Specific Behavior

This chapter details any known differences from behavior as stated in the device datasheet and reference manual. All known errata for the current silicon revision are rolled into this section at the time of publication. Any errata found after publication of this document will initially be detailed in a separate errata document until this datasheet is revised.

### 7.1. Revision Identification

The Lot ID Code on the top side of the device package can be used for decoding device revision information. Figures 7.1, 7.2, 7.3, and 7.4 show how to find the Lot ID Code on the top side of the device package. In addition, firmware can determine the revision of the device by checking the DEVICEID registers.


Figure 7.1. LGA-92 SiM3C1x7 Revision Information


Figure 7.2. TQFP-80 SiM3C1x7 Revision Information


Figure 7.3. SiM3C1x6 Revision Information


This first character identifies
the device revision

## Figure 7.4. SiM3C1x4 Revision Information

### 7.2. Comparator Rising/Falling Edge Flags in Debug Mode (CMPO, CMP1)

### 7.2.1. Problem

On Revision A and Revision B devices, if the comparator output is high, the comparator rising and falling edge flags will both be set to 1 upon single-step or exit from debug mode.

### 7.2.2. Impacts

Firmware using the rising and falling edge flags to make decisions may see a false trigger of the comparator if the output of the comparator is high during a debug session. This does not impact the non-debug operation of the device.

### 7.2.3. Workaround

There is not a system-agnostic workaround for this issue.

### 7.2.4. Resolution

This issue exists on Revision A and Revision B devices. It may be corrected in a future device revision.

## Document Change List

## Revision 1.0 to Revision 1.1

- Added end of life note to Table 5.1, "Product Selection Guide," on page 50.


## Revision 0.8 to Revision 1.0

- Added block diagram to front page; updated feature bullet lists.
- Electrical Specifications Tables Additions:
- Voltage Regulator Current Sense Supply Current, Typ =3 3 A (Table 3.2)
- Power Mode 2 Wake Time, Min = 4 clocks, Max $=5$ clocks (Table 3.3)
- External Crystal Clock Frequency, Min $=0.01 \mathrm{MHz}, \mathrm{Max}=30 \mathrm{MHz}$ (Table 3.9)
- Added /RESET pin characteristics (Table 3.17)
- Electrical Specifications Tables Removals:
- Power Mode 3 Wake Time (Table 3.3)
- Electrical Specifications Tables Corretions/Adjustments:
- IVC Supply Current, Max =2.5 $\mu \mathrm{A}$ (Table 3.2)
- VREG0 Output Voltage Normal Mode, Min = 3.15 V (Table 3.5)
- VREGO Output Voltage Suspend Mode, Min $=3.15 \mathrm{~V}$ (Table 3.5)
- External Regulator Internal Pull-Down, Typ $=5 \mathrm{k} \Omega$ (Table 3.6)
- External Regulator Internal Pull-Up, Typ = $10 \mathrm{k} \Omega$ (Table 3.6)
- Flash Memory Endurance, Typ = 100k write/erase cycles (Table 3.7)
- Flash Memory Retention, Min = 10 Years, Typ = 100 Years (Table 3.7)
- Low Power Oscillator Frequency, Min = $19.5 \mathrm{MHz}, \mathrm{Max}=20.5 \mathrm{MHz}$ (Table 3.8)
- SAR Dynamic Performance : consolidated all specs. (Table 3.10)
- IDAC Full Scale Output Current 1 mA Range, Min = 0.99 mA (Table 3.11)
- IDAC Full Scale Output Current 0.5 mA Range, $\mathrm{Min}=493 \mu \mathrm{~A}$ (Table 3.11)
- IVC Slope @ $1 \mathrm{~mA}, \mathrm{Min}=1.55 \mathrm{~V} / \mathrm{mA}, \mathrm{Max}=1.75 \mathrm{~V} / \mathrm{mA}$ (Table 3.13 )
- IVC Slope @ $2 \mathrm{~mA}, \mathrm{Min}=795 \mathrm{mV} / \mathrm{mA}, \mathrm{Max}=860 \mathrm{mV} / \mathrm{mA}$ (Table 3.13)
- IVC Slope @ $3 \mathrm{~mA}, \mathrm{Min}=525 \mathrm{mV} / \mathrm{mA}, \mathrm{Max}=570 \mathrm{mV} / \mathrm{mA}$ (Table 3.13)
- IVC Slope @ $4 \mathrm{~mA}, \mathrm{Min}=390 \mathrm{mV} / \mathrm{mA}, \mathrm{Max}=430 \mathrm{mV} / \mathrm{mA}$ (Table 3.13)
- IVC Slope @ 5 mA , Min $=315 \mathrm{mV} / \mathrm{mA}$ (Table 3.13)
- IVC Slope @ $6 \mathrm{~mA}, \mathrm{Min}=260 \mathrm{mV} / \mathrm{mA}$ (Table 3.13)
- Temperature Sensor Slope Error, Type $= \pm 120 \mu \mathrm{~V} / \mathrm{C}$ (Table 3.15)
- Comparator Input Offset Voltage, Min $=-10 \mathrm{mV}$, Max $=10 \mathrm{mV}$ (Table 3.16)
- "4. Precision32 ${ }^{\text {TM }}$ SiM3C1xx System Overview" :
- Updated Power Modes discussion.
- Refined and updated feature bullet lists.
- Updated and clarified RTC timer clock output. The RTC output is now referred to as "RTCOTCLK".
- "6. Pin Definitions and Packaging Information" : Renamed RTCOOSC_OUT function to RTCOTCLK_OUT for consistency.
- "7. Revision Specific Behavior" : Updated revision identification drawings to better match physical appearance of packages.



Products
umw.silabs.com/products


Quality
wuw.silabs.com/quality


Support and Community community.silabs.com

## Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required, or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs product in such unauthorized applications.

## Trademark Information

Silicon Laboratories Inc. $®$, Silicon Laboratories $®$, Silicon Labs $®$, SiLabs $®$ and the Silicon Labs logo®, Bluegiga $®$, Bluegiga Logo®, ClockBuilder®, $C M E M S ®, D S P L L ®, E F M ®, E F M 32 ®$, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio $®, E Z R a d i o P R O ®, G e c k o ®$, Gecko OS, Gecko OS Studio, ISOmodem®, Precision $32 \circledR$, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress $®$, Zentri, the Zentri logo and Zentri DMS, ZWave ${ }^{\circledR}$, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.


Silicon Laboratories Inc.
400 West Cesar Chavez
Austin, TX 78701
USA

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for ARM Microcontrollers - MCU category:
Click to view products by Silicon Labs manufacturer:
Other Similar products are found below :

```
R7FS3A77C2A01CLK#AC1 CP8363AT MB96F119RBPMC-GSE1 MB9BF122LPMC1-G-JNE2 MB9BF122LPMC-G-JNE2
MB9BF128SAPMC-GE2 MB9BF218TBGL-GE1 MB9BF529TBGL-GE1 26-21/R6C-AT1V2B/CT 5962-8506403MQA
MB9AF342MAPMC-G-JNE2 MB96F001YBPMC1-GSE1 MB9BF121KPMC-G-JNE2 VA10800-D000003PCA CP8547AT
CY9AF156NPMC-G-JNE2 MB9BF104NAPMC-G-JNE1 CY8C4724FNI-S402T ADUCM410BCBZ-RL7 ADUCM410BBCZ-RL7
GD32f303RGT6 NHS3152UK/A1Z MK26FN2M0CAC18R EFM32TG230F32-D-QFN64 EFM32TG232F32-D-QFP64 EFM32TG825F32-D-
BGA48 MB9AFB44NBBGL-GE1 MB9BF304RBPMC-G-JNE2 MB9BF416RPMC-G-JNE2 MB9AF155MABGL-GE1 MB9BF306RBPMC-
G-JNE2 MB9BF618TBGL-GE1 MK20DX64VFT5 MK51DN256CMD10 MK51DX128CMC7 LPC1754FBD80 STM32F030K6T6TR
STM32L073VBT6 AT91SAM7L64-CU ATSAM3N0AA-MU ATSAM3N0CA-CU ATSAM3SD8BA-MU ATSAM4LC2BA-UUR
ATSAM4LC4BA-MU ADuC7023BCPZ62I-R7 ATSAM4LS4CA-CFU STR711FR0T6 XMC1302Q040X0200ABXUMA1
STM32L431RCT6 ADUCM3027BCPZ-R7
```

