

# **Dual-Channel, High-Speed, Low-Side Gate Driver**

## **GENERAL DESCRIPTION**

The SLM2752x family of devices are dual-channel, high-speed, low-side gate drivers that can effectively drive MOSFET and IGBT power switches. Using a design that inherently minimizes shoot-through current, SLM2752x can source and sink high peak-current pulses into capacitive loads offering rail-to-rail drive capability and extremely small propagation delay, typically 13-ns.

The SLM2752x provides 4.5-A source, 5.5-A sink peak-drive current capability at 12V VDD supply.

#### **APPLICATIONS**

- Switching mode power supplies
- DC-to-DC converters
- Motor Control, solar power
- Gate drive for emerging wide band-gap power devices such as GaN

### **FEATURES**

- · Two independent gate drive channels
- 4.5-A peak source and 5.5-A peak sink current drive capability
- Fast propagation delay (13-ns typical)
- Fast rise and fall time (7-ns and 6-ns typical)
- 4.5 to 20V single supply range
- Under-voltage lockout
- TTL and CMOS compatible input logic threshold
- Ability to handle negative voltages (-5V) at inputs
- 2-ns typical delay matching between 2-channles
- Two outputs are paralleled for higher drive current
- Outputs held in low when inputs floating
- Operating temperature range of -40°C to 140°C
- SOIC8 and MSOP8-EP package options

### TYPICAL APPLICATION CIRCUIT





# **Table of Contents**

| General Description                       | 1  |
|-------------------------------------------|----|
| Applications                              | 1  |
| Features                                  | 1  |
| Typical Application Circuit               | 1  |
| PIN Configuration                         | 3  |
| PIN Description                           | 3  |
| Functional Block Diagram                  | 4  |
| Absolute Maximum RatingS <sup>1,2,3</sup> | 5  |
| Recommended Operation Conditions          |    |
| Ordering Information                      | 5  |
| Dynamic Electrical Characteristics        | 6  |
| Static Electrical Characteristics         | 6  |
| Feature Description                       |    |
| VDD and Under-Voltage Lockout             |    |
| Input Stage                               |    |
| Enable Function                           | 8  |
| Output Stage                              | 8  |
| Package Case Outlines                     | g  |
| Revision History                          | 10 |



## **PIN CONFIGURATION**

|                    | Pin Configuration (Top View)                      |                                                   |                                                   |  |
|--------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|--|
| Package            | SLM27523                                          | SLM27524                                          | SLM27525                                          |  |
| radiago            | Dual Inverting Inputs                             | Dual Non-Inverting Inputs                         | One Inverting and One Non-Inverting Input         |  |
| SOIC8<br>/MSOP8-EP | ENA 1 8 ENB INA 2 7 OUTA GND 3 6 VDD INB 4 5 OUTB | ENA 1 8 ENB INA 2 7 OUTA GND 3 6 VDD INB 4 5 OUTB | ENA 1 8 ENB INA 2 7 OUTA GND 3 6 VDD INB 4 5 OUTB |  |

## **PIN DESCRIPTION**

| No. | Pin  | Description                                                                                                                                                                                             |  |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1   | ENA  | Enable input for channel A: ENA is biased LOW to disable the channel A output regardless of the INA state. ENA is biased HIGH or left floating to enable the channel A output. ENA is allowed to float. |  |
| 2   | INA  | Input to channel A: Inverting input in the SLM27523 and SLM27525. Non-Inverting input in the SLM27524. OUTA is held LOW if INA is unbiased or floating.                                                 |  |
| 3   | GND  | Ground: All signals are referenced to this pin.                                                                                                                                                         |  |
| 4   | INB  | Input to channel B: Inverting input in the SLM27523. Non-Inverting input in the SLM27524 and SLM27525. OUTB is held LOW if INB is unbiased or floating.                                                 |  |
| 5   | OUTB | Output of channel B.                                                                                                                                                                                    |  |
| 6   | VDD  | Bias Supply Input.                                                                                                                                                                                      |  |
| 7   | OUTA | Output of channel A                                                                                                                                                                                     |  |
| 8   | ENB  | Enable input for channel B: ENB is biased LOW to disable the channel B output regardless of the INB state. ENB is biased HIGH or left floating to enable the channel B output. ENB is allowed to float. |  |
|     | EP   | Exposed pad, connect to ground. Only for MSOP8-EP                                                                                                                                                       |  |



# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1. SLM27523 Block Diagram



Figure 2. SLM27524 Block Diagram



Figure 3. SLM27525 Block Diagram

## **ABSOLUTE MAXIMUM RATINGS**<sup>1,2,3</sup>

| Symbol                             | Description                                   | Min. | Max.                 | Units |
|------------------------------------|-----------------------------------------------|------|----------------------|-------|
| V <sub>DD</sub>                    | Supply voltage                                | -0.3 | 25                   |       |
| Vo                                 | Continuous voltage on OUTx                    | -0.3 | V <sub>DD</sub> +0.3 | V     |
| VO                                 | Repetitive pulse less than 200ns <sup>4</sup> | -2   | V <sub>DD</sub> +0.3 |       |
|                                    | Source Continuous Current on OUTx             |      | 0.3                  |       |
| lo                                 | Source Pulsed Current on OUTx (0.5 µs) 4      |      | 4.5                  | А     |
|                                    | Sink Pulsed Current on OUTx (0.5 µs) 4        |      | 5.5                  |       |
| INA, INB, ENA, ENB                 | Voltage on INA, INB, ENA, ENB.                | -6   | 25                   | V     |
| TJ                                 | Operation junction temperature range          | -40  | 150                  |       |
| T∟                                 | Lead temperature (soldering, 10 seconds)      |      | 300                  | °C    |
| T <sub>S</sub> Storage temperature |                                               | -55  | 150                  |       |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- 2) All voltages are with respect to GND unless otherwise noted. Currents are positive into, negative out of the specified terminal.
- 3) These devices are sensitive to electrostatic discharge; follow proper device-handling procedures.
- 4) Values are verified by characterization on bench.

## RECOMMENDED OPERATION CONDITIONS

Over operating free-air temperature range (unless otherwise noted)

| Symbol   | Definition                           | Min | Max | Units |
|----------|--------------------------------------|-----|-----|-------|
| $V_{DD}$ | Supply voltage                       | 4.5 | 20  |       |
| INA, INB | Input voltage                        | -5  | 20  | V     |
| ENA, ENB | Enable voltage                       | -5  | 20  |       |
| TJ       | Operation junction temperature range | -40 | 140 | °C    |

## ORDERING INFORMATION

| Order Part No. | Package           | QTY       |
|----------------|-------------------|-----------|
| SLM27523CA-DG  | SOIC8, Pb-Free    | 2500/Reel |
| SLM27523GB-DG  | MSOP8-EP, Pb-Free | 4000/Reel |
| SLM27524CA-DG  | SOIC8, Pb-Free    | 2500/Reel |
| SLM27524GB-DG  | MSOP8-EP, Pb-Free | 4000/Reel |
| SLM27525CA-DG  | SOIC8, Pb-Free    | 2500/Reel |
| SLM27525GB-DG  | MSOP8-EP, Pb-Free | 4000/Reel |



## DYNAMIC ELECTRICAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

| Symbol                            | Parameter                                               | Condition                                        | Min  | Тур | Max  | Unit |
|-----------------------------------|---------------------------------------------------------|--------------------------------------------------|------|-----|------|------|
| t <sub>R</sub>                    | Rise time <sup>1</sup>                                  | C <sub>LOAD</sub> = 1.8 nF                       |      | 7   | 10.1 |      |
| t <sub>F</sub>                    | Fall time <sup>1</sup>                                  | C <sub>LOAD</sub> = 1.8 nF                       |      | 6   | 8.2  |      |
| t <sub>M</sub>                    | Delay matching between two channels                     | INA = INB, OUTA and OUTB at 50% transition point |      | 2   | 4    |      |
| t <sub>PW</sub>                   | Minimum input pulse width that changes the output state |                                                  |      | 13  | 17.2 | ns   |
| t <sub>D1</sub> , t <sub>D2</sub> | Input to output propagation delay <sup>1</sup>          | C <sub>LOAD</sub> = 1.8 nF, 5 V input pulse      | 11.1 | 13  | 17.2 |      |
| t <sub>D3</sub> , t <sub>D4</sub> | EN to output propagation delay <sup>1</sup>             | C <sub>LOAD</sub> = 1.8 nF, 5 V enable pulse     | 11.1 | 13  | 17.2 |      |

<sup>1)</sup> See timing diagrams in Figure 4 to Figure 7.

# STATIC ELECTRICAL CHARACTERISTICS

 $V_{DD} \! = 12$  V,  $C_L = 1000$  pF and  $T_A = 25^{\circ} C$  unless otherwise specified.

| Symbol              | Parameter                             | Condition                                               | Min  | Тур  | Max   | Unit |  |
|---------------------|---------------------------------------|---------------------------------------------------------|------|------|-------|------|--|
| $I_{DD(off)}$       | Startup current                       | $V_{DD} = 3.4 \text{ V}$ $INA = INB = V_{DD}$           | 59   | 107  | 271   | uA   |  |
| 325(6.1)            |                                       | VDD = 3.4 V,<br>INA = INB = GND                         | 59   | 107  | 271   |      |  |
| V <sub>DDUV+</sub>  | Undervoltage positive going           | T <sub>J</sub> = 25 °C                                  | 4.07 | 4.2  | 4.33  |      |  |
| <b>V</b> DDUV+      | threshold                             | $T_J = -40  ^{\circ}\text{C}$ to 140 $^{\circ}\text{C}$ | 4.03 | 4.2  | 4.45  |      |  |
| V <sub>DDUV</sub> - | Undervoltage negative going threshold |                                                         | 3.73 | 3.88 | 4.12  | V    |  |
| $V_{DD\_H}$         | Supply voltage hysteresis             |                                                         | 0.3  | 0.32 | 0.33  |      |  |
| V <sub>IH</sub>     | Input signal high threshold           | Applied to INA, INB, ENA, ENB                           | 1.67 | 1.88 | 2.2   | V    |  |
| VIL                 | Input signal low threshold            | Applied to INA, INB, ENA, ENB                           | 1.07 | 1.3  | 1.4   |      |  |
| lo                  | Source peak current                   | C <sub>L</sub> = 0.22 µF                                |      | -4.5 |       | А    |  |
| 10                  | Sink peak current                     | C <sub>L</sub> = 0.22 µF                                |      | 5.5  |       |      |  |
| Vон                 | High level output voltage             | $I_O = -10 \text{ mA}, V_{DD}-V_O$                      |      |      | 0.012 | V    |  |
| VoL                 | Low output voltage                    | I <sub>O</sub> = 10 mA                                  |      |      | 0.007 | V    |  |
| Rон                 | Output pull-up resistance             | I <sub>O</sub> = -10 mA                                 | 0.52 | 0.75 | 1.2   | Ω    |  |
| R <sub>OL</sub>     | Output pull-down resistance           | I <sub>O</sub> = 10 mA                                  | 0.26 | 0.43 | 0.74  |      |  |



Figure 4. Enable Function for Non-Inverting Input
Driver

Figure 5. Enable Function for Inverting Input Driver



Figure 6. Non-Inverting Input Driver Operation

Figure 7. Inverting Input Driver Operation

## FEATURE DESCRIPTION

### **VDD and Under-Voltage Lockout**

The SLM2752x device has internal UVLO protection feature on the VDD pin supply-circuit blocks. Whenever the driver is in UVLO condition (for example when  $V_{DD}$  voltage is less than  $V_{DDUV+}$  during power up and when VDD voltage is less than  $V_{DDUV-}$  during power down), this circuit holds all outputs LOW, regardless of the status of the inputs. The UVLO is typically 4.2 V with 300mV typical hysteresis. This hysteresis helps prevent chatter when low  $V_{DD}$  supply voltage have noise from the power supply and also when there are droops in the VDD bias voltage when the system starts switching and there is a sudden increase in  $I_{DD}$ .

### **Input Stage**

The input pins of the SLM2752x gate-driver are based on a TTL and CMOS compatible input-threshold logic that is independent of the VDD supply voltage. With typically high threshold = 1.88 V and typically low threshold = 1.3 V, the logic level thresholds are conveniently driven with PWM control signals derived from 3.3V and 5V digital power-controller devices. SLM2752x also features tight control of the input pin threshold voltage levels which eases system design considerations and ensures stable operation across temperature. The very low input capacitance on these pins reduces loading and increases switching speed.

The SLM2752x features an important safety feature wherein, whenever any of the input pins is in a floating condition, the output of the respective channel is held in the low state. This is achieved using GND pull-down resistors on all the non-inverting input pins and  $V_{DD}$  pull-up resistors on all the inverting input pins (INA, INB), as shown in the device block diagrams.

The input stage of each driver is driven by a signal with a short rise or fall time. This condition is satisfied in typical power supply applications, where the input signals are provided by a PWM controller or logic gates with fast transition times (<200 ns) with a slow changing input voltage, the output of the driver may switch repeatedly at a high frequency. While the wide hysteresis offered in SLM2752x definitely alleviates this concern over most other TTL input threshold devices, extra care is necessary in these implementations. If limiting the rise or fall times to the power device is the primary goal, then an external resistance is highly recommended between the output of the driver and the power device.

#### **Enable Function**

SLM2752x is provided with independent enable pins ENx for exclusive control of each driver-channel operation. The enable pins are based on a non-inverting configuration (active high operation). Thus, when ENx pins are driven high, the drivers are enabled and when ENx pins are driven low, the drivers are disabled. Like the input pins, the enable pins are also based on a TTL and CMOS compatible input threshold logic that is independent of the supply voltage and are effectively controlled using logic signals from 3.3V and 5V microcontrollers. The SLM2752x also features tight control of the enable function threshold voltage levels which eases system design considerations and ensures stable operation across temperature. The ENx pins are internally pulled up to VDD using pull-up resistors as a result of which the outputs of the device are enabled in the default state. Hence the ENx pins are left floating or Not Connected (N/C) for standard operation, where the enable feature is not needed. If the channel A and channel B inputs and outputs are connected in parallel to increase the driver current capacity, ENA and ENB are connected and driven together.

The enable function is an extremely beneficial feature in gate driver devices especially for certain applications such as synchronous rectification where the driver outputs disabled in light load conditions to prevent negative current circulation and to improve light load efficiency.

#### **Output Stage**

Each output stage in the SLM2752x device is capable of supplying 4.5 A peak source and 5.5 A peak sink current pulses. The output voltage swings between VDD and GND providing rail-to-rail operation, thanks to the MOS-output stage which delivers very low drop-out. The presence of the MOSFET-body diodes also offers low impedance to switching overshoots and undershoots which means that in many cases, external Schottky-diode clamps may be eliminated.

The channel A and channel B outputs can be paralleled to provide higher driver current capability. In such application, the INA and INB need to be connected together and ENA, ENB also need be connected together.

For example, in applications that have zero voltage switching during power MOSFET turn-on or turn-off interval, the driver supplies high-peak current for fast switching even though the miller plateau is not present. This situation often occurs in synchronous rectifier applications because the body diode is generally conducting before power MOSFET is switched on.

# **PACKAGE CASE OUTLINES**



Figure 8. SOIC8 Package Outline Dimensions



Figure 9. MSOP8-EP Package Outline Dimensions



## **REVISION HISTORY**

Note: page numbers for previous revisions may differ from page numbers in current version

| Page or Item Subjects (major changes since previous revision) |  |  |
|---------------------------------------------------------------|--|--|
| Rev 0.1 Preliminary datasheet, 2021-08-03                     |  |  |
| Whole document Preliminary datasheet released                 |  |  |

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Gate Drivers category:

Click to view products by Sillumin manufacturer:

Other Similar products are found below:

00053P0231 56956 57.404.7355.5 LT4936 57.904.0755.0 5811-0902 5882900001 00600P0005 00-9050-LRPP 00-9090-RDPP

5951900000 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY2-US-AC240 LY3-UA-DC24 00576P0020 00600P0010

LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275-RDNP 00-8609-RDPP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 0207100000 0207400000 60100564 60249-1
CUT-TAPE 0134220000 60713816 M15730061 61161-90 61278-0020 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218
17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P