

#### **PRELIMINARY DATA SHEET**

# **Si82Fx Isolated Gate Driver with SelVCD™, Miller Clamp, and Low Channel-to-Channel Skew**

The Si82Fx combines two isolated gate drivers into a single package for high-power applications. The Si82Fx includes devices with single or dual control inputs with independent or high-side/low-side outputs. These drivers can operate with a 3 V to 20 V input supply and a maximum gate driver supply voltage of 30 V. The inputs are CMOS, which provides robust noise margin.

The Si82Fx is ideal for driving power silicon MOSFETs, IGBTs, SiC FETs, and GaN FETs used in various switched power and motor control applications. These drivers utilize Skyworks' proprietary silicon isolation technology, supporting up to 6  $kV<sub>RMS</sub>$  for 1-minute isolation voltage. This technology enables high CMTI (200 kV/μs), lower propagation delays and skew, little variation with temperature and age, and tight part-to-part matching. The Si82Fx family offers longer service life and higher reliability than optocoupled gate drivers.

The output stage features Selectable Variable Current Drive (SelVCD™) technology that adjusts output current between eight selectable levels, eliminating the need for gate resistors and clamping any Miller effect currents. SelVCD™ operates as a current source that maintains current output within a tight tolerance of the target across all operating conditions. The driver family also offers features such as Undervoltage Lockout (UVLO), dead time programmability, and defined output states in all operating conditions.

Automotive Grade is available. These products are built using automotive-specific flows at all steps in the manufacturing process to ensure the robustness and low defectivity required for automotive applications.

## **Applications**

- Isolated switched-mode supplies
- **Motor drives**
- Power inverters
- Uninterruptable power supplies
- Onboard chargers
- DC-DC converters

## **Safety Regulator Approvals (Pending)**

- UL 1577 recognized
	- Up to 6000  $V<sub>RMS</sub>$  for one minute
- CSA certification conformity
	- 62368-1 (reinforced insulation)
	- 60601-1 (2 MOPP)
- VDE certification conformity
	- 60747-17 (reinforced insulation)
- CQC certification approval - GB4943.1

## **Key Features**

- Wide input range of 3 to 20 V
- Wide gate supply voltage of 5 to 30 V
- CMOS input with an optional deglitch filter
- Channel-to-channel skew < 5 ns
- Dead time control and overlap protection
- Universal and High-Side/Low-Side pinouts
- Selectable Variable Current Drive (SelVCD™)
- Integrated Miller clamp
- High precision current source output
- CMTI > 200 kV/ $\mu$ s
- 1500  $V_{RMS}$  working voltage<br>• Ontimized UVLO of 4 V 8 V
- Optimized UVLO of 4 V, 8 V, 12 V, or 15 V
- 4 kV HBM ESD rating
- No unknown output states
- Increased channel-to-channel creepage
- 6 kV $_{RMS}$  safety rated isolation
- 10 kV bipolar surge
- Wide temperature range: -40 to 125 °C
- Narrow-body 16-pin SOIC and wide-body 14-pin SOIC packages
- AEC-Q100 qualification
- Automotive-grade OPNs available



Skyworks Green™ products are compliant with all applicable legislation and are halogen-free. For additional information, refer to Skyworks Definition of Green™, document number SQ04-0074.





## **1. Pin Descriptions**

### **1.1. Device Pinouts**

The Si82Fx consists of multiple dies in packages with different bond-outs for different customer needs. Each bond-out corresponds to a pin-out below. See "10. Ordering Guide" on page 55 for the part numbers and features of these products.

#### **1.1.1. NB SOIC-16 Pinouts**



Skyworks Solutions, Inc. • Phone [949] 231-3000 • sales@skyworksinc.com • www.skyworksinc.com 206821A • Skyworks Proprietary Information • Products and Product Information are Subject to Change without Notice

#### **1.1.2. WB SOIC-14 Pinouts**



## **1.2. Pin Details**



#### **Table 1. Si82Fx Pin Details**

## **2. Device Overview**

The Si82Fx is an isolated two-channel gate driver available in a Universal or High-Side/Low-Side configuration. Each configuration can be purchased with either an asynchronous enable or disable input. Additional features such as undervoltage lockout (UVLO) level and deglitch filter time can be configured through device selection. Refer to "10. Ordering Guide" on page 55 for more details. Safety-rated isolation is provided from logic input to gate driver output by a pair of high-voltage silicon dioxide (SO<sub>2</sub>) capacitors. These capacitors are duplicated to form a differential path for signals modulated with an RF carrier and using an on-off keying (OOK) modulation scheme. This approach optimizes for fault tolerance and timing performance between input and output.

The digital logic inputs are high-voltage capable, CMOS-compatible, Schmitt triggered, and deglitched for high noise immunity and a wide range of compatibility. See "4.4. Logic Input Signals" on page 12 for more details. Devices with a dead time input will operate as a High-Side/Low-Side driver for half-bridge circuits, inserting dead time between the two output channels and preventing shoot-through current. Additionally, for devices with a universal configuration, the dead time input can be connected to the VDDI supply to disable dead time insertion and overlap protection, enabling the device to operate as a dual driver. See "4.5. Dead Time Control and Overlap Protection" on page 13 for more information. The analog speed control inputs (SPD±) are also high-voltage tolerant and include a high-voltage clamp to protect the device's internal low-voltage circuits. The gate driver outputs operate as a current source. Output current is selectable between eight different levels, eliminating the need for gate resistors and enabling a built-in Miller clamp to operate directly on the gate driver output (VOA/B). See "4.6. Selectable Variable Current Drive (SelVCD™)" on page 15 for more information.

## **3. Functional Block Diagrams**



**Figure 9. Si82F39x Device with Universal Configuration and Enable Input**



**Figure 10. Si82F29x Device with Universal Configuration and Disable Input**



**Figure 11. Si82F99x Device with High-Side/Low-Side Configuration and Enable Input**



**Figure 12. Si82F89x Device with High-Side/Low-Side Configuration and Disable Input**

## **4. Device Operation**

This section describes the capabilities of the device and how it should be used to achieve different goals within a design. Refer to "5.1. Recommended Application Circuits" on page 19 and "10. Ordering Guide" on page 55 for information on how to best utilize each device for different applications.

## **4.1. Truth Tables**

The following tables describe the logical behavior of the Si82Fx Isolated Gate Driver devices.

| Inputs <sup>1</sup> |            |        | Power Supply State <sup>2</sup> |                   |                   | Outputs <sup>3</sup> |                  |
|---------------------|------------|--------|---------------------------------|-------------------|-------------------|----------------------|------------------|
| <b>VIA</b>          | <b>VIB</b> | DIS/EN | VDDI <sup>4</sup>               | VDDA <sup>5</sup> | VDDB <sup>5</sup> | <b>VOA</b>           | <b>VOB</b>       |
| H                   |            | E      | $\mathsf{P}$                    | P                 |                   | H                    |                  |
| L                   | H          | E      | P                               |                   | P                 |                      | H                |
| H                   | H          | E      | P                               | P                 | P                 | $H/L^6$              | $H/L^6$          |
| L                   |            | X      |                                 |                   |                   | L                    |                  |
| X                   | X          | D      |                                 |                   |                   | L                    |                  |
| X                   | X          | X      | <b>NP</b>                       |                   |                   | L                    |                  |
| L                   | X          | X      | $\mathsf{P}$                    |                   | <b>NP</b>         |                      |                  |
| H                   | H          | E      | P                               | P                 | <b>NP</b>         | $H/L^6$              |                  |
| X                   |            | X      | P                               | <b>NP</b>         |                   | L                    |                  |
| H                   | H          | E      | P                               | <b>NP</b><br>P    |                   |                      | H/L <sup>6</sup> |

**Table 2. Si82F2x-3x Truth Table**

1. "X" is any logic value, "H" is a logic high (true) value, and "L" is a logic low (false) value. "E" indicates the driver is enabled (DIS = L or EN = H), "D" indicates the driver is disabled (DIS = H or EN = L). Input pins should always be connected to either logic high or low. Logic values listed in this table are assumed to transition at the same time as the power supply state.

2. "NP" is the "not powered" state; "P" is the "powered" state, and "—" is an irrelevant state.

3. "H" is a logic high (true) value, and "L" is a logic low (false). The logic low (L) value is enforced by the Shutdown Clamp (see "4.9. Shutdown Clamp" on page 17) if the same side gate driver's power supply (VDDA/B) is not powered (NP).

4. "Not powered" (NP) state is defined as VDDI < VDDI<sub>UV</sub>. "Powered" (P) state is defined as VDDI > VDDI<sub>UV</sub>.<br>5. "Not powered" (NP) state is defined as VDDA/B < VDDA/B<sub>UV</sub>. "Powered" (P) state is defined as VDDA/B > VDDA/B

6. The output state depends on the dead time pin (DT). If the dead time pin is connected to VDDI, the output will be a logic high (H). If the dead time pin is not connected to VDDI, the output will be a logic low (L). See



#### **Table 3. Si82F8x-9x Truth Table**

1. "X" is any logic value, "H" is a logic high (true) value, and "L" is a logic low (false) value. "E" indicates the driver is enabled (DIS = L or EN = H), "D" indicates the driver is<br>disabled (DIS = H or EN = L). Input p the power supply state.

2. "NP" is the "not powered" state; "P" is the "powered" state, and "—" is an irrelevant state.<br>3. "H" is a logic high (true) value, and "L" is a logic low (false). The logic low (L) value is enforced by the Shutdown Clamp side gate driver's supply (VDDA/B) is not powered (NP).

4. "Not powered" (NP) state is defined as VDDI < VDDI<sub>UV</sub>. "Powered" (P) state is defined as VDDI > VDDI<sub>UV</sub>.<br>5. "Not powered" (NP) state is defined as VDDA/B < VDDA/B<sub>UV</sub>. "Powered" (P) state is defined as VDDA/B > VDDA/B

### **4.2. Power Sequence and Timing Behavior**

The device exhibits different timing behavior depending on the state of the power supplies as well as the driver inputs. Figure 13, "Gate Driver Timing Behavior," below shows how the analog power supply voltages are plotted against the digital input and output state of the device, with relevant device timings listed.



#### **Figure 13. Gate Driver Timing Behavior**

Note that this diagram shows the timing relationship between VDDA, VIA/PWM and VOA. However, the same timing relationship applies for VDDB, VIB and VOB.

## **4.3. Undervoltage Lockout**

Undervoltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDDI or VDDA/B is below its specified operating circuits range. The power supplies associated with the logic input, gate driver A, and gate driver B each have undervoltage lockout monitors. The device's logic input enters UVLO when VDDI  $\leq$  VDDI<sub>UV-</sub>, and exits UVLO when VDDI > VDDI<sub>UV+</sub>. The gate driver outputs, VOA and VOB, remain low when the logic input supply of the device is in UVLO, and their respective power supply (VDDA/B) is within the specified range. Each gate driver output can enter or exit UVLO independently. For example, VOA unconditionally enters UVLO when VDDA falls below VDDA<sub>UV–</sub> and exits UVLO when VDDA rises above VDDA<sub>UV+</sub>, while simultaneously VOB will behave as described in "4.1. Truth Tables" on page 9 if its related power supply, VDDB, is not in UVLO. See "4.2. Power Sequence and Timing Behavior" on page 11 and "4.1. Truth Tables" on page 9 for more details.

## **4.4. Logic Input Signals**

#### **4.4.1. Control Inputs**

VIA, VIB, PWM, EN, and DIS inputs are CMOS level-compatible, active-high inputs. When VDDI is in undervoltage lockout (UVLO), the inputs of these pins are ignored and the gate driver's outputs are pulled low. Disregarding the overlap protection behavior, for VIA/VIB input devices, the output follows the corresponding VIA or VIB input logic. For PWM input devices, VOA is high and VOB is low when the PWM input is high, and VOA is low and VOB is high when the PWM input is low. Please refer to "4.1. Truth Tables" on page 9 and "4.5. Dead Time Control and Overlap Protection" on page 13 for detailed information on overlap protection behavior.

#### **4.4.2. Enable and Disable Input**

For devices with an enable (EN) input, when the EN input is driven low, it unconditionally drives VOA and VOB low regardless of the states of VIA and VIB. Device operation terminates within t<sub>DID</sub> after EN falls below V<sub>II</sub> and resumes within t<sub>FID</sub> after EN rises above V<sub>IH</sub>. For devices with a disable (DIS) input, when the DIS input is brought high, it unconditionally drives VOA and VOB low regardless of the states of VIA and VIB. Device operation terminates within t<sub>DID</sub> after DIS rises above V<sub>IH</sub> and resumes within t<sub>FID</sub> after DIS falls below V<sub>II</sub>. See Figure 13, "Gate Driver Timing Behavior," on page 11 for more details. The EN and DIS inputs have no effect if VDDI is below its UVLO level (i.e., VOA, VOB remain low).

#### **4.4.3. Deglitch Filter**

A deglitch feature is provided on some devices. The deglitch feature ignores input noise with a duration shorter than the deglitch filter setting, but also introduces additional propagation delay. See "6.2.4. Timing Characteristics" on page 33 for the delays associated with this feature. The deglitch filter can be adjusted by selecting different product options. See "10. Ordering Guide" on page 55 for more details.

## **4.5. Dead Time Control and Overlap Protection**

Dead time provides a user-programmable delay between the transitions of VOA and VOB. This delay is programmed by connecting a resistor ( $R_{DT}$ ) between the DT pin and ground. The appropriate value for  $R_{DT}$  can be determined from Equation 1 below.

> $t_{DT} = 1.73 \times R_{DT} + 5.74$ Where: t *DT* is the Typical Dead Time delay (ns)  $R_{DT}$  is the Dead Time Resistor (k $\Omega$ )

#### **Equation 1.**

The DT pin operates by outputting 0.9 V and monitoring the DT pin current. R<sub>DT</sub> can be varied from 10 k $\Omega$  to 110 k $\Omega$ . With larger values of R<sub>DT</sub>, the DT pin current can be very small and influenced by noise in the surrounding system. To aid in noise immunity, place a 0.1  $\mu$ F ceramic capacitor in parallel with R<sub>DT</sub>. The capacitor should be placed as close to the DT pin as possible.

An input signal's falling edge activates the programmed dead time for the other signal. The output's dead time is always set to the longer of either the driver's programmed dead time or the input signal's own dead time. If both inputs are high simultaneously, both outputs will be immediately driven low. This overlap protection feature is used to prevent a shoot-through event and does not affect the programmed dead time setting for normal operation. Figure 14, "Dead Time and Overlap Protection Behavior," on page 14 illustrates and explains various driver dead time logic operating conditions.



**Figure 14. Dead Time and Overlap Protection Behavior**

For signal conditions designated A through F in the figure, note the following:

- A. The output VOA follows the input VIA exactly because VIB is already low.
- B. The output VOB follows the input VIB exactly because VIA is already low.
- C. The VIA input transitions high while the VIB input is already high. This causes both outputs, VOA and VOB, to immediately transition low due to overlap protection.
- D. The VIA input transitions low and assigns the programmed dead time to VOB. Output VOB is allowed to transition high after the programmed dead time.
- E. The VIA input transitions high simultaneously with the VIB input transitioning low. Output VOB immediately transitions low and assigns the programmed dead time to output VOA. The output VOA is allowed to transition high after the programmed dead time.
- F. The VIB input transitions high simultaneously with the VIA input transitioning low. Output VOA immediately transitions low and assigns the programmed dead time to output VOB. The output VOB is allowed to transition high after the programmed dead time.

For devices in the Universal configuration, both dead time and overlap protection can be disabled by connecting the DT input pin to VDDI, forcing the device to operate as a dual driver instead of a High-Side/Low-Side driver. The output VOA tracks the VIA input and output VOB tracks the VIB input without any intervening protection mechanisms.

Refer to "10. Ordering Guide" on page 55 for details on which specific OPNs provide dead time and overlap protection.

## **4.6. Selectable Variable Current Drive (SelVCD™)**

The gate driver output of the device operates as a current source, maintaining the driver's output current within ±10% of the typical value over temperature and semiconductor process variation for devices with an undervoltage lockout (UVLO) level of 8 V, 12 V and 15 V. The UVLO 4 V devices maintain their output current within ±15% of the typical value over temperature and semiconductor process variation as well. As the gate driver output behaves as a current source, the output current remains well-regulated over the gate driver supply voltage range. The typical output current is dependent on the gate driver UVLO level as defined in the "10. Ordering Guide" on page 55. The driver output will operate as a current source until it runs out of voltage headroom. In other words, the MOSFETs which comprise the gate drive output transition from the saturated region into the linear operating region. Typical headroom knees for SPD± 7, 5, 3, and 1 are shown in Figure 15, "SPD+ Output Current vs. Output Voltage," and Figure 16, "SPD– Output Current vs. Output Voltage," below. Note that SPD± settings not shown do exhibit the same behavior. See "6.2.3. Gate Driver Characteristics" on page 29 for details.



**Figure 15. SPD+ Output Current vs. Output Voltage**



**Figure 16. SPD– Output Current vs. Output Voltage**

Each driver's output current, both sourcing and sinking, are user selectable among eight output current settings. The SPD+ pin controls the sourcing (turn-on) current and the SPD- pin controls the sinking (turn-off) current. Both outputs (VOA and VOB) are set to the same sourcing and sinking current setting indicated by the SPD± pins.

For static control of the SPD± pins, use 1% resistors between each SPD pin and ground. See "5.1. Recommended Application Circuits" on page 19 and the "SelVCD™ Resistor Settings" section of Table 6, "Logic Input Characteristics," on page 28 for more details. The SPD± pins operate by continuously sourcing  $I_{SPD\pm}$  out of the pin and measuring the voltage at the pin.

If dynamic speed control is utilized, the resistors can be removed and a voltage source can be placed on the SPD $\pm$ pins. For any specific speed (SPD) setting, ensure that the voltage on the SPD± pin is within the minimum and maximum bounds for the associated SPD level. See the "SelVCD™ Voltage Settings" section of Table 6, "Logic Input Characteristics," on page 28 for information on SPD voltage bounds. Note that the voltage source must be able to sink  $I_{SPD+}$  per SPD± pin.

The sourcing and sinking current of VOA/B will change after Speed Update Delay ( $t_{SUD}$ ). See "AN1390: Methods for Dynamic Speed Control of the Si82Fx Performance Driver" for more details on implementing dynamic speed control.

SelVCD™ eliminates the need for gate resistors and adds an integrated Miller clamp that operates through the gate driver output pin (VOA/B). The Miller clamp engages during the transition from V<sub>OH</sub> to V<sub>OL</sub>. When the output voltage,  $V_{OA/B}$ , falls below  $V_{MCTA/B}$ , the output speed setting temporarily changes from the current speed setting to SPD7– to maximize the sinking current. An example of the Miller clamp engaging is shown in Figure 17, "Miller Clamp Engagement Behavior," below. Note that if the current speed setting is SPD7–, no change will occur. The Miller clamp will stay engaged until the next V<sub>OL</sub> to V<sub>OH</sub> transition. If any voltage transients occur on VOA/B during the Off period, the Miller clamp will strongly clamp these to GNDA/B. The user-selected SPD– setting will be restored at the next  $V_{OH}$  to  $V_{OH}$  transition.



**Figure 17. Miller Clamp Engagement Behavior**

To achieve maximum Miller clamp performance, do not add any form of gate resistance between the gate driver output (VOA/B) and the power switch's gate or base. Usage of gate resistors will cause a voltage drop across the resistor, which will slow down turn-on and turn-off transitions and reduce the effectiveness of the Miller clamp.

In a traditional voltage-mode gate driver, external gate resistors dissipate a portion of the overall power required to charge and discharge the external power switch. As this power is dissipated internally in the Si82Fx, thermal protection (see "4.8. Thermal Protection" on page 17) will engage if power dissipation becomes excessive. See "5.3. Power Dissipation Considerations" on page 24 for more details.

## **4.7. Short-Circuit Clamp**

The short circuit clamp is used to clamp voltages at the driver output (VOA/B) to slightly higher than the VDDA/B voltage during short circuit conditions. The short circuit clamp helps protect the driven switch gate from overvoltage breakdown or degradation. The clamp is implemented by adding a diode connection between VOA/B and the VDDA/B pins inside the driver. See "6.2.3. Gate Driver Characteristics" on page 29 for detailed specifications of this clamping feature. External diodes between VOA/B and VDDA/B can increase current conduction capability as needed.

## **4.8. Thermal Protection**

The device includes a temperature sensor in each gate driver. Each sensor is monitored continuously. If the temperature exceeds the Trigger Temperature  $(T<sub>SD+</sub>)$ , a thermal shutdown fault will occur, and the driver will pull low. After 1 ms, if the driver temperature fails to fall below the Reset Temperature ( $T_{SD-}$ ), the driver will pull weakly low. The driver will continuously pull weakly low until the temperature falls below  $T_{SD-}$ . Once the fault is removed, normal operation resumes.

## **4.9. Shutdown Clamp**

The device includes a voltage clamp between the gate driver output (VOA/B) and ground (GNDA/B) when the gate driver is unpowered (VDDA/B = high-Z). This clamp is sometimes referred to as an "active pull-down clamp". It provides a path to ground for transient currents which could otherwise cause parasitic turn-on of a driven switch when the gate driver is unpowered. See "6.2.3. Gate Driver Characteristics" on page 29 and "4.1. Truth Tables" on page 9 for details.

#### **4.10. ESD Structure**

The Si82Fx device's I/O pin electrostatic discharge (ESD) diodes and associated supply pin ESD clamp diodes are illustrated in Figure 18, "Device ESD Structure," below. On the logic input side, a pair of ESD protection diodes are used on each input pin, and all upper diodes are connected to one shared clamp diode. This structure prevents the VDDI pin from being powered up through the input pin when the VDDI power supply is lost. The other clamp diode is present between the VDDI and GNDI pins. The ESD structure of the gate driver output is similar to the logic input, except that the upper diode is connected to a clamp diode at the VDDA/B pins.



**Figure 18. Device ESD Structure**

## **5. Application Information**

The Si82Fx is designed to be both flexible and robust to meet a wide range of application requirements, safely survive overloads, and rapidly recover normal operation. To achieve these objectives, the appropriate Si82Fx device must be selected and its circuit carefully designed.

## **5.1. Recommended Application Circuits**

Figure 19, "High-Side/Low-Side Configuration," on page 20 illustrates a typical application circuit for a dual-input Si82Fx device connected in a half-bridge topology. Driver A of the Si82Fx device controls the high-side FET (Q1), and driver B controls the low-side FET (Q2). The controller provides the Si82Fx input signals (VIA and VIB) to control driver A and driver B. The Si82Fx device's input overlap protection feature ensures no concurrent conduction of FETs Q1 and Q2, even if both VIA and VIB input signals are High. The dead time is inserted before the rising edge of the gate drive signals. Since Q1 and Q2 FETs don't turn on or turn off instantly, the inserted dead time guarantees the opposite FET is completely off before the Si82Fx device turns on FETs Q1 or Q2. The dead time is adjustable through the R10 resistor connected to the DT pin. The controller can also use the EN/DIS signal to turn off both drivers immediately once a system fault is detected.

On the gate driver side, the Si82Fx device's SelVCD™ feature eliminates the need for external high power rated gate resistors at the gate driver's output. Resistors R13 and R17 connected to the SPD+/- pins are used to control the gate driver's output current strength, as described in "4.6. Selectable Variable Current Drive (SelVCD™)" on page 15. Their values should be selected to meet the gate voltage rise-time/fall-time requirement based on the actual capacitive loading of FETs Q1 and Q2. G2 is the reference point or the reference ground of the gate drive output circuit. Figure 19, "High-Side/Low-Side Configuration," on page 20 also shows two possible power supply connections for the high-side gate driver A. VDDA can be powered by an isolated supply or powered by the same supply for Gate Driver B through the bootstrap circuit (resistor R1 and diode D1). The bootstrap circuit is the convenient way to power the high-side gate driver for the High-Side/Low-Side circuit configuration. Its basic operation follows. When FET Q2 is turned on, capacitors C4 and C5 are charged by the low-side VDDB supply through diode D1 and the conducting FET Q2. After FET Q2 is off, when FET Q1 is turned on, the reference potential of capacitors C4 and C5 jumps to VBUS, and thus diode D1 is reverse biased. In this situation, capacitors C4 and C5 act as the voltage source supplying current to gate driver A in order to maintain a logic high output. Resistor R1 is used to limit the inrush current of capacitors C4 and C5. Resistor R1 additionally limits the voltage slew rate between gate driver A's supply pins (VDDA and GNDA). More details about the bootstrap circuit can be found in "AN486: High-Side Bootstrap Design Using ISODrivers in Power Delivery Systems".

Two high-voltage Y2-class capacitors (not shown in the diagram) between the logic input reference (GNDI) and the two gate driver references (GNDA and GNDB) are recommended if additional radiated emissions or electrostatic discharge (ESD) mitigation is desired. The typical value for these two Y2 capacitors is between 47 pF and 100 pF. See "AN1131: Design Guide for Reducing Radiated and Conducted Emissions in Isolated Systems Using Skyworks' Isolators" for additional techniques to mitigate radiated and conducted emissions. Note that the Si82Fx device provides excellent common-mode transient immunity (CMTI) without employing any additional components or techniques. However, if your application requires extremely high common mode transient immunity (CMTI) performance, it is recommended to add a 10 nF capacitor between each of the logic input pins and the logic input ground (GNDI), including the no connect (NC) pins. This will help improve the CMTI performance.





The diagram shown in Figure 20, "Bipolar Output Connection," on page 21 is similar to the above high-side/lowside configuration except that the drivers produce bipolar  $V_{GS}$  output voltage. The bipolar  $V_{GS}$  output requires the system to provide positive and negative voltage sources. Please note that the bootstrap circuit cannot be used to share the low-side voltage sources with the high-side Gate Driver A for a bipolar  $V_{GS}$  output application. In this example, +15 V and –5 V sources are used for low-side Gate Driver B, and its reference point is also G2. The other set of +15 V and –5 V sources are used for the high-side Gate Driver A. The high-side voltage sources' reference, G3, is electrically connected to FET Q1's source. Please note that the voltage potential at FET Q1's source jumps between VBUS and reference G2. Thus, the high-side voltage sources need to be isolated from reference G2 as well.

For the bipolar  $V_{GS}$  output application, the additional bypass capacitors form a capacitor divider which serves to shorten the current flow loop. These capacitors should be placed close to the Si82Fx device's output power pins (VDDA/B). Taking the high-side gate driver A as an example, the ac component of the gate drive current flows from the VDDA net to the Si82Fx device's VDDA pin, VOA pin, Q1's gate, Q1's source, the midpoint of capacitors C1 and C2, and back to VDDA. Since the original bypass capacitors, C4 and C5, do not connect to reference G3 (which is connected to FET Q1's source), without capacitor C2, the return current needs to travel further to the system's +15 V source to complete the loop. This prolonged loop increases the chance of radiated emissions. Capacitors C11 and C12 serve the same purpose for the low-side FET Q2's gate drive return current.



**Figure 20. Bipolar Output Connection**

Figure 21, "PWM Input Application Circuit," below depicts an Si82Fx device with a high-side/low-side configuration and a PWM input.

This application circuit is similar to Figure 19, "High-Side/Low-Side Configuration," on page 20, except that the controller only provides the PWM input signal. The Si82Fx device will split the input signal phase, insert dead time, and drive the high-side and low-side FETs accordingly.



**Figure 21. PWM Input Application Circuit**

Figure 22, "Dual Low-Side Driver Application Circuit," below depicts the circuit for driving dual low-side FETs. When the dead time pin (DT) is tied to the logic input supply (VDDI), the Si82Fx device operates as a dual gate driver without overlap protection or dead time insertion. In this dual driver mode, the Si82Fx device can be used for high-side/low-side, dual high-side, dual low-side, or any circuit topology. However, the controller is responsible for providing overlap protection and dead-time insertion. In the dual low-side circuit topology depicted below, the +15 V and -5 V sources are shared by Gate Drivers A and B to generate bipolar V<sub>GS</sub> outputs. For a dual high-side application, Driver A and Driver B cannot share the same power supply and will require the individual isolated power supplies, even if the  $V_{GS}$  output is unipolar.



**Figure 22. Dual Low-Side Driver Application Circuit**

## **5.2. Layout Considerations**

The layout considerations are divided into general considerations for the entire device, the logic input side of the device, and the gate driver side. Please refer to "5.1. Recommended Application Circuits" on page 19 for specific parts referenced.

#### **5.2.1. General Considerations**

- The bypass capacitors (usually 0.1  $\mu$ F | 10  $\mu$ F) should be placed close to the device's power supply pins and connected to the device with thick and short traces.
- The isolation barrier should have the required distance for the traces, power planes, ground planes, and copper areas on the device's logic input and gate drive sides.
- Safety isolation between gate drivers A and B on the gate driver side is usually not required. If the system needs safety isolation between gate drivers A and B, the trace, power plane, ground plane, and the copper area between the two gate drivers should have the required distance. Even though safety isolation between gate drivers A and B is usually not required, to avoid arcing through the air, the traces operating at high voltage should have some distance (approximately 1 mm per 1 kV) from the low voltage signals.
- The Si82Fx device is often used in high-power systems with significant switching current and transient voltage. Attention should be paid to the proximity and orientation of the Si82Fx device and any high-current switching circuits. This should also apply to the traces and components surrounding the Si82Fx device to avoid unwanted noise coupling.

#### **5.2.2. Logic Input Considerations**

- Place resistors R10, R13, and R17 close to the Si82Fx device's dead time (DT) and speed (SPD±) pins, respectively.
- If your application requires extremely high common mode transient immunity (CMTI) performance, it is recommended to add a 10 nF capacitor between each of the logic input pins and the logic input ground (GNDI), including the no connect (NC) pins. This will help improve the CMTI performance.
- Using ≥6 mil trace width on all logic input pins is recommended. The interconnection between the controller and the Si82Fx device should be kept from any noisy signals in the system.

#### **5.2.3. Gate Driver Considerations**

- If the system is designed to provide a bipolar  $V_{GS}$  output, additional bypass capacitors (C1, C2, C11, and C12 in Figure 20, "Bipolar Output Connection," on page 21) are required to minimize the return path of the gate drive signals.
- It is recommended to use ≥20 mil trace width for the VOA/B gate driver traces and their return path.
- For a unipolar V<sub>GS</sub> output, the return path of the V<sub>GS</sub> gate drive signal is from the power device's source/ collector to the Si82Fx device's gate driver ground pin (GNDA/B). Explicitly use ≥20 mil trace width for this return current path and route this trace close to the VOA/B gate driver traces to reduce the loop area of the whole  $V_{GS}$  gate drive signal. Moreover, it is a good practice to set the copper keep-out region along the return path trace so the system ground copper will not flood over this return trace.
- For a bipolar  $V_{GS}$  output, the return path of the  $V_{GS}$  gate drive signal is from the power device's source/ collector to the midpoint of capacitors C1/C2 or C11/C12. Therefore, these capacitors must be placed close to the Si82Fx device to minimize this current loop. Explicitly use ≥20 mil trace width for the return current path and route this return trace close to the VOA/VOB gate driver traces to reduce the loop area of the whole V<sub>GS</sub> gate drive signal. Moreover, it is a good practice to set the copper keep-out region along the return path trace so the system ground copper will not flood over this return trace.
- For a multiple-layer PCB design, ground and power planes are recommended to create a power supply current path with the least inductance. If there is no dedicated power or ground plane on the gate driver side, please use ≥20 mil trace width for the power supply connections.
- If the design utilizes Y2 capacitors between the logic input and gate drivers, the Y2 capacitors across the isolation barrier should be placed as close as possible to the sides of the Si82Fx device without pins.

## **5.3. Power Dissipation Considerations**

The device's average power dissipation is often required in order to estimate the silicon junction temperature. Since the Si82Fx doesn't utilize external gate resistors, the measured power consumption of the device is equal to its power dissipation. This is because the power switch being driven is a pure capacitive load, which doesn't consume real power. The device's power consumption is obtained by measuring the current consumption on each power supply input (VDDI, VDDA, and VDDB) and then multiplying it by its corresponding voltage.

Alternatively, the power dissipation can be estimated using the equation provided in "AN1339: Driver Power Dissipation Considerations". To solve the equation, the intended supply voltages, the load characteristics, and the switching frequency need to be collected. Skyworks provides a Microsoft Excel based calculator as part of "AN1339" to easily estimate the device's power dissipation and its silicon junction temperature.

## **6. Specifications**

## **6.1. Absolute Maximum Ratings**



#### **Table 4. Absolute Maximum Ratings1**

1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. This parameter is not subject to production test. It is guaranteed by characterization.

*ESD Handling: Industry-standard ESD handling precautions must be adhered to at all times to avoid damage to this device.*

## **6.2. Electrical Characteristics**

The following tables provide electrical parametric data for this device.

#### **6.2.1. Power Supply Characteristics**

#### **Table 5. Power Supply Characteristics1**

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub> ≤ 1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices, 18 V for 15 V UVLO devices;  $T_A = 25$  °C unless otherwise noted.



### **Table 5. Power Supply Characteristics1 (Continued)**

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub> ≤ 1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices, 18 V for 15 V UVLO devices;  $T_A = 25$  °C unless otherwise noted.



1. Adding the suffix A/B to any symbol, parameter, or test condition variable denotes that the term applies interchangeably to either Gate Driver A or Gate Driver B.

#### **6.2.2. Logic Input Characteristics**

#### **Table 6. Logic Input Characteristics**

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub> ≤ 1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices, 18 V for 15 V UVLO devices;  $T_A = 25$  °C unless otherwise noted.



1. Specified with E96 1% accuracy resistors. See "4.6. Selectable Variable Current Drive (SelVCD™)" on page 15 for more information.

2. The SPD+ or SPD- pins may also be tied to VDDI to select Speed 7.

### **6.2.3. Gate Driver Characteristics**

#### **Table 7. Gate Driver Characteristics1**

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub> = 1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices, 18 V for 15 V UVLO devices;  $T_A = 25$  °C unless otherwise noted.



## Table 7. Gate Driver Characteristics<sup>1</sup> (Continued)

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub> = 1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices,<br>18 V for 15 V UVLO devices; T<sub>A</sub> = 25 °C unless otherwise noted.



## Table 7. Gate Driver Characteristics<sup>1</sup> (Continued)

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub> = 1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices,<br>18 V for 15 V UVLO devices; T<sub>A</sub> = 25 °C unless otherwise noted.



#### **Table 7. Gate Driver Characteristics<sup>1</sup> (Continued)**

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub> = 1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices,<br>18 V for 15 V UVLO devices; T<sub>A</sub> = 25 °C unless otherwise noted.



1. Adding the suffix A/B to any symbol, parameter, or test condition variable denotes that the term applies interchangeably to either gate driver A or gate driver B. 2. A typical value referencing the Miller Clamp Threshold Voltage (V<sub>MCTA/B</sub>) indicates that the current does not fall below 85% of the stated output current before the

Miller clamp engages.

#### **6.2.4. Timing Characteristics**

#### **Table 8. Timing Characteristics1**

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub>  $\leq$  1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices,<br>18 V for 15 V UVLO devices; T<sub>A</sub> = 25 °C unless otherwise noted.



#### **Table 8. Timing Characteristics1 (Continued)**

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub>  $\leq$  1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices,<br>18 V for 15 V UVLO devices; T<sub>A</sub> = 25 °C unless otherwise noted.



#### **Table 8. Timing Characteristics1 (Continued)**

Operating range for the following specifications: VDDI = 3.0–20 V; VDDA/B = 5.0–30 V; T<sub>A</sub> = –40 to +125 °C; F<sub>IN</sub>  $\leq$  1 MHz.

Typical specifications: VDDI = 5 V; VDDA/B = 6 V for 4 V UVLO devices, 10 V for 8 V UVLO devices, 15 V for 12 V UVLO devices,<br>18 V for 15 V UVLO devices; T<sub>A</sub> = 25 °C unless otherwise noted.



1. Adding the suffix A/B to any symbol, parameter, or test condition variable denotes that the term applies interchangeably to either gate driver A or gate driver B.

2. See Figure 23, "Control Input Timing Measurements," on page 35 for details.

3. See Figure 24, "Enable or Disable Input Timing Measurements," on page 35 for details.

4.  $t_{SUD}$  is measured from the edge of a square wave applied to the input (SPD+ or SPD-) to next change in output (VOA/B) voltage slope.

See Figure 25, "Speed Update Delay Timing Measurement," on page 35 for details.

5.  $t_{PSK(CC)}$  is the largest absolute value difference in propagation delays between the two channels of a single unit operating at the same supply voltages, load, and ambient

temperature. See Figure 26, "Propagation Delay Parameters," on page 35 for details. 6. t<sub>PSK(PP)</sub> is the largest absolute value difference in propagation delays measured between different channels on different units operating at the same supply voltages, load,

and ambient temperature. 7. The dead time pin (DT) can be pulled to VDDI to disable dead time control. Using less than 10 k $\Omega$  dead time resistor is not recommended.

See Figure 27, "Dead Time Timing Measurement," on page 36 for more information.

8. Startup, power cycle, and shutdown timing are detailed in "4.2. Power Sequence and Timing Behavior" on page 11.



50% 90% 10%  $t_{\sf EID}$   $t_{\sf R}$   $t_{\sf DID}$   $t_{\sf F}$ VVOA/B VEN V<sub>DIS</sub>

EN = Logic high

DIS = Logic low

#### Figure 23. Control Input Timing Measurements Figure 24. Enable or Disable Input Timing Measurements



EN = Logic high DIS = Logic low





DIS = Logic low

VIA/B or PWM = Logic High



**Figure 27. Dead Time Timing Measurement**

#### **6.3. Typical Performance Characteristics**

The typical performance characteristics depicted in the figures below are for information purposes only. Refer to the data tables in "6.2. Electrical Characteristics" on page 26 for actual specification limits.





**Ambient Temperature**



**Shutdown Clamp Voltage**



#### **6.3.1. 4 V UVLO (Si82FxxxGx) Devices**



**Figure 36. Gate Driver Active Supply Current vs. Gate Driver Supply Voltage**







**Figure 40. Output Current vs. Gate Driver Supply Voltage Figure 41. Output Current vs. Ambient Temperature**



**Figure 37. Gate Driver Active Supply Current vs. Ambient Temperature**



**Figure 39. Output Rise/Fall Time vs. Output Load**



#### **6.3.2. 8 V UVLO (Si82FxxxBx) Devices**



**Figure 42. Gate Driver Active Supply Current vs. Gate Driver Supply Voltage**





**Figure 46. Output Current vs. Gate Driver Supply Voltage Figure 47. Output Current vs. Ambient Temperature**



**Figure 43. Gate Driver Active Supply Current vs. Ambient Temperature**



**Figure 45. Output Rise/Fall Time vs. Output Load**



#### **6.3.3. 12 V UVLO (Si82FxxxCx) Devices**



**Figure 48. Gate Driver Active Supply Current vs. Gate Driver Supply Voltage**



**Gate Driver Supply Voltage**



**Figure 52. Output Current vs. Gate Driver Supply Voltage Figure 53. Output Current vs. Ambient Temperature**



**Figure 49. Gate Driver Active Supply Current vs. Ambient Temperature**



**Figure 51. Output Rise/Fall Time vs. Output Load**



#### **6.3.4. 15 V UVLO (Si82FxxxEx) Devices**



**Figure 54. Gate Driver Active Supply Current vs. Gate Driver Supply Voltage**







**Figure 55. Gate Driver Active Supply Current vs. Ambient Temperature**



**Figure 57. Output Rise/Fall Time vs. Output Load**



**Figure 58. Output Current vs. Gate Driver Supply Voltage Figure 59. Output Current vs. Ambient Temperature**

## **6.4. Thermal Characteristics**

| <b>Parameter</b>                  | Symbol             | <b>Test Condition</b>                | <b>NB SOIC-16</b> | <b>WB SOIC-14</b> | Unit |  |  |  |
|-----------------------------------|--------------------|--------------------------------------|-------------------|-------------------|------|--|--|--|
| <b>Thermal Resistance</b>         |                    |                                      |                   |                   |      |  |  |  |
| Junction-to-Ambient               | $\theta_{JA}$      | 63<br>4-layer, 2s2p JEDEC test board |                   | 59                | °C/W |  |  |  |
| <b>Characterization Parameter</b> |                    |                                      |                   |                   |      |  |  |  |
| Junction-to-Top                   | $\Psi_{\text{JT}}$ | 4-layer, 2s2p JEDEC test board       | 7.5               | 14                | °C/W |  |  |  |
| Junction-to-Board                 | $\Psi_{JB}$        | 4-layer, 2s2p JEDEC test board       | 31                | 34                | °C/W |  |  |  |

**Table 9. Thermal Characteristics**

## **6.5. Safety Certifications and Specifications**

#### **Table 10. Regulatory Information<sup>1</sup>**



1. For more information, see "10. Ordering Guide" on page 55.



#### **Table 11. Insulation and Safety-Related Specifications**

1. To determine resistance and capacitance, the device is converted into a 2-terminal device. Pins on Side A are shorted together to form the first terminal, and pins on Side B are shorted together to form the second terminal. The parameters are then measured between these two terminals.

2. Measured from input pin to ground.

#### **Table 12. IEC-60664-1 Ratings**



#### **Table 13. IEC60747-17 Insulation Characteristics1**



1. This coupler is suitable for "safe electrical insulation" only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

#### **Table 14. UL1577 Insulation Characteristics**







1. Maximum value allowed in the event of a failure; also see the temperature derating curves below.



**Figure 60. NB SOIC-16 Safety Current vs. Ambient Temperature Derating Curve**



**Figure 61. WB SOIC-14 Safety Current vs. Ambient Temperature Derating Curve**

## **7. Package Drawings**

## **7.1. NB SOIC-16 Package Drawing**



**Figure 62. NB SOIC-16 Package Drawing**





### **Table 16. NB SOIC-16 Package Drawing Dimensions1,2,3,4 (Continued)**



1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

## **7.2. WB SOIC-14 Package Drawing**



**Figure 63. WB SOIC-14 Package Drawing**





## **Table 17. WB SOIC-14 Package Drawing Dimensions1,2,3 (Continued)**



1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. Recommended reflow profile per the JEDEC J-STD-020C specification for small body, lead-free components.

#### **8. Land Patterns**

## **8.1. NB SOIC-16 Land Pattern**



**Figure 64. NB SOIC-16 Land Pattern**





1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N for Density Level B (Median Land Protrusion).

2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

#### **8.2. WB SOIC-14 Land Pattern**



#### **Figure 65. WB SOIC-14 PCB Land Pattern**

#### **Table 19. WB SOIC-14 PCB Land Pattern Dimensions1,2**



1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion).

2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

## **9. Top Markings**

## **9.1. NB SOIC-16 Top Marking**



**Figure 66. 16-Pin Narrow-Body SOIC Top Marking**

#### **Table 20. 16-Pin Narrow-Body SOIC Top Marking Explanation**



## **9.2. WB SOIC-14 Top Marking**



**Figure 67. 14-Pin Wide Body SOIC Top Marking**

#### **Table 21. 14-Pin Wide Body SOIC Top Marking Explanation**



## **10. Ordering Guide**

| <b>Ordering Part</b><br>Number (OPN) | <b>Automotive OPN</b> | <b>Inputs</b> | Configuration      | Enable/<br><b>Disable</b> | <b>Deglitch</b><br>Filter | Undervoltage<br>Lockout<br>(UVLO) | <b>Isolation</b><br>Rating | Package<br><b>Type</b> |
|--------------------------------------|-----------------------|---------------|--------------------|---------------------------|---------------------------|-----------------------------------|----------------------------|------------------------|
| <b>NB SOIC-16 Package Options</b>    |                       |               |                    |                           |                           |                                   |                            |                        |
| Si82F29AGC-IS1                       | Si82F29AGC-AS1        | VIA, VIB      | Universal          | Disable                   | <b>NA</b>                 | 4 V                               | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F29ABC-IS1                       | Si82F29ABC-AS1        | VIA, VIB      | Universal          | Disable                   | <b>NA</b>                 | 8 V                               | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F29ACC-IS1                       | Si82F29ACC-AS1        | VIA, VIB      | Universal          | Disable                   | <b>NA</b>                 | 12 V                              | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F29AEC-IS1                       | Si82F29AEC-AS1        | VIA, VIB      | Universal          | Disable                   | <b>NA</b>                 | 15 V                              | 3.75 kVRMS                 | NB SOIC-16             |
| Si82F39AGC-IS1                       | Si82F39AGC-AS1        | VIA, VIB      | Universal          | Enable                    | <b>NA</b>                 | 4 V                               | 3.75 $kVRMS$               | NB SOIC-16             |
| Si82F39ABC-IS1                       | Si82F39ABC-AS1        | VIA, VIB      | Universal          | Enable                    | <b>NA</b>                 | 8 V                               | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F39ACC-IS1                       | Si82F39ACC-AS1        | VIA, VIB      | Universal          | Enable                    | <b>NA</b>                 | 12 V                              | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F39AEC-IS1                       | Si82F39AEC-AS1        | VIA, VIB      | Universal          | Enable                    | <b>NA</b>                 | 15 V                              | 3.75 $kVRMS$               | NB SOIC-16             |
| Si82F39BGC-IS1                       | Si82F39BGC-AS1        | VIA, VIB      | Universal          | Enable                    | 30 ns                     | 4 V                               | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F39BBC-IS1                       | Si82F39BBC-AS1        | VIA, VIB      | Universal          | Enable                    | 30 ns                     | 8 V                               | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F39BCC-IS1                       | Si82F39BCC-AS1        | VIA, VIB      | Universal          | Enable                    | 30 ns                     | 12 V                              | 3.75 $kV_{RMS}$            | NB SOIC-16             |
| Si82F39BEC-IS1                       | Si82F39BEC-AS1        | VIA, VIB      | Universal          | Enable                    | 30 ns                     | 15 V                              | 3.75 kVRMS                 | NB SOIC-16             |
| Si82F39ECC-IS1                       | Si82F39ECC-AS1        | VIA, VIB      | Universal          | Enable                    | 90 ns                     | 12 V                              | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F39EEC-IS1                       | Si82F39EEC-AS1        | VIA, VIB      | Universal          | Enable                    | 90 ns                     | 15 V                              | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F89AGC-IS1                       | Si82F89AGC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Disable                   | <b>NA</b>                 | 4 V                               | 3.75 $kVRMS$               | NB SOIC-16             |
| Si82F89ABC-IS1                       | Si82F89ABC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Disable                   | <b>NA</b>                 | 8 V                               | 3.75 $kVRMS$               | NB SOIC-16             |
| Si82F89ACC-IS1                       | Si82F89ACC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Disable                   | <b>NA</b>                 | 12 V                              | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F89AEC-IS1                       | Si82F89AEC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Disable                   | <b>NA</b>                 | 15 V                              | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F99AGC-IS1                       | Si82F99AGC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | <b>NA</b>                 | 4 V                               | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F99ABC-IS1                       | Si82F99ABC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | <b>NA</b>                 | 8 V                               | $3.75 \text{ kV}_{RMS}$    | NB SOIC-16             |
| Si82F99ACC-IS1                       | Si82F99ACC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | <b>NA</b>                 | 12 V                              | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F99AEC-IS1                       | Si82F99AEC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | <b>NA</b>                 | 15 V                              | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F99BGC-IS1                       | Si82F99BGC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | 30 ns                     | 4 V                               | 3.75 kV <sub>RMS</sub>     | NB SOIC-16             |
| Si82F99BBC-IS1                       | Si82F99BBC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | 30 <sub>ns</sub>          | 8 V                               | 3.75 $kVRMS$               | NB SOIC-16             |
| Si82F99BCC-IS1                       | Si82F99BCC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | 30 ns                     | 12 V                              | 3.75 kVRMS                 | NB SOIC-16             |
| Si82F99BEC-IS1                       | Si82F99BEC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | 30 <sub>ns</sub>          | 15 V                              | $3.75 \text{ kV}_{RMS}$    | NB SOIC-16             |
| Si82F99ECC-IS1                       | Si82F99ECC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | 90 ns                     | 12 V                              | 3.75 $kVRMS$               | NB SOIC-16             |
| Si82F99EEC-IS1                       | Si82F99EEC-AS1        | <b>PWM</b>    | High-Side/Low-Side | Enable                    | 90 ns                     | 15 V                              | 3.75 $kVRMS$               | NB SOIC-16             |

Table 22. Si82Fx Ordering Guide<sup>1,2,3,4,5,6</sup>





1. "Si" and "SI" are used interchangeably. 2. An "R" at the end of the Ordering Part Number indicates tape and reel packaging option.

3. All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures.

4. All High-Side/Low-Side drivers have built-in overlap protection. Universal drivers have built-in overlap protection, but the feature can be disabled by connecting the DT input<br>pin to VDDI. See "4.5. Dead Time Control an

5. Automotive-Grade devices (with an "-A" suffix) are identical in construction materials and electrical parameters to their Industrial Grade (with an "-I" suffix) version counterpart. Automotive-Grade products are produced utilizing full automotive process flows and additional statistical process controls throughout the manufacturing flow. The Automotive-Grade part number is included on shipping labels.

6. In Top Markings, the Manufacturing Code represented by either "RTTTTT" or "TTTTTT" contains as its first character a letter in the range A through M to indicate Industrial-Grade, or N through Z to indicate Automotive-Grade.

## **11. Revision History**



Copyright © 2024, Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COM-PLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIM-ITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, ClockBuilder®, DSPLL®, ISOmodem®, ProSLIC®, SiPHY®, and RFelC® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

*Click to view similar products for* [Gate Drivers](https://www.xonelec.com/category/semiconductors/integrated-circuits-ics/power-management-ics/gate-drivers) *category:*

*Click to view products by* [Skyworks](https://www.xonelec.com/manufacturer/skyworks) *manufacturer:* 

Other Similar products are found below :

[56956](https://www.xonelec.com/mpn/weidmuller/56956) [57.404.7355.5](https://www.xonelec.com/mpn/wieland/5740473555) [LT4936](https://www.xonelec.com/mpn/worldproducts/lt4936) [57.904.0755.0](https://www.xonelec.com/mpn/wieland/5790407550) [0131700000](https://www.xonelec.com/mpn/weidmuller/0131700000) [LTP70N06](https://www.xonelec.com/mpn/worldproducts/ltp70n06) [LVP640](https://www.xonelec.com/mpn/worldproducts/lvp640) [5J0-1000LG-SIL](https://www.xonelec.com/mpn/teconnectivity/5j01000lgsil) [LY2-US-AC240](https://www.xonelec.com/mpn/omron/ly2usac240) [LY3-UA-DC24](https://www.xonelec.com/mpn/omron/ly3uadc24) [LZNQ2-](https://www.xonelec.com/mpn/omron/lznq2usdc12) [US-DC12](https://www.xonelec.com/mpn/omron/lznq2usdc12) [LZP40N10](https://www.xonelec.com/mpn/worldproducts/lzp40n10) [60100564](https://www.xonelec.com/mpn/nvent/60100564) [60249-1-CUT-TAPE](https://www.xonelec.com/mpn/teconnectivity/602491cuttape) [0134220000](https://www.xonelec.com/mpn/weidmuller/0134220000) [6035](https://www.xonelec.com/mpn/gcelectronics/6035) [60713816](https://www.xonelec.com/mpn/nvent/60713816) [61161-90](https://www.xonelec.com/mpn/molex/6116190) [6131-204-23149P](https://www.xonelec.com/mpn/teconnectivity/613120423149p) [6131-205-17149P](https://www.xonelec.com/mpn/teconnectivity/613120517149p) [6131-](https://www.xonelec.com/mpn/teconnectivity/613120915149p) [209-15149P](https://www.xonelec.com/mpn/teconnectivity/613120915149p) [6131-218-17149P](https://www.xonelec.com/mpn/teconnectivity/613121817149p) [6131-220-21149P](https://www.xonelec.com/mpn/teconnectivity/613122021149p) [6131-260-2358P](https://www.xonelec.com/mpn/teconnectivity/61312602358p) [6131-265-11149P](https://www.xonelec.com/mpn/teconnectivity/613126511149p) [CS1HCPU63](https://www.xonelec.com/mpn/omron/cs1hcpu63) [6150-5001](https://www.xonelec.com/mpn/teconnectivity/61505001) [CSB4](https://www.xonelec.com/mpn/hellermanntyton/csb4) [CSK-38-60006](https://www.xonelec.com/mpn/teconnectivity/csk3860006) [CSK-](https://www.xonelec.com/mpn/teconnectivity/csk3860008)[38-60008](https://www.xonelec.com/mpn/teconnectivity/csk3860008) [621A](https://www.xonelec.com/mpn/ohmite/621a) [622-4053LF](https://www.xonelec.com/mpn/teconnectivity/6224053lf) [6273](https://www.xonelec.com/mpn/abbatron/6273) [M40N08MA-H](https://www.xonelec.com/mpn/weidmuller/m40n08mah) [M55155/29XH06](https://www.xonelec.com/mpn/concord/m5515529xh06) [64-807](https://www.xonelec.com/mpn/gcelectronics/64807) [65-1930-6](https://www.xonelec.com/mpn/gcelectronics/6519306) [CV500ISB02](https://www.xonelec.com/mpn/omron/cv500isb02) [M83723/88Y1407N](https://www.xonelec.com/mpn/americanmicroproducts/m8372388y1407n) [CWD012-2](https://www.xonelec.com/mpn/wieland/cwd0122) [CWD03-3](https://www.xonelec.com/mpn/wieland/cwd033) [CX3225SB16934D0PPSC2](https://www.xonelec.com/mpn/kyoceraavx/cx3225sb16934d0ppsc2) [CX5032GB10000D0PPS02](https://www.xonelec.com/mpn/kyoceraavx/cx5032gb10000d0pps02) [687-772NF1](https://www.xonelec.com/mpn/glenair/687772nf1) [70.140.1653](https://www.xonelec.com/mpn/wieland/701401653) [70.200.0653.0](https://www.xonelec.com/mpn/wieland/7020006530) [703001B01F060](https://www.xonelec.com/mpn/molex/703001b01f060) [70-3601](https://www.xonelec.com/mpn/molex/703601) [706006D02F0601](https://www.xonelec.com/mpn/molex/706006d02f0601) [706210](https://www.xonelec.com/mpn/c-k/706210)