## Very low clamping Ethernet 10 Gbps single line ESD protection QFN-6L 1.6 mm x 1 mm #### **Features** - High ESD protection level exceeding IEC 61000-4-2 level 4: - ±30kV (contact discharge) - ±30kV (air discharge) - High IEC 61000-4-5 surge capability: 10 A - Very low dynamic resistance: 0.25 Ohm - Low capacitance: 0.7 pF ## **Application** • 1G/2.5G/5G/10G Ethernet ## **Description** The HSP031-1BM6 is a single channel ESD array with a rail to rail architecture designed to protect 2 differential lines from over voltages event caused by ESD, surge ( $8/20 \mu s$ ). Packaged in a QFN-6L, the device is designed specifically for the protection of high-speed differential lines such as Ethernet 10 Gbps. | Product status link | | | | |------------------------|--|--|--| | HSP031-1BM6 | | | | | Product summary | | | | | Order code HSP031-1BM6 | | | | | Package QFN-6L | | | | | Packing Tape and reel | | | | # 1 Characteristics Table 1. Absolute maximum ratings T<sub>amb</sub> = 25 °C | Symbol | | Value | Unit | | | |------------------|----------------------------------------------------|---------------------------------|-------------|----|--| | Vee | V <sub>PP</sub> Peak pulse voltage | IEC 61000-4-2 contact discharge | 30 | kV | | | V PP | | IEC 61000-4-2 air discharge | 30 | | | | I <sub>PP</sub> | Peak pulse current 8/20 μs | | 10 | Α | | | T <sub>j</sub> | Operating junction temperature range | | -55 to +150 | °C | | | T <sub>stg</sub> | Storage temperature range | | -55 to +150 | °C | | | TL | Maximum lead temperature for soldering during 10 s | | 260 | °C | | Figure 1. Electrical characteristics (definition) V<sub>RM</sub> Maximum stand-off voltage I<sub>RM</sub> Maximum leakage current @ V<sub>RM</sub> V<sub>TRIG</sub> Triggering voltage V<sub>TRIG</sub> Triggering voltage I<sub>HOLD</sub> Holding current V<sub>H</sub> Turn-off voltage DS13343 - Rev 1 page 2/13 Table 2. Electrical characteristics $T_{amb}$ = 25 °C | Symbol Parameter | | Test conditions | | Value | | | |-------------------|----------------------------------|-----------------------------------------------------------------|---|-------|------|-----| | Symbol Parameter | Тур. | | | Max. | Unit | | | V <sub>RM</sub> | Reverse working voltage | | | | 3.3 | V | | I <sub>RM</sub> | Leakage current | V <sub>RM</sub> = 3.3 V | | | 50 | nA | | V <sub>TRIG</sub> | Maximum off-state voltage | | | 9 | 10.5 | V | | I <sub>HOLD</sub> | Minimum on-state current | | | 38 | | mA | | V <sub>H</sub> | Minimum on-state voltage | | 1 | 1.3 | | V | | | | I <sub>pp</sub> = 10 A - 8/20 μs | | | 7 | V | | V <sub>CL</sub> | V <sub>CL</sub> Clamping voltage | IEC 61000-4-2, +/- 8 kV contact discharge at 30 ns | | 8 | | V | | | | TLP measurement (pulse duration 100 ns), I <sub>PP</sub> = 16 A | | 5.9 | | V | | R <sub>d</sub> | TLP, pulse duration = 100 ns | | | 0.25 | | Ω | | C <sub>LINE</sub> | Line capacitance | V I/O = 0 V, f = 3 GHz, V <sub>OSC</sub> = 30 mV | | 0.7 | 0.9 | pF | | S21 | Attenuation measurement | f < 600 MHz | | 0.1 | | dB | | fc | | -3 db | | 5 | | GHz | DS13343 - Rev 1 page 3/13 # 1.1 Characteristics (curves) Typical curves unless otherwise specified. Figure 2. Peak pulse current versus initial junction temperature (maximum value) Figure 3. Peak pulse current versus clamping voltage (maximum value) Figure 4. Leakage current versus junction temperature Figure 5. Leakage current versus reverse voltage DS13343 - Rev 1 page 4/13 Princip Princi DS13343 - Rev 1 page 5/13 Figure 12. Line capacitance at a frequency of 3 GHz versus reverse voltage DS13343 - Rev 1 page 6/13 # Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ## 2.1 QFN-6L package information Figure 14. QFN-6L package outline Table 3. QFN-6L mechanical data | Symbol | Dimesions (milimeters) | | | | |--------|------------------------|-------|------|--| | Symbol | Min. | Тур. | Max. | | | Α | 0.45 | 0.50 | 0.55 | | | A1 | 0.00 | | 0.05 | | | A3 | | 0.127 | | | | b1 | 0.15 | 0.20 | 0.25 | | | b2 | 0.35 | 0.40 | 0.45 | | | D | 1.55 | 1.60 | 1.65 | | | Е | 0.95 | 1.00 | 1.05 | | | е | | 0.50 | | | | L | 0.28 | 0.38 | 0.48 | | DS13343 - Rev 1 page 7/13 Figure 15. Tape outline Note: Pocket dimensions are not on scale Pocket shape may vary depending on package Table 4. Tape dimensions values | | Dimensions | | | | | |------|-------------|------|------|--|--| | Ref. | Millimeters | | | | | | | Min. | Тур. | Max. | | | | D0 | 1.45 | 1.55 | 1.65 | | | | D1 | 0.50 | 0.60 | 0.70 | | | | F | 3.45 | 3.50 | 3.55 | | | | Е | 1.65 | 1.75 | 1.85 | | | | K0 | 0.67 | 0.72 | 0.77 | | | | P0 | 3.9 | 4 | 4.1 | | | | P1 | 3.9 | 4 | 4.1 | | | | P2 | 1.95 | 2.00 | 2.05 | | | | W | 7.9 | 8.0 | 8.2 | | | DS13343 - Rev 1 page 8/13 # 3 Recommendation on PCB assembly ## 3.1 Footprint SMD footprint design is recommended. Figure 16. Footprint in mm ## 3.2 Stencil opening design - 1. Reference design - a. Stencil opening thickness: 75 $\mu m$ / 3 mils - b. Stencil aperture ratio: 90% Figure 17. Recommended stencil window position in mm ## 3.3 Solder paste - 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004. - 2. "No clean" solder paste is recommended. - 3. Offers a high tack force to resist component movement during high speed. - 4. Solder paste with fine particles: powder particle size is 20-38 μm. DS13343 - Rev 1 page 9/13 #### 3.4 Placement - 1. Manual positioning is not recommended. - 2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering - 3. Standard tolerance of ±0.05 mm is recommended. - 4. 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages. - 5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool. - 6. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools. ## 3.5 PCB design preference - 1. To control the solder paste amount, the closed via is recommended instead of open vias. - 2. The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away. #### 3.6 Reflow profile Figure 18. ST ECOPACK® recommended soldering reflow profile for PCB mounting Note: Minimize air convection currents in the reflow oven to avoid component movement. Note: Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020. DS13343 - Rev 1 page 10/13 # 4 Ordering information Figure 19. Ordering information scheme **Table 5. Ordering information** | Order code | Marking | Package | Weight | Base qty. | Delivery mode | | |-------------|---------|---------|---------|-----------|---------------|--| | HSP031-1BM6 | HE (1) | QFN-6L | 2.27 mg | 3000 | Tape and reel | | 1. The marking can be rotated by 90° to differentiate assembly location DS13343 - Rev 1 page 11/13 # **Revision history** **Table 6. Document revision history** | Date | Version | Changes | |-------------|---------|------------------| | 25-May-2020 | 1 | Initial release. | DS13343 - Rev 1 page 12/13 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2020 STMicroelectronics - All rights reserved DS13343 - Rev 1 page 13/13 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for ESD Suppressors / TVS Diodes category: Click to view products by STMicroelectronics manufacturer: Other Similar products are found below: 60KS200C D12V0H1U2WS-7 D18V0L1B2LP-7B 82356050220 D5V0M5U6V-7 NTE4902 P4KE27CA P6KE11CA P6KE39CA-TP P6KE8.2A SA110CA SA60CA SA64CA SMBJ12CATR SMBJ8.0A SMLJ30CA-TP ESD101-B1-02ELS E6327 ESD112-B1-02EL E6327 ESD119B1W01005E6327XTSA1 ESD5V0J4-TP ESD5V0L1B02VH6327XTSA1 ESD7451N2T5G 19180-510 CPDT-5V0USP-HF 3.0SMCJ33CA-F 3.0SMCJ36A-F HSPC16701B02TP D3V3Q1B2DLP3-7 D55V0M1B2WS-7 DESD5V0U1BL-7B DRTR5V0U4SL-7 SCM1293A-04SO ESD200-B1-CSP0201 E6327 ESD203-B1-02EL E6327 SM12-7 SMF8.0A-TP SMLJ45CA-TP CEN955 W/DATA 82350120560 82356240030 VESD12A1A-HD1-GS08 CPDUR5V0R-HF CPDUR24V-HF CPDQC5V0U-HF CPDQC5V0USP-HF CPDQC5V0-HF D1213A-01LP4-7B D1213A-02WL-7 ESDLIN1524BJ-HQ 5KP100A