## DMOS driver for bipolar stepper motor

## Datasheet - production data



## Features

- Operating supply voltage from 8 to 52 V
- 5.6 A output peak current
- $R_{\text {DS(on) }} 0.3 \Omega$ typ. value at $T_{j}=25^{\circ} \mathrm{C}$
- Operating frequency up to 100 kHz
- Non-dissipative overcurrent protection
- Dual independent constant $t_{\text {OFF }}$ PWM current controllers
- Fast/slow decay synchronous rectification
- Fast decay quasi-synchronous rectification
- Decoding logic for stepper motor full and half step drive
- Cross conduction protection
- Thermal shutdown
- Undervoltage lockout
- Integrated fast freewheeling diodes


## Application

- Bipolar stepper motor


## Description

The L6208Q device is a DMOS fully integrated stepper motor driver with non-dissipative overcurrent protection, realized in BCDmultipower technology, which combines isolated DMOS power transistors with CMOS and bipolar circuits on the same chip. The device includes all the circuitry needed to drive a two-phase bipolar stepper motor including: a dual DMOS full bridge, the constant OFF time PWM current controller that performs the chopping regulation, and the phase sequence generator that generates the stepping sequence. Available in a VFQFPN48 $7 \times 7 \mathrm{~mm}$ package, the L6208Q features a nondissipative overcurrent protection on the high-side Power MOSFETs and thermal shutdown.

## Contents

1 Block diagram ..... 4
2 Electrical data ..... 5
2.1 Absolute maximum ratings ..... 5
2.2 Recommended operating conditions ..... 5
3 Pin connection ..... 6
4 Electrical characteristics ..... 8
5 Circuit description ..... 12
5.1 Power stages and charge pump ..... 12
5.2 Logic inputs ..... 13
5.3 PWM current control ..... 14
5.4 Decay mode ..... 18
5.5 Stepping sequence generation ..... 19
5.6 Half step mode ..... 19
5.7 Normal drive mode (full step two-phase-on) ..... 19
5.8 Wave drive mode (full step one-phase-on) ..... 19
5.9 Non-dissipative overcurrent detection and protection ..... 20
5.10 Thermal protection ..... 23
6 Application information ..... 24
$7 \quad$ Output current capability and IC power dissipation ..... 26
8 Thermal management ..... 28
9 Electrical characteristic curves ..... 29
10 Package information ..... 30
10.1 VFQFPN48 ( $7 \times 7 \times 1.0 \mathrm{~mm}$ ) package information ..... 30
11 Order codes ..... 32
12 Revision history ..... 33

## 1 Block diagram

Figure 1. Block diagram


## 2 Electrical data

### 2.1 Absolute maximum ratings

Table 1. Absolute maximum ratings

| Symbol | Parameter | Test condition | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Supply voltage | $V_{S A}=V_{S B}=V_{S}$ | 60 | V |
| $\mathrm{V}_{\mathrm{OD}}$ | Differential voltage between <br> $\mathrm{VS}_{\mathrm{A}}, \mathrm{OUT}_{\mathrm{A}}$, OUT2 $_{\mathrm{A}}$, SENSE $_{\mathrm{A}}$ and $\mathrm{VS}_{\mathrm{B}}$, OUT1 $_{\mathrm{B}}$, OUT2 $_{\mathrm{B}}$, SENSE $_{\mathrm{B}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SA}}=\mathrm{V}_{\mathrm{SB}}=\mathrm{V}_{\mathrm{S}}=60 \mathrm{~V} ; \\ & \mathrm{VSENSE}_{\mathrm{A}}=\mathrm{VSENSE}_{\mathrm{B}}= \\ & \text { GND } \end{aligned}$ | 60 | V |
| $\mathrm{V}_{\text {BOOT }}$ | Bootstrap peak voltage | $\mathrm{V}_{\mathrm{SA}}=\mathrm{V}_{\mathrm{SB}}=\mathrm{V}_{\mathrm{S}}$ | $\mathrm{V}_{\mathrm{S}}+10$ | V |
| $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {EN }}$ | Input and enable voltage range | - | -0.3 to +7 | V |
| $V_{\text {REFA, }}$ <br> $V_{\text {REFB }}$ | Voltage range at pins $\mathrm{V}_{\text {REFA }}$ and $\mathrm{V}_{\text {REFB }}$ | - | -0.3 to +7 | V |
| $\begin{aligned} & \mathrm{V}_{\mathrm{RCA}}, \\ & \mathrm{~V}_{\mathrm{RCB}} \end{aligned}$ | Voltage range at pins $\mathrm{RC}_{A}$ and $\mathrm{RC}_{B}$ | - | -0.3 to +7 | V |
| $V_{\text {SENSEA }}$, <br> $V_{\text {SENSEB }}$ | Voltage range at pins $\operatorname{SENSE}_{\mathrm{A}}$ and SENSE $_{B}$ | - | -1 to +4 | V |
| $\mathrm{I}_{\mathrm{S} \text { (peak) }}$ | Pulsed supply current (for each VS pin), internally limited by the overcurrent protection | $\begin{aligned} & \mathrm{V}_{\mathrm{SA}}=\mathrm{V}_{\mathrm{SB}}=\mathrm{V}_{\mathrm{S}} ; \\ & \mathrm{t}_{\text {PULSE }}<1 \mathrm{~ms} \end{aligned}$ | 7.1 | A |
| Is | RMS supply current (for each VS pin) | $V S_{A}=\mathrm{VS}_{\mathrm{B}}=\mathrm{V}_{\mathrm{S}}$ | 2.5 | A |
| $\mathrm{T}_{\text {stg }}, \mathrm{T}_{\mathrm{OP}}$ | Storage and operating temperature range | - | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |

### 2.2 Recommended operating conditions

Table 2. Recommended operating conditions

| Symbol | Parameter | Test condition | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Supply voltage | $\mathrm{V}_{\mathrm{SA}}=\mathrm{V}_{\mathrm{SB}}=\mathrm{V}_{\mathrm{S}}$ | 8 | 52 | V |
| $\mathrm{V}_{\mathrm{OD}}$ | Differential voltage between $\mathrm{VS}_{\mathrm{A}}$, OUT1 $_{\mathrm{A}}$, OUT2 $_{\mathrm{A}}$, SENSE $_{\mathrm{A}}$ and $\mathrm{VS}_{\mathrm{B}}$, OUT1 $_{\mathrm{B}}$, OUT2 $_{\mathrm{B}}$, SENSE $_{\mathrm{B}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SA}}=\mathrm{V}_{\mathrm{SB}}=\mathrm{V}_{\mathrm{S}} ; \\ & \mathrm{V}_{\mathrm{SENSEA}}=\mathrm{V}_{\mathrm{SENSEB}} \end{aligned}$ | - | 52 | V |
| $V_{\text {REFA, }}$ <br> $V_{\text {REFB }}$ | Voltage range at pins $\mathrm{V}_{\text {REFA }}$ and $\mathrm{V}_{\text {REFB }}$ | - | -0.1 | 5 | V |
| $V_{\text {SENSEA }}$, <br> $V_{\text {SENSEB }}$ | Voltage range at pins SENSE $_{\mathrm{A}}$ and SENSE $_{B}$ | Pulsed $\mathrm{t}_{\mathrm{w}}<\mathrm{t}_{\text {rr }}$ | -6 | 6 | V |
|  |  | DC | -1 | 1 | V |
| IOUT | RMS output current | - | - | 2.5 | A |
| $\mathrm{T}_{\mathrm{j}}$ | Operating junction temperature | - | -25 | +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{f}_{\text {sw }}$ | Switching frequency | - | -a | 100 | kHz |

## 3 Pin connection

Figure 2.Pin connection (top view)


Note: $\quad$ The exposed PAD must be connected to GND pin.
Table 3. Pin description

| Pin | Name | Type | Function |
| :---: | :---: | :---: | :--- |
| 43 | CLOCK | Logic input | Step clock input. The state machine makes one step on each <br> rising edge. |
| 44 | CW/CCW | Logic input | Selects the direction of the rotation. HIGH logic level sets <br> clockwise direction, whereas low logic level sets <br> counterclockwise direction. If not used, it must be connected to <br> GND or +5 V. |
| 45,46 | SENSE $_{\text {A }}$ | Power supply | Bridge A source pin. This pin must be connected to power <br> ground through a sensing power resistor. |
| 48 | RC $_{\text {A }}$ | RC pin | RC network pin. A parallel RC network connected between this <br> pin and ground sets the current controller OFF time of bridge A. |
| 2,3 | OUT1 $_{\text {A }}$ | Power output | Bridge A output 1. |
| 6,31 | GND $^{\text {Gri }}$ | GND | Ground terminals. In PowerDIP24 and SO24 packages, these <br> pins are also used for heat dissipation towards the PCB. On <br> PowerSO36 package the slug is connected to these pins. |
| 10,11 | OUT1 $_{\text {B }}$ | Power output | Bridge B output 1. |
| 13 | RC $_{\text {B }}$ | RC pin | RC network pin. A parallel RC network connected between this <br> pin and ground sets the current controller OFF time of bridge B. |

Table 3. Pin description (continued)

| Pin | Name | Type | Function |
| :---: | :---: | :---: | :---: |
| 15, 16 | $\mathrm{SENSE}_{\mathrm{B}}$ | Power supply | Bridge $B$ source pin. This pin must be connected to power ground through a sensing power resistor. |
| 17 | $\mathrm{VREF}_{\mathrm{B}}$ | Analog input | Bridge $B$ current controller reference voltage. Do not leave this pin open or connected to GND. |
| 18 | HALF/ FULL | Logic input | Step mode selector. High logic level sets half step mode, low logic level sets full step mode. If not used, it must be connected to GND or +5 V . |
| 19 | CONTROL | Logic input | Decay mode selector. High logic level sets slow decay mode. Low logic level sets fast decay mode. If not used, it must be connected to GND or +5 V . |
| 20 | EN | Logic input ${ }^{(1)}$ | Chip enable. Low logic level switches off all power MOSFETs of both bridge A and bridge B . This pin is also connected to the collector of the overcurrent and thermal protection to implement overcurrent protection. If not used, it must be connected to +5 V through a resistor. |
| 21 | VBOOT | Supply voltage | Bootstrap voltage needed for driving the upper power MOSFETs of both bridge $A$ and bridge $B$. |
| 22, 23 | OUT2 ${ }_{\text {B }}$ | Power output | Bridge B output 2. |
| 34, 35 | $\mathrm{VS}_{\mathrm{A}}$ | Power supply | Bridge A power supply voltage. It must be connected to the supply voltage together with pin $\mathrm{VS}_{\mathrm{B}}$. |
| 26, 27 | $\mathrm{VS}_{B}$ | Power supply | Bridge $B$ power supply voltage. It must be connected to the supply voltage together with pin $\mathrm{VS}_{\mathrm{A}}$. |
| 38, 39 | OUT2 ${ }_{\text {A }}$ | Power output | Bridge A output 2. |
| 40 | VCP | Output | Charge pump oscillator output. |
| 41 | RESET | Logic input | Reset pin. Low logic level restores the home state (state 1) on the phase sequence generator state machine. If not used, it must be connected to +5 V . |
| 42 | $\mathrm{VREF}_{\mathrm{A}}$ | Analog input | Bridge A current controller reference voltage. Do not leave this pin open or connected to GND. |

1. Also connected at the output drain of the overcurrent and thermal protection MOSFET. Therefore, it must be driven putting in series a resistor with a value in the range of $2.2 \mathrm{k} \Omega-180 \mathrm{k} \Omega$, recommended $100 \mathrm{k} \Omega$.

## 4 Electrical characteristics

$V_{S}=48 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.
Table 4. Electrical characteristics

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\left.\mathrm{V}_{\text {Sth( }} \mathrm{ON}\right)$ | Turn-on threshold | - | 6.6 | 7 | 7.4 | V |
| $\mathrm{V}_{\text {Sth }}$ (OFF) | Turn-off threshold | - | 5.6 | 6 | 6.4 | V |
| Is | Quiescent supply current | All bridges OFF; $\mathrm{T}_{\mathrm{j}}=-25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}^{(1)}$ | - | 5 | 10 | mA |
| $\mathrm{T}_{\mathrm{j} \text { (OFF) }}$ | Thermal shutdown temperature | - | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |
| Output DMOS transistors |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ | High-side switch ON resistance | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | - | 0.34 | 0.4 | $\Omega$ |
|  |  | $\mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}^{(1)}$ | - | 0.53 | 0.59 |  |
|  | Low-side switch ON resistance | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | - | 0.28 | 0.34 |  |
|  |  | $\mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}^{(1)}$ | - | 0.47 | 0.53 |  |
| $\mathrm{I}_{\text {DSS }}$ | Leakage current | $\mathrm{EN}=$ low; OUT $=\mathrm{V}_{\text {S }}$ | - | - | 2 | mA |
|  |  | EN = low; OUT = GND | -0.15 | - | - | mA |

## Source drain diodes

| $\mathrm{V}_{\mathrm{SD}}$ | Forward ON voltage | $\mathrm{I}_{\mathrm{SD}}=2.5 \mathrm{~A}, \mathrm{EN}=$ low | - | 1.15 | 1.3 | V |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse recovery time | $\mathrm{I}_{\mathrm{f}}=2.5 \mathrm{~A}$ | - | 300 | - | ns |
| $\mathrm{t}_{\mathrm{fr}}$ | Forward recovery time | - | - | 200 | - | ns |

Logic input (EN, CONTROL, HALF/FULL, CLOCK, RESET, CW/CCW)

| $\mathrm{V}_{\mathrm{IL}}$ | Low level logic input voltage | - | -0.3 | - | 0.8 | V |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{IH}}$ | High level logic input voltage | - | 2 | - | 7 | V |
| $\mathrm{I}_{\mathrm{IL}}$ | Low level logic input current | GND logic input voltage | -10 | - |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | High level logic input current | 7 V logic input voltage | - | - | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\text {th(ON })}$ | Turn-on input threshold | - | - | 1.8 | 2.0 | V |
| $\mathrm{~V}_{\text {th(OFF) }}$ | Turn-off input threshold | - | 0.8 | 1.3 | - | V |
| $\mathrm{V}_{\text {th(HYS })}$ | Input threshold hysteresis | - | 0.25 | 0.5 | - | V |

## Switching characteristics

| $t_{\text {D(on)EN }}$ | Enable to out turn ON delay time ${ }^{(2)}$ | $\mathrm{I}_{\text {LOAD }}=2.5 \mathrm{~A}$, resistive load | 100 | 250 | 400 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{D(\text { (ff) })}$ | Enable to out turn OFF delay time ${ }^{(2)}$ | $\mathrm{I}_{\text {LOAD }}=2.5 \mathrm{~A}$, resistive load | 300 | 550 | 800 | ns |
| $t_{\text {RISE }}$ | Output rise time ${ }^{(2)}$ | $\mathrm{l}_{\text {LOAD }}=2.5 \mathrm{~A}$, resistive load | 40 | - | 250 | ns |
| $\mathrm{t}_{\text {FALL }}$ | Output fall time ${ }^{(2)}$ | $\mathrm{I}_{\text {LOAD }}=2.5 \mathrm{~A}$, resistive load | 40 | - | 250 | ns |
| $t_{\text {DCLK }}$ | Clock to output delay time ${ }^{(3)}$ | $\mathrm{l}_{\text {LOAD }}=2.5 \mathrm{~A}$, resistive load | - | 2 | - | $\mu \mathrm{s}$ |

Table 4. Electrical characteristics (continued)

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CLK(min)L }}$ | Minimum clock time ${ }^{(4)}$ | - | - | - | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {CLK (min) }} \mathrm{H}$ | Minimum clock time ${ }^{(4)}$ | - | - | - | 1 | $\mu \mathrm{s}$ |
| $\mathrm{f}_{\text {CLK }}$ | Clock frequency | - | - | - | 100 | kHz |
| $\mathrm{t}_{\text {(MIN })}$ | Minimum setup time ${ }^{(5)}$ | - | - | - | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{H}(\mathrm{MIN})}$ | Minimum hold time ${ }^{(5)}$ | - | - | - | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}(\mathrm{MIN})}$ | Minimum reset time ${ }^{(5)}$ | - | - | - | 1 | $\mu \mathrm{s}$ |
| $t_{\text {RCLK (MIN })}$ | Minimum reset to clock delay time ${ }^{(5)}$ | - | - | - | 1 | $\mu \mathrm{s}$ |
| $t_{\text {DT }}$ | Deadtime protection | - | 0.5 | 1 | - | $\mu \mathrm{s}$ |
| $\mathrm{f}_{\mathrm{CP}}$ | Charge pump frequency | $\mathrm{T}_{\mathrm{j}}=-25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}^{(7)}$ | - | 0.6 | 1 | MHz |
| $\mathrm{t}_{\mathrm{DT}}$ | Deadtime protection | - | 0.5 | 1 | - | $\mu \mathrm{s}$ |
| $\mathrm{f}_{\mathrm{CP}}$ | Charge pump frequency | $-25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{j}}<125^{\circ} \mathrm{C}$ | - | 0.6 | 1 | MHz |

PWM comparator and monostable

| $\mathrm{I}_{\text {RCA }}, \mathrm{I}_{\text {RCB }}$ | Source current at pins RCA and RCB | $\mathrm{V}_{\mathrm{RCA}}=\mathrm{V}_{\mathrm{RCB}}=2.5 \mathrm{~V}$ | 3.5 | 5.5 | - | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {offset }}$ | Offset voltage on sense comparator | $\mathrm{V}_{\text {REFA }}, \mathrm{V}_{\text {REFB }}=0.5 \mathrm{~V}$ | - | $\pm 5$ | - | mV |
| $t_{\text {PROP }}$ | Turn OFF propagation delay ${ }^{(6)}$ | - | - | 500 | - | ns |
| $\mathrm{t}_{\text {BLANK }}$ | Internal blanking time on SENSE pins | - | - | 1 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ | Minimum ON time | - | - | 1.5 | 2 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {OFF }}$ | PWM recirculation time | $\mathrm{R}_{\text {OFF }}=20 \mathrm{k} \Omega ; \mathrm{C}_{\text {OFF }}=1 \mathrm{nF}$ | - | 13 | - | $\mu \mathrm{s}$ |
|  |  | $\mathrm{R}_{\text {OFF }}=100 \mathrm{k} \Omega ; \mathrm{C}_{\text {OFF }}=1 \mathrm{nF}$ | - | 61 | - | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\text {BIAS }}$ | Input bias current at pins $\operatorname{VREF}_{\mathrm{A}}$ and VREF $_{B}$ | - | - | - | 10 | $\mu \mathrm{A}$ |

Overcurrent detection

| $\mathrm{I}_{\text {sover }}$ | Input supply overcurrent detection <br> threshold | $-25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{j}}<125^{\circ} \mathrm{C}$ | 4 | 5.6 | 7.1 | A |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{OPDR}}$ | Open drain ON resistance | $\mathrm{I}=4 \mathrm{~mA}$ | - | 40 | 60 | $\Omega$ |
| $\mathrm{t}_{\mathrm{OCD}(\mathrm{ON})}$ | OCD turn-on delay time ${ }^{(7)}$ | $\mathrm{I}=4 \mathrm{~mA} ; \mathrm{C}_{\mathrm{EN}}<100 \mathrm{pF}$ | - | 200 | - | ns |
| $\mathrm{t}_{\mathrm{OCD}(\mathrm{OFF})}$ | OCD turn-off delay time ${ }^{(7)}$ | $\mathrm{I}=4 \mathrm{~mA} ; \mathrm{C}_{\mathrm{EN}}<100 \mathrm{pF}$ | - | 100 | - | ns |

1. Tested at $25^{\circ} \mathrm{C}$ in a restricted range and guaranteed by characterization.
2. See Figure 3.
3. See Figure 4.
4. See Figure 5.
5. See Figure 6.
6. Measured applying a voltage of 1 V to pin SENSE and a voltage drop from 2 V to 0 V to pin $\mathrm{V}_{\mathrm{REF}}$.
7. See Figure 7.

Figure 3. Switching characteristic definition


Figure 4. Clock to output delay time


Figure 5. Minimum timing definition; clock input


Figure 6. Minimum timing definition; logic inputs


Figure 7. Overcurrent detection timing definition


## 5 Circuit description

### 5.1 Power stages and charge pump

The L6208Q device integrates two independent power MOSFET full bridges, each power MOSFET has an $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.3 \Omega$ (typical value at $25^{\circ} \mathrm{C}$ ) with intrinsic fast freewheeling diode. Cross conduction protection is implemented by using a deadtime ( $\mathrm{t}_{\mathrm{DT}}=1 \mu \mathrm{~s}$ typical value) set by internal timing circuit between the turn-off and turn-on of two power MOSFETs in one leg of a bridge.
Pins $\mathrm{VS}_{\mathrm{A}}$ and $\mathrm{VS}_{\mathrm{B}}$ must be connected together to the supply voltage $\left(\mathrm{V}_{\mathrm{S}}\right)$.
Using an N-channel power MOSFET for the upper transistors in the bridge requires a gate drive voltage above the power supply voltage. The bootstrapped supply $\left(\mathrm{V}_{\mathrm{BOOT}}\right)$ is obtained through an internal oscillator and a few external components to realize a charge pump circuit, as shown in Figure 8. The oscillator output (pin VCP) is a square wave at 600 kHz (typically) with 10 V amplitude. Recommended values/part numbers for the charge pump circuit are shown in Table 5.

Table 5. Charge pump external component values

| Component | Value |
| :---: | :---: |
| $\mathrm{C}_{\text {BOOт }}$ | 220 nF |
| $\mathrm{C}_{\mathrm{P}}$ | 10 nF |
| $\mathrm{R}_{\mathrm{P}}$ | $100 \Omega$ |
| D 1 | 1 N 4148 |
| D 2 | 1 N 4148 |

Figure 8. Charge pump circuit


### 5.2 Logic inputs

Pins CONTROL, HALF/FULL, CLOCK, RESET and CW/CCW are TTL/CMOS and $\mu \mathrm{C}$ compatible logic inputs. The internal structure is shown in Figure 9. Typical values for turnon and turn-off thresholds are respectively $\mathrm{V}_{\text {th(ON) }}=1.8 \mathrm{~V}$ and $\mathrm{V}_{\text {th(OFF) }}=1.3 \mathrm{~V}$.
Pin EN (Enable) has identical input structure with the exception that the drain of the overcurrent and thermal protection MOSFET is also connected to this pin. Due to this connection, some care must be taken in driving this pin. The EN input may be driven in one of two configurations, as shown in Figure 10 or 11. If driven by an open drain (collector) structure, a pull-up resistor $R_{E N}$ and a capacitor $C_{E N}$ are connected, as shown in Figure 10. If the driver is a standard push-pull structure, the resistor $R_{E N}$ and the capacitor $\mathrm{C}_{\mathrm{EN}}$ are connected, as shown in Figure 11. The resistor $R_{E N}$ should be chosen in the range from 2.2 $\mathrm{k} \Omega$ to $180 \mathrm{k} \Omega$. Recommended values for $\mathrm{R}_{\mathrm{EN}}$ and $\mathrm{C}_{\mathrm{EN}}$ are respectively $100 \mathrm{k} \Omega$ and 5.6 nF . More information on selecting the values is found in Section 5.9.

Figure 9. Logic inputs internal structure


Figure 10. EN pins open collector driving


Figure 11. EN pins push-pull driving


### 5.3 PWM current control

The L6208Q device includes a constant OFF time PWM current controller for each of the two bridges. The current control circuit senses the bridge current by sensing the voltage drop across an external sense resistor connected between the source of the two lower power MOSFET transistors and ground, as shown in Figure 12. As the current in the load builds up, the voltage across the sense resistor increases proportionally. When the voltage drop across the sense resistor becomes greater than the voltage at the reference input $\left(\mathrm{VREF}_{\mathrm{A}}\right.$ or $\left.\mathrm{VREF}_{\mathrm{B}}\right)$, the sense comparator triggers the monostable switching the low-side MOSFET off. The low-side MOSFET remains off for the time set by the monostable and the motor current recirculates in the upper path. When the monostable times out, the bridge again turns on. As the internal deadtime, used to prevent cross conduction in the bridge, delays the turn-on of the power MOSFET, the effective OFF time is the sum of the monostable time plus the deadtime.

Figure 12. PWM current controller simplified schematic


Figure 13 shows the typical operating waveforms of the output current, the voltage drop across the sensing resistor, the RC pin voltage and the status of the bridge. More details regarding the Synchronous Rectification and the output stage configuration are included in Section 5.4.

Immediately after the low-side Power MOSFET turns on, a high peak current flows through the sensing resistor due to the reverse recovery of the freewheeling diodes. The L6208Q device provides a $1 \mu \mathrm{~s}$ blanking time $\mathrm{t}_{\mathrm{BLANK}}$ that inhibits the comparator output so that this current spike cannot prematurely re-trigger the monostable.

Figure 13. Output current regulation waveforms


Figure 14 shows the magnitude of the OFF time $t_{\text {OFF }}$ versus $C_{\text {OFF }}$ and $R_{\text {OFF }}$ values. It can be approximately calculated from Equation 1 and Equation 2:

## Equation 1

$$
\begin{gathered}
\mathrm{t}_{\mathrm{RCFALL}}=0.6 \cdot \mathrm{R}_{\mathrm{OFF}} \cdot \mathrm{C}_{\mathrm{OFF}} \\
\mathrm{t}_{\mathrm{OFF}}=\mathrm{t}_{\mathrm{RCFALL}}+\mathrm{t}_{\mathrm{DT}}=0.6 \cdot \mathrm{R}_{\mathrm{OFF}} \cdot C_{\mathrm{OFF}}+\mathrm{t}_{\mathrm{DT}}
\end{gathered}
$$

where $R_{\text {OFF }}$ and $C_{\text {OFF }}$ are the external component values and $t_{D T}$ is the internally generated deadtime with:

Equation 2

$$
\begin{gathered}
20 \mathrm{k} \Omega \leq \mathrm{R}_{\mathrm{OFF}} \leq 100 \mathrm{k} \Omega \\
0.47 \mathrm{nF} \leq \mathrm{C}_{\mathrm{OFF}} \leq 100 \mathrm{nF} \\
\mathrm{t}_{\mathrm{DT}}=1 \mu \mathrm{~s} \text { (typical value) }
\end{gathered}
$$

therefore:

## Equation 3

$$
\begin{aligned}
& \mathrm{t}_{\mathrm{OFF}(\mathrm{MIN})}=6.6 \mu \mathrm{~s} \\
& \mathrm{t}_{\mathrm{OFF}(\mathrm{MAX})}=6 \mathrm{~ms}
\end{aligned}
$$

These values allow a sufficient range of $\mathrm{t}_{\mathrm{OFF}}$ to implement the drive circuit for most motors.
The capacitor value chosen for CoFF also affects the rise time $t_{\text {RCRISE }}$ of the voltage at the pin $R_{\text {COFFF }}$. The rise time $t_{\text {RCRISE }}$ is only an issue if the capacitor is not completely charged before the next time the monostable is triggered. Therefore, the ON time $t_{O N}$, which depends on motors and supply parameters, must be bigger than $t_{\text {RCRISE }}$ to allow a good current regulation by the PWM stage. Furthermore, the ON time $\mathrm{t}_{\mathrm{ON}}$ can not be smaller than the minimum ON time $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$.

## Equation 4

$$
\left\{\begin{array}{l}
\mathrm{t}_{\mathrm{ON}}>\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}=1.5 \mu \mathrm{~s}(\mathrm{typ}) \\
\mathrm{t}_{\mathrm{ON}}>\mathrm{t}_{\mathrm{RCRISE}}-\mathrm{t}_{\mathrm{DT}} \\
\mathrm{t}_{\mathrm{RCRISE}}=600 \cdot \mathrm{C}_{\mathrm{OFF}}
\end{array}\right.
$$

Figure 15 shows the lower limit for the ON time $t_{\text {ON }}$ for having a good PWM current regulation capacity. It should be mentioned that $t_{\mathrm{ON}}$ is always bigger than $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ because the device imposes this condition, but it can be smaller than $t_{\text {RCRISE }}-t_{D T}$. In this last case the device continues to work but the OFF time $t_{\text {OFF }}$ is not more constant.

Therefore, a small $\mathrm{C}_{\text {OFF }}$ value gives more flexibility to the applications (allows smaller ON time and, therefore, higher switching frequency), but, the smaller the value for $\mathrm{C}_{\mathrm{OFF}}$, the more influential the noises on the circuit performance.

Figure 14. $\mathrm{t}_{\text {OFF }}$ vs. $\mathrm{C}_{\text {OFF }}$ and $\mathrm{R}_{\text {OFF }}$


Figure 15. Area where $\mathrm{t}_{\mathrm{ON}}$ can vary maintaining the PWM regulation


### 5.4 Decay mode

The CONTROL input is used to select the behavior of the bridge during the OFF time. When the CONTROL pin is low, the fast decay mode is selected and both transistors in the bridge are switched off during the OFF time. When the CONTROL pin is high, the slow decay mode is selected and only the low-side transistor of the bridge is switched off during the OFF time. Figure 16 shows the operation of the bridge in fast decay mode. At the start of the OFF time, both of the power MOSFETs are switched off and the current recirculates through the two opposite freewheeling diodes. The current decays with a high di/dt since the voltage across the coil is essentially the power supply voltage. After the deadtime, the lower power MOSFET in parallel with the conducting diode is turned on in synchronous rectification mode. In applications where the motor current is low, it is possible that the current may decay completely to zero during the OFF time. At this point, if both of the power MOSFETs were operating in the synchronous rectification mode, it would then be possible for the current to build in the opposite direction. To prevent this only the lower power MOSFET is operated in synchronous rectification mode. This operation is called quasi-synchronous rectification mode. When the monostable times out, the power MOSFETs are turned on again after some delay set by the deadtime to prevent cross conduction.
Figure 17 shows the operation of the bridge in slow decay mode. At the start of the OFF time, the lower power MOSFET is switched off and the current recirculates around the upper half of the bridge. Since the voltage across the coil is low, the current decays slowly. After the deadtime the upper power MOSFET is operated in the synchronous rectification mode. When the monostable times out, the lower power MOSFET is turned on again after some delay set by the deadtime to prevent cross conduction.

Figure 16. Fast decay mode output stage configurations


Figure 17. Slow decay mode output stage configurations


### 5.5 Stepping sequence generation

The phase sequence generator is a state machine that provides the phase and enable inputs for the two bridges to drive a stepper motor in either full step or half step. Two full step modes are possible, the normal drive mode where both phases are energized at each step and the wave drive mode where only one phase is energized at a time. The drive mode is selected by the HALF/FULL input and the current state of the sequence generator, as described below. A rising edge of the CLOCK input advances the state machine to the next state. The direction of rotation is set by the CW/CCW input. The RESET input resets the state machine to state.

### 5.6 Half step mode

A HIGH logic level on the HALF/FULL input selects half step mode. Figure 18 shows the motor current waveforms and the state diagram for the phase sequencer generator. At startup or after a RESET the phase sequencer is at state 1. After each clock pulse the state changes following the sequence $1,2,3,4,5,6,7,8$, etc. if CW/CCW is high (clockwise movement) or $1,8,7,6,5,4,3,2$, etc. if CW/CCW is low (counterclockwise movement).

### 5.7 Normal drive mode (full step two-phase-on)

A low level on the HALF/FULL input selects the full step mode. When the low level is applied, when the state machine is at an ODD numbered state, normal drive mode is selected. Figure 19 shows the motor current waveform state diagram for the state machine of the phase sequencer generator. Normal drive mode can easily be selected by holding the HALF/FULL input low and applying a RESET. At startup or after a RESET the state machine is in state 1. While, when the HALF/FULL input is kept low, the state changes following the sequence $1,3,5,7$, etc. if CW/CCW is high (clockwise movement) or $1,7,5,3$, etc. if CW/CCW is low (counterclockwise movement).

### 5.8 Wave drive mode (full step one-phase-on)

A low level on the pin HALF/FULL input selects the full step mode. When the low level is applied, when the state machine is at an EVEN numbered state, the wave drive mode is selected. Figure 20 shows the motor current waveform and the state diagram for the state machine of the phase sequence generator. To enter wave drive mode the state machine must be in an EVEN numbered state. The most direct method to select the wave drive mode is to first apply a RESET, then while keeping the HALF/FULL input high, apply one pulse to the clock input, then take the HALF/FULL input low. This sequence first forces the state machine to state 1. The clock pulse, with the HALF/FULL input high, advances the state machine from state 1 to either state 2 or 8 depending on the CW/CCW input. Starting from this point, each clock pulse (rising edge) advances the state machine following the sequence $2,4,6,8$, etc. if CW/CCW is high (clockwise movement) or $8,6,4$, 2 , etc. if CW/ CCW is low (counterclockwise movement).

Figure 18. Half step mode


Figure 19. Normal drive mode


Figure 20. Wave drive mode


### 5.9 Non-dissipative overcurrent detection and protection

The L6208Q device integrates an overcurrent detection circuit (OCD). With this internal overcurrent detection, the external current sense resistor normally used and its associated power dissipation are eliminated. Figure 21 shows a simplified schematic of the overcurrent detection circuit.

To implement overcurrent detection, a sensing element that delivers a small but precise fraction of the output current is implemented with each high-side power MOSFET. Since this current is a small fraction of the output current, there is very little additional power dissipation. This current is compared with an internal reference current $\mathrm{I}_{\text {REF }}$. When the output current reaches the detection threshold (typically 5.6 A), the OCD comparator signals a fault condition. When a fault condition is detected, the EN pin is pulled below the turn-off threshold ( 1.3 V typical) by an internal open drain MOSFET with a pull-down capability of 4 mA . By using an external R-C on the EN pin, the OFF time before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs.

Figure 21. Overcurrent protection simplified schematic


Figure 22 shows the overcurrent detection operation. The disable time $t_{\text {DISABLE }}$ before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs. It is affected by both $C_{E N}$ and $R_{E N}$ values and its magnitude is reported in Figure 23. The delay time $t_{\text {DELAY }}$ before turning off the bridge when an overcurrent has been detected depends only on $\mathrm{C}_{\mathrm{EN}}$ value. Its magnitude is reported in Figure 24.
$\mathrm{C}_{\mathrm{EN}}$ is also used for providing immunity to pin EN against fast transient noises. Therefore the value of $\mathrm{C}_{\mathrm{EN}}$ should be chosen as big as possible according to the maximum tolerable delay time and the $R_{\text {EN }}$ value should be chosen according to the desired disable time.
The resistor $R_{E N}$ should be chosen in the range from $2.2 \mathrm{k} \Omega$ to $180 \mathrm{k} \Omega$. Recommended values for $R_{E N}$ and $C_{E N}$ are respectively $100 \mathrm{k} \Omega$ and 5.6 nF which allow to obtain $200 \mu \mathrm{~s}$ disable time.

Figure 22. Overcurrent protection waveforms


Figure 23. $t_{\text {DISABLE }}$ vs. $C_{E N}$ and $R_{E N}\left(V_{D D}=5 \mathrm{~V}\right)$


Figure 24. $\mathrm{t}_{\mathrm{DELAY}}$ vs. $\mathrm{C}_{\mathrm{EN}}\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}\right)$


### 5.10 Thermal protection

In addition to the overcurrent detection, the L6208Q device integrates a thermal protection to prevent device destruction in the case of junction over temperature. It works sensing the die temperature by means of a sensitive element integrated in the die. The device switches off when the junction temperature reaches $165{ }^{\circ} \mathrm{C}$ (typ. value) with $15^{\circ} \mathrm{C}$ hysteresis (typ. value).

## 6 Application information

A typical application using the L6208Q device is shown in Figure 25. Typical component values for the application are shown in Table 6. A high quality ceramic capacitor in the range of 100 to 200 nF should be placed between the power pins $\left(\mathrm{VS}_{\mathrm{A}}\right.$ and $\left.\mathrm{VS}_{\mathrm{B}}\right)$ and ground near the L6208Q to improve the high frequency filtering on the power supply and reduce high frequency transients generated by the switching. The capacitors connected from the EN input to ground set the shutdown time when an overcurrent is detected (see Section 5.9 on page 20). The two current sensing inputs $\left(\right.$ SENSE $_{A}$ and SENSE $\left._{B}\right)$ should be connected to the sensing resistors with a trace length as short as possible in the layout. The sense resistors should be non-inductive resistors to minimize the di/dt transients across the resistor. To increase noise immunity, unused logic pins (except EN) are best connected to 5 $V$ (high logic level) or GND (low logic level) (see Section 3 on page 6). It is recommended to keep power ground and signal ground separate on the PCB.

Table 6. Component values for typical application

| Component | Value |
| :---: | :---: |
| $\mathrm{C}_{1}$ | $100 \mu \mathrm{~F}$ |
| $\mathrm{C}_{2}$ | 100 nF |
| $\mathrm{C}_{\mathrm{A}}$ | 1 nF |
| $\mathrm{C}_{\mathrm{B}}$ | 1 nF |
| $\mathrm{C}_{\text {BOOT }}$ | 220 nF |
| $\mathrm{C}_{\mathrm{P}}$ | 10 nF |
| $\mathrm{C}_{\text {ENB }}$ | 5.6 nF |
| $\mathrm{C}_{\text {REF }}$ | 68 nF |
| $\mathrm{D}_{1}$ | 1 N 4148 |
| $\mathrm{D}_{2}$ | 1 N 4148 |
| $\mathrm{R}_{\mathrm{A}}$ | $39 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{B}}$ | $39 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\text {EN }}$ | $100 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{P}}$ | $100 \Omega$ |
| $\mathrm{R}_{\text {SENSEA }}$ | $0.3 \Omega$ |
| $\mathrm{R}_{\text {SENSEB }}$ | $0.3 \Omega$ |

Figure 25. Typical application


Note:
To reduce the IC thermal resistance, therefore improving the dissipation path, the NC pins can be connected to GND.

## 7 <br> Output current capability and IC power dissipation

Figure 26, 27, 28 and 29 show the approximate relation between the output current and the IC power dissipation using PWM current control driving a two-phase stepper motor, for different driving sequences:

- HALF STEP mode (Figure 26) in which, alternately, one phase / two phases are energized.
- NORMAL DRIVE (FULL STEP TWO-PHASE-ON) mode (Figure 27) in which two phases are energized during each step.
- WAVE DRIVE (FULL STEP ONE-PHASE-ON) mode (Figure 28) in which only one phase is energized at each step.
- MICROSTEPPING mode (Figure 29), in which the current follows a sinewave profile, provided through the Vref pins.

For a given output current and driving sequence the power dissipated by the IC can be easily evaluated, in order to establish which package should be used and how large the onboard copper dissipating area must be to guarantee a safe operating junction temperature ( $125^{\circ} \mathrm{C}$ maximum).

Figure 26. IC power dissipation vs. output current in half step mode


Figure 27. IC power dissipation vs. output current in normal mode (full step two-phase-on)


Figure 28. IC power dissipation vs. output current in wave mode (full step one-phase-on)


Figure 29. IC power dissipation vs. output current in micro stepping mode


## 8 Thermal management

In most applications the power dissipation in the IC is the main factor that sets the maximum current that can be delivered by the device in a safe operating condition. Therefore, it must be considered very carefully. Besides the available space on the PCB, the right package should be chosen considering the power dissipation. Heat sinking can be achieved using copper on the PCB with proper area and thickness.

Table 7. Thermal data

| Symbol | Parameter | Package | Typ. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thJA }}$ | Thermal resistance junction-ambient | VFQFPN48 $^{(1)}$ | 17 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1. VFQFPN48 mounted on the EVAL6208Q rev 1 board (see EVAL6208Q databrief): four-layer FR4 PCB with a dissipating copper surface of about $45 \mathrm{~cm}^{2}$ on each layer and 25 via holes below the IC.

## $9 \quad$ Electrical characteristic curves

Figure 30. Typical quiescent current vs. supply voltage


Figure 32. Normalized typical quiescent current vs. switching frequency


AM02574v1

Figure 31. Typical high-side $\mathrm{R}_{\mathrm{DS}(o n)}$ vs. supply voltage


Figure 33. Normalized $\mathrm{R}_{\mathrm{DS}(o n)}$ vs.junction temperature (typical value)
$\mathrm{R}_{\mathrm{DS}(\mathrm{ON})} /\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}\right.$ at $\left.25^{\circ} \mathrm{C}\right)$


Figure 34. Typical low-side $R_{\text {DS(on) }}$ vs. supply voltage


Figure 35. Typical drain-source diode forward ON characteristic


## 10 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 10.1 VFQFPN48 ( $7 \times 7 \times 1.0 \mathrm{~mm}$ ) package information

Figure 36. VFQFPN48 (7 $\times 7 \times 1.0 \mathrm{~mm}$ ) package outline


Table 8. VFQFPN48 ( $7 \times 7 \times 1.0 \mathrm{~mm}$ ) package mechanical data

| Symbol | Dimensions (mm) |  |  |
| :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| A | 0.80 | 0.90 | 1.00 |
| A1 | - | 0.02 | 0.05 |
| A2 | - | 0.65 | 1.00 |
| A3 | - | 0.25 | - |
| b | 0.18 | 0.23 | 0.30 |
| D | 6.85 | 7.00 | 7.15 |
| D2 | 4.95 | 5.10 | 5.25 |
| E | 6.85 | 7.00 | 7.15 |
| E2 | 4.95 | 5.10 | 5.25 |
| e | 0.45 | 0.50 | 0.55 |
| L | 0.30 | 0.40 | 0.50 |
| ddd | - | 0.08 | - |

## 11 Order codes

Table 9. Ordering information

| Order codes | Package | Packaging |
| :---: | :---: | :---: |
| L6208Q | VFQFPN48 $7 \times 7 \times 1.0 \mathrm{~mm}$ | Tray |
|  |  | Tape and reel |

## 12 Revision history

Table 10. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 29-Jul-2011 | 1 | First release |
| 28-Nov-2011 | 2 | Document moved from preliminary to final datasheet |
| 12-Jun-2013 | 3 | Unified package name to "VFQFPN48" in the whole document. <br> Figure 1 moved to page 3, added Section 1: Block diagram. <br> Corrected headings in Table 1 and Table 2 (replaced "Parameter" by "Test condition"). <br> Corrected unit in Table 6 (row $\mathrm{C}_{1}$ ). <br> Added titles to Equation 1 to Equation 4 and cross-references in Section 5.3: PWM current control. <br> Added Table 7: Thermal data in Section 8: Thermal management. Updated Section 10: Package information (modified titles, reversed order of Figure 36 and Table 8). <br> Unified "C $\mathrm{C}_{\text {EN }}$ ", " $\mathrm{t}_{\mathrm{DT}}$ ", " $\mathrm{t}_{\mathrm{ON}}$ ", "toff", " $\mathrm{C}_{\mathrm{OFF}}$ ", "R $\mathrm{R}_{\mathrm{OFF}}$ ", " $\mathrm{V}_{\text {th }}(\mathrm{ON}$ )", <br> " $\mathrm{V}_{\text {th(OFF) }}$ "(subscript, lower/upper case) in the whole document. <br> Minor corrections throughout document. |
| 13-Mar-2017 | 4 | Updated Figure 1 on page 4 (replaced by new figure). Minor modifications throughout document. |

## IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.
© 2017 STMicroelectronics - All rights reserved

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Motor/Motion/Ignition Controllers \& Drivers category:
Click to view products by STMicroelectronics manufacturer:

Other Similar products are found below :
FSB50550TB2 FSBF15CH60BTH MSVCPM2-63-12 MSVGW45-14-2 MSVGW54-14-3 MSVGW54-14-5 NTE7043 LA6565VR-TLM-E LB11650-E LB1837M-TLM-E LB1845DAZ-XE LC898300XA-MH SS30-TE-L-E 26700 LV8281VR-TLM-H BA5839FP-E2 IRAM2361067A LA6584JA-AH LB11847L-E AH293-PL-B TND315S-TL-2H FNA23060 FSB50250AB FNA41060 MSVB54 MSVBTC50E MSVCPM3-54-12 MSVCPM3-63-12 MSVCPM4-63-12 MSVTA120 FSB50550AB NCV70501DW002G LC898301XA-MH LV8413GP-TE-L-E MSVGW45-14-3 MSVGW45-14-4 MSVGW45-14-5 MSVGW54-14-4 STK984-091A-E SLA7026M MP6519GQ-Z LB11651-E IRSM515-025DA4 LV8127T-TLM-H MC33812EKR2 NCP81382MNTXG TDA21801 LB11851FA-BH NCV70627DQ001R2G

LB1938FAGEVB

