

# L6739

# Single-phase PWM controller with light-load efficiency optimization

Datasheet - production data



### Features

- Flexible power supply from 5 V to 12 V bus
- Power conversion input as low as 1.5 V
- Light-load efficiency optimization
- Embedded bootstrap switch
- VIN detector
- 0.8 V internal reference
- 0.5% output voltage accuracy
- Remote GND recovery
- High current integrated drivers
- Sensorless and programmable precise-OC sense across inductor DCR
- OV protection
- Overtemperature protection
- Programmable oscillator up to 600 kHz
- LS-less to manage pre-bias startup
- Adjustable output voltage
- Disable function
- Internal soft-start
- VFQFPN 16 3 x 3 mm package

### Applications

- Memory and termination supply
- Subsystem power supply (MCH, IOCH, PCI)
- CPU and DSP power supply
- Distributed power supply
- General DC-DC converter

### Description

The L6739 is a single-phase step-down controller with integrated high current drivers that provides complete control logic and protection to realize a DC-DC converter.

The device flexibility allows to manage conversions with power input V<sub>IN</sub> as low as 1.5 V and the device supply voltage ranging from 5 V to 12 V bus.

The L6739 device features a proprietary algorithm that allows light-load efficiency optimization, boosting efficiency without compromising the output voltage ripple.

The integrated 0.8 V reference allows generation of output voltages with  $\pm$  0.5% accuracy over line and temperature variations.

The oscillator is programmable up to 600 kHz.

The L6739 provides a programmable overcurrent protection and overvoltage protection. The current information is monitored across the inductor DCR.

The L6739 device is available in a VFQFPN 16 -  $3 \times 3 \text{ mm}$  package.

#### Table 1. Device summary

| Order code | Package  | Packing       |
|------------|----------|---------------|
| L6739TR    | VFQFPN16 | Tape and reel |

1/30

This is information on a product in full production.

# Contents

| 1 | Турі  | cal application circuit and block diagram |
|---|-------|-------------------------------------------|
|   | 1.1   | Application circuit                       |
|   | 1.2   | Block diagram                             |
| 2 | Con   | nection diagram and pin description6      |
|   | 2.1   | Pin description                           |
|   | 2.2   | Thermal data                              |
| 3 | Elec  | trical specifications                     |
|   | 3.1   | Absolute maximum ratings 8                |
|   | 3.2   | Electrical characteristics                |
| 4 | Devi  | ce description and operation11            |
| 5 | Soft  | -start                                    |
|   | LS-le | ess startup                               |
| 6 | Outp  | out voltage setting and protections       |
|   | Over  | current                                   |
|   |       | Overcurrent threshold setting             |
| 7 | Mair  | n oscillator                              |
| 8 | High  | n current embedded drivers 17             |
|   | 8.1   | Boot capacitor design                     |
|   | 8.2   | Power dissipation                         |
| 9 | Арр   | lication details                          |
|   | 9.1   | Compensation network                      |
|   | 9.2   | Layout guidelines                         |



| L6739 |  |
|-------|--|
|       |  |

| 10 | Application information24 |
|----|---------------------------|
|    | 10.1 Inductor design      |
|    | 10.2 Output capacitor(s)  |
|    | 10.3 Input capacitors     |
| 11 | Package information       |
| 12 | Revision history          |



# **1** Typical application circuit and block diagram

### 1.1 Application circuit



Figure 2. Typical 5 V application circuit (LDO enabled)







# 1.2 Block diagram



Figure 3. Block diagram





# 2 Connection diagram and pin description



#### Figure 4. Pin connections (top view)

### 2.1 Pin description

#### Table 2. Pin descriptions

| Pin no. | Name  | Function                                                                                                                                                                                                                                                                                  |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VCCDR | Drivers section power supply. Filter with 1 $\mu$ F MLCC to GND.                                                                                                                                                                                                                          |
| 2       | LGATE | Low-side driver output.<br>Connect directly to the low-side MOSFET gate. A small series resistor can be useful to reduce dissipated power especially in high frequency applications.                                                                                                      |
| 3       | PHASE | High-side driver return path.<br>Connect to the high-side MOSFET source. This pin is also monitored for the adaptive deadtime management.                                                                                                                                                 |
| 4       | BOOT  | High-side driver supply.<br>This pin supplies the high-side floating driver. Connect through the $C_{BOOT}$ capacitor to the PHASE pin. The pin is internally connected through a switch to the VCCDR pin. See <i>Section 8 on page 17</i> for guidance in designing the capacitor value. |
| 5       | UGATE | High-side driver output.<br>Connect to high-side MOSFET gate. A small series resistor may help in reducing the<br>PHASE pin negative spike as well as cooling the device.                                                                                                                 |
| 6       | PGOOD | Power Good.<br>It is an open-drain output set free after SS (with 3x clock cycle delay) as long as the out-<br>put voltage monitored through VSEN is within specifications. Pull-up to 3.3 V (typ.) or<br>lower, if not used it can be left floating.                                     |
| 7       | EN    | Enable pin. Pull-high to < 5 V to enable conversion, 10 $\mu A$ pull-down provided.                                                                                                                                                                                                       |

L6739

| Pin no. | Name           | Function                                                                                                                                                                                                                                                                           |
|---------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8       | COMP           | Error amplifier output. Connect with an $R_F$ - $C_F$ to FB. The device cannot be disabled by grounding this pin.                                                                                                                                                                  |
| 9       | FB             | Error amplifier inverting input. Connect with a resistor $R_{FB}$ to VSEN and with an $R_F$ - $C_F$ to COMP.                                                                                                                                                                       |
| 10      | VSEN           | Output voltage monitor.<br>It manages OVP and UVP protections and PGOOD. Connect to the positive side of the<br>load for remote sensing. See <i>Section 6 on page 13</i> for details.                                                                                              |
| 11      | FBG            | Remote ground sense.<br>Connect to the negative side of the load for remote sensing.                                                                                                                                                                                               |
| 12      | CSN            | Current sense negative input.<br>Connect to the output-side of the main inductor. Filter with 100 nF (typ.) to GND.                                                                                                                                                                |
| 13      | CSP            | Current sense positive input.<br>Connect through an R-C filter to the phase-side of the main inductor.                                                                                                                                                                             |
| 14      | OSC            | Oscillator, internally set to 1.24 V, it allows programming the switching frequency $F_{SW}$ of the device, according to the resistor $R_{OSC}$ connected to GND with a gain of 10 kHz/µA (see Section 7 on page 16 for details). If floating, the switching frequency is 200 kHz. |
| 15      | VCC            | Device power supply.<br>Operative voltage is 5 V to 12 V bus. Filter with 1 $\mu$ F MLCC to GND.<br>For proper operations, VCC needs to be > 1.5 V higher than the programmed V <sub>OUT</sub> .                                                                                   |
| 16      | GND            | All internal references, logic and driver return path are referenced to this pin. Connect to the PCB GND ground plane and filter to VCC and VCCDR.                                                                                                                                 |
|         | Thermal<br>PAD | The thermal pad connects the silicon substrate and makes good thermal contact with the PCB. Use VIAs to connect to the PGND plane.                                                                                                                                                 |

#### Table 2. Pin descriptions (continued)

### 2.2 Thermal data

#### Table 3. Thermal data

| Symbol            | Parameter                                                                 | Value      | Unit |
|-------------------|---------------------------------------------------------------------------|------------|------|
| R <sub>THJA</sub> | Thermal resistance junction to ambient (device soldered on 2s2p PC board) | 45         | °C/W |
| R <sub>THJC</sub> | Thermal resistance junction to case                                       | 1          | °C/W |
| T <sub>MAX</sub>  | Maximum junction temperature                                              | 150        | °C   |
| T <sub>STG</sub>  | Storage temperature range                                                 | -40 to 150 | °C   |
| TJ                | Junction temperature range                                                | -40 to 125 | °C   |



# 3 Electrical specifications

### 3.1 Absolute maximum ratings

#### Table 4. Absolute maximum ratings

| Symbol                                 | Condition                              | Value                   | Unit |
|----------------------------------------|----------------------------------------|-------------------------|------|
| V <sub>CC</sub>                        | To GND                                 | -0.3 to 15              | V    |
| V <sub>CCDR</sub>                      | To GND <sup>(1)</sup>                  | -0.3 to 6               | V    |
| V <sub>BOOT</sub> , V <sub>UGATE</sub> | To GND<br>To PHASE                     | -0.3 to 41<br>-0.3 to 6 | V    |
| V <sub>PHASE</sub>                     | To GND                                 | -5 to 35                | V    |
| V <sub>LGATE</sub>                     | To GND <sup>(2)</sup>                  | -0.3 to 6               | V    |
| EN, PGOOD                              | To GND <sup>(1)</sup>                  | -0.3 to 7               | V    |
| CSP, CSN                               | To GND <sup>(3)</sup> , <sup>(4)</sup> | -0.3 to 8               | V    |
| FB, COMP, VSEN, OSC, FBG               | To GND                                 | -0.3 to 3.6             | V    |

1. Needs to be lower than  $V_{\mbox{\scriptsize CC}}$  under any condition.

2. Needs to be lower than  $V_{\mbox{CCDR}}$  under any condition.

3. Needs to be lower than  $V_{CC}$  - 1.5 V under any condition.

4. Max. differential voltage to be limited within 100 mV.

| Table 5. Recommended operative conditions |
|-------------------------------------------|
|-------------------------------------------|

| Symbol                  | Condition | Value        | Unit |
|-------------------------|-----------|--------------|------|
| V <sub>CC</sub>         |           | 4.75 to 13.2 | V    |
| V <sub>OUT</sub> (max.) | (1)       | 7            | V    |

1.  $V_{CC}$  needs to be > 1.5 V higher than CSx pins to ensure proper operation of current sense.

Note: Absolute maximum ratings are those values beyond which damage to the device may occur. These are stress ratings only and functional operation of the device at these conditions is not implied. Operating outside maximum recommended conditions for extended periods of time may impact product reliability and results in device failures.



#### L6739

### 3.2 Electrical characteristics

# Table 6. Electrical characteristics (V<sub>CC</sub> = 12 V; VCCDR = open; T<sub>A</sub> = 25 $^\circ C$ unless otherwise specified)

| Symbol                | Parameter                | Test conditions                                                                    | Min. | Тур. | Max. | Unit   |
|-----------------------|--------------------------|------------------------------------------------------------------------------------|------|------|------|--------|
| Supply curre          | nt and power-on          |                                                                                    |      |      |      |        |
|                       |                          | EN = HIGH                                                                          |      | 7.5  |      | mA     |
|                       | V/OO and the annual t    | EN = GND                                                                           |      | 6.0  |      | mA     |
| I <sub>CC</sub>       | VCC supply current       | EN = HIGH, VCCDR = VCC = 5 V                                                       |      | 5.5  |      | mA     |
|                       |                          | EN = GND, VCCDR = VCC = 5 V                                                        |      | 4    |      | mA     |
|                       |                          | VCC = VCCDR = 5 V,<br>UGATE and LGATE = open,<br>EN = HIGH, UGATE ON,<br>LGATE OFF |      | 0.4  |      | mA     |
| I <sub>CCDR</sub>     | VCCDR supply current     | VCC = VCCDR = 5 V,<br>UGATE and LGATE = open,<br>EN = HIGH, UGATE OFF,<br>LGATE ON |      | 0.4  |      | mA     |
|                       |                          | VCC = VCCDR = 5 V,<br>EN = GND<br>UGATE and LGATE = open                           | 0.2  |      | mA   |        |
|                       | Turn-ON threshold        | VCC rising                                                                         |      |      | 4.1  | V      |
| UVLO <sub>VCC</sub>   | Hysteresis               |                                                                                    |      | 0.2  |      | V      |
|                       | Turn-ON threshold        | VCCDR rising                                                                       |      |      | 3.9  | V      |
| UVLO <sub>VCCDR</sub> | Hysteresis               |                                                                                    |      | 0.15 |      | V      |
|                       | Voltage                  |                                                                                    |      | 5.75 |      | V      |
| LDO                   | Turn-ON threshold        |                                                                                    |      | 6.1  |      | V      |
|                       | Turn-OFF threshold       | <ul> <li>Measured at the VCC pin</li> </ul>                                        |      | 3.5  |      | V      |
| Oscillator en         | able and soft-start      |                                                                                    |      |      |      |        |
| F <sub>SW</sub>       | Main oscillator accuracy | OSC = open                                                                         | 180  | 200  | 220  | kHz    |
| k <sub>OSC</sub>      | Oscillator gain          | Current sink/source from OSC                                                       |      | 10   |      | kHz/μA |
| t <sub>SS</sub>       | Soft-start time          | OSC = open                                                                         | 4.5  | 5.12 | 5.7  | msec   |
| t <sub>SS</sub> delay | SS delay                 | OSC = open, before SS                                                              | 4.5  | 5.12 | 5.7  | msec   |
| $\Delta V_{OSC}$      | PWM ramp amplitude       |                                                                                    |      | 2    |      | V      |
| d                     | Duty cycle               |                                                                                    | 0    |      | 100  | %      |
| ENABLE                |                          |                                                                                    |      |      |      |        |
|                       | Input logic high         | EN rising                                                                          | 1.1  |      |      | V      |
| EN                    | Input logic low          | EN falling                                                                         |      |      | 0.5  | V      |



| Symbol             | Parameter                                  | Test conditions                                                  | Min.      | Тур.  | Max.  | Unit |
|--------------------|--------------------------------------------|------------------------------------------------------------------|-----------|-------|-------|------|
| Reference a        | nd error amplifier                         |                                                                  |           |       |       |      |
|                    | Output voltage accuracy                    | Vout to FBG                                                      | -0.5      | -     | 0.5   | %    |
| A <sub>0</sub>     | DC gain <sup>(1)</sup>                     |                                                                  |           | 120   |       | dB   |
| GBWP               | Gain bandwidth product <sup>(1)</sup>      |                                                                  |           | 15    |       | MHz  |
| SR                 | Slew rate <sup>(1)</sup>                   |                                                                  |           | 8     |       | V/μs |
| Gate driver        |                                            |                                                                  |           |       |       |      |
| R <sub>BOOT</sub>  | Boot switch resistance                     |                                                                  |           | 11    |       | Ω    |
| I <sub>UGATE</sub> | HS Source current <sup>(1)</sup>           | BOOT - PHASE = 5.5 V;<br>C <sub>UGATE</sub> to PHASE = 3.3 nF    |           | 2     |       | А    |
| R <sub>UGATE</sub> | HS sink resistance                         | BOOT - PHASE = 5.5 V; 100 mA                                     |           | 1.0   | 1.5   | Ω    |
| I <sub>LGATE</sub> | LS source current <sup>(1)</sup>           | V <sub>CCDR</sub> = 5.5 V;<br>C <sub>LGATE</sub> to GND = 5.6 nF |           | 2     |       | А    |
| R <sub>LGATE</sub> | LS sink resistance                         | V <sub>CCDR</sub> = 5.5 V; 100 mA                                |           | 0.5   | 1     | Ω    |
| Current sen        | se amplifier                               |                                                                  |           |       |       |      |
| V <sub>OCTH</sub>  | OC current threshold                       | CSP - CSN; 7x masking                                            | 17        | 20    | 23    | mV   |
| PGOOD and          | protection                                 | ·                                                                |           |       |       |      |
|                    | O) (D three held                           | VSEN rising                                                      | 0.890     | 0.920 | 0.950 | V    |
| PGOOD              | OVP threshold                              | Un-latch, VSEN falling                                           | 0.350 0.4 | 0.400 | 0.450 | V    |
|                    | UVP threshold                              | VSEN falling                                                     | 0.570     | 0.600 | 0.630 | V    |
| Overtemper         | ature protection                           |                                                                  | ·         | -     |       |      |
|                    | Thermal shutdown threshold <sup>(1)</sup>  |                                                                  |           | 140   |       | °C   |
| OTP                | Thermal shutdown hysteresis <sup>(1)</sup> |                                                                  |           | 40    |       | °C   |
|                    |                                            |                                                                  |           |       |       |      |

1. Guaranteed by design, not subject to test.



### 4 Device description and operation

The L6739 device is a single-phase PWM controller with embedded high current drivers that provides complete control logic and protections to realize a general DC-DC step-down converter. Designed to drive N-channel MOSFETs in a synchronous buck topology, with its high level of integration, this 16-pin device allows a reduction of cost and size of the power supply solution and also provides real-time PGOOD in a compact VFQFPN16 - 3 x 3 mm.

The L6739 is designed to operate from a 5 V or 12 V supply. The output voltage can be precisely regulated to as low as 0.8 V with  $\pm$  0.5% accuracy over line and temperature variations. The controller performs remote GND recovery to prevent losses and GND drops to affect the regulation.

The switching frequency is internally set to 200 kHz and adjustable through the OSC pin. The IC can be disabled by pulling the OSC pin low.

The L6739 device provides a simple control loop with a voltage-mode error amplifier. The error amplifier features a 15 MHz gain bandwidth product and 8 V/ $\mu$ s slew rate, allowing high regulator bandwidth for fast transient response.

To avoid load damages, the L6739 provides overcurrent protection, and overvoltage and undervoltage protection. The overcurrent trip threshold is monitored through the inductor DCR, assuring optimum precision, saving the use of an expensive and space consuming sense resistor. The output voltage is monitored through the dedicated VSEN pin.

The L6739 implements soft-start by increasing the internal reference in closed loop regulation. The low-side-less feature allows the device to perform the soft-start over prebiased output avoiding high current return through the output inductor and dangerous negative spikes at the load side.

The L6739 device is available in a compact VFQFN16 - 3 x 3 mm package with an exposed pad.



### 5 Soft-start

The L6739 device implements a soft-start to smoothly charge the output filter avoiding high inrush currents to be required to the input power supply. During this phase, the device increases the internal reference from zero up to 0.8 V in closed loop regulation. The soft-start is implemented only when VCC and VCCDR are above their own UVLO threshold and the EN pin is set high.

When SS takes place, the IC initially waits for 1024 clock cycles and then starts ramping up the reference in 1024 clock cycles in closed loop regulation. At the end of the digital soft-start, the PGOOD signal is set free with 3x clock cycles delay.

Protections are active during this phase as follows:

- Undervoltage is enabled when the reference voltage reaches 80% of the final value.
- Overvoltage is always enabled.
- FB disconnection is enabled.
- Overtemperature protection is enabled.

Soft-start time depends on the programmed frequency, initial delay and reference ramp up lasts for 1024 clock cycles. SS time and initial delay can be determined as follows:

#### **Equation 1**

$$T_{SS}[ms] = \frac{1024}{Fsw[kHz]]}$$

#### LS-less startup

In order to avoid any kind of negative undershoot on the load side during startup, the L6739 device performs a special sequence in enabling the drivers for both sections: during the soft-start phase, the LS MOSFET is kept OFF until the first PWM pulse. This particular sequence avoids the dangerous negative spike on the output voltage that can happen if starting over a pre-biased output.

Low-side MOSFET turn-on is masked only from the control loop point of view: protections are still allowed to turn-on the low-side MOSFET in the case of overvoltage, if needed.



Figure 5. LS-less startup (left) vs. non-LS-less startup (right)



### 6 Output voltage setting and protections

The L6739 device is capable of precisely regulating an output voltage as low as 0.8 V. In fact, the device comes with a fixed 0.8 V internal reference that guarantees the output regulated voltage to be within  $\pm$  0.5% tolerance over line and temperature variations (excluding output resistor divider tolerance, when present).

Output voltage higher than 0.8 V can be easily achieved by adding a resistor  $R_{OS}$  between the FB pin and ground. Referring to *Figure 1 on page 4*, the steady state DC output voltage is:

#### **Equation 2**

$$V_{OUT} = V_{REF} \cdot \left(1 + \frac{R_{FB}}{R_{OS}}\right)$$

where  $V_{REF}$  is 0.8 V.

The L6739 monitors the voltage at the VSEN pin and compares it to the internal reference voltage in order to provide undervoltage and overvoltage protections, as well as PGOOD signal. According to the level of VSEN, different actions are performed from the controller:

PGOOD

If the voltage monitored through VSEN exits from the PGOOD window limits, the device de-asserts the PGOOD signal. PGOOD is asserted at the end of the soft-start phase with 3x clock cycles delay.

#### • Undervoltage protection (UV)

If the voltage at the VSEN pin drops below the UV threshold, the device turns off both HS and LS MOSFETs, latching the condition. Cycle VCC or EN to recover. UV is also active during SS acting as VIN detection protection. See the description below.

#### • Overvoltage protection (OV)

If the voltage at the VSEN pin rises over the OV threshold, overvoltage protection turns off the HS MOSFET and turns on the LS MOSFET. The LS MOSFET is turned off as soon as VSEN goes below Vref/2. The condition is latched, cycle VCC/EN to recover. Note that, even if the device is latched, the device still controls the LS MOSFET and can switch it on whenever VSEN rises above the OV threshold.

#### • PreOVP protection

Monitors VSEN when IC is disabled. If VSEN surpasses the OV threshold, IC turns on the low-side MOSFET to protect the load. On the EN rising edge, the protection is disabled and the IC implements the SS procedure. PreOVP is disabled when EN is high but the OV protection becomes operative.

#### VIN detection

UV protection active during SS allows the IC to detect whether input voltage VIN is present. If UV is triggered during the soft-start, it resets the SS procedure: the controller re-implements the initial delay and re-ramps up the reference with the same SS timings described in *Section 5*. The UV protection is then preventing that IC starts-up when VIN is not present.



To avoid any damage to the device when reaching high temperature, when the junction temperature reaches 140 °C, the device turns off both MOSFETs. If the junction temperature drops below 100 °C, the device restarts with a new soft-start sequence.

Protections are active also during soft-start (See Section 5).

For proper operations, VCC needs to be at least 1.5 V higher than the programmed output voltage.

| L6739                                                                                                                                                         | Comments                                                                                                                                                                                |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Overvoltage (OV)                                                                                                                                              | VSEN = +15% above reference.<br><i>Action:</i> IC latch; LS = ON until VSEN = 50% of Vref; PGOOD = GND.<br><i>Action (EN = 0):</i> IC latch; LS = ON; reset by EN rising edge (PreOVP). |  |
| Undervoltage (UV)                                                                                                                                             | VSEN = -25% below reference.<br><i>Action:</i> IC latch; HiZ; PGOOD = GND.<br><i>Action (SS):</i> SS reset (VIN detection).                                                             |  |
| PGOOD                                                                                                                                                         | PGOOD is set to zero whenever VSEN falls outside the +15% / -25% of Vref.<br><i>Action:</i> PGOOD transition coincides with OV/UV protection set.                                       |  |
| Overcurrent (OC)                                                                                                                                              | Current monitor across inductor DCR. <i>Action:</i> 1 <sup>st</sup> threshold (20 mV): IC latch after 7 consecutive constant current events.                                            |  |
| Overtemperature (OT) $T_J > 140 \ ^{\circ}C.$ Action: the device shuts down and restarts with a new soft-start sequence when the<br>drops to 100 $^{\circ}C.$ |                                                                                                                                                                                         |  |

Table 7. L6739 Protection at a glance

### Overcurrent

The overcurrent function protects the converter from a shorted output or overload, by sensing the output current information across the inductor DCR. This method reduces cost and enhances converter efficiency by avoiding the use of expensive and space consuming sense resistors.

The inductor DCR current sense is implemented by comparing and monitoring the difference between the CSP and CSN pins. If the monitored voltage is bigger than the internal thresholds, an overcurrent event is detected.

DCR current sensing requires time constant matching between the inductor and the reading network:

#### **Equation 3**

 $\frac{L}{DCR} = R \cdot C \quad \Rightarrow \quad V_{CSP-CSN} = DCR \cdot I_{OUT}$ 

The L6739 device monitors the voltage between CSP and CSN, when this voltage exceeds the OC threshold, an overcurrent is detected. The IC works in constant current mode, turning on the low-side MOSFET immediately while the OC persists and, in any case, until the next clock cycle. After seven consecutive OC events, overcurrent protection is triggered and the IC latches.



14/30

When overcurrent protection is triggered, the device turns off both LS and HS MOSFETs in a latched condition.

To recover from an overcurrent protection triggered condition, VCC power supply or EN must be cycled.

For proper current reading, the CSN pin must be filtered by 100 nF (typ.) MLCC to GND.

Note: The device features an integrated OC thermal compensation in order to reduce the influence of the temperature change of the inductor DCR. The internal temperature coefficient compensation is 4000 ppm/°C (0.4%/°C).

#### **Overcurrent threshold setting**

The L6739 device detects OC when the difference between CSP and CSN is equal to 20 mV (typ.). By properly designing the current reading network, it is possible to program the OC threshold as desired (See *Figure 6*).

#### **Equation 4**

$$I_{OCP} = \frac{20mV}{DCR} \cdot \frac{R1 + R2}{R2}$$

Time constant matching is, in this case, designed considering:

#### Equation 5

$$\frac{L}{DCR} = (R1//R2) \cdot C$$

This means that once inductor has been chosen, the two conditions above define the proper values for R1 and R2.



#### Figure 6. Current reading network



### 7 Main oscillator

The controller embeds a programmable oscillator. The internal oscillator generates the sawtooth waveform for the PWM charging with a constant current and resetting an internal capacitor. The switching frequency,  $F_{SW}$ , is internally fixed at 200 kHz.

The current delivered to the oscillator is typically 20  $\mu$ A (corresponding to the free running frequency F<sub>SW</sub> = 200 kHz) and it may be varied using an external resistor (R<sub>OSC</sub>) typically connected between the OSC pin and GND. As the OSC pin is fixed at 1.240 V, the frequency is varied proportionally to the current sunk from the pin considering the internal gain of 10 kHz/ $\mu$ A (see *Figure 7*).

Connecting  $R_{OSC}$  to GND, the frequency is increased (current is sunk from the pin), according to the following relationships:

#### **Equation 6**

$$F_{SW} = 200 kHz + \frac{1.240V}{R_{OSC}} \cdot 10 \frac{kHz}{\mu A}$$

Connecting  $R_{OSC}$  to a positive voltage, the frequency is reduced (current is forced into the pin), according to the following relationships:

#### Equation 7

$$F_{SW} = 200 kHz - \left(\frac{V_j - 1.240}{R_{OSC}} \cdot 10 \frac{kHz}{\mu A}\right)$$

where  $V_i$  is the positive voltage to which the R<sub>OSC</sub> resistor is connected.



#### Figure 7. R<sub>OSC</sub> vs. switching frequency



### 8 High current embedded drivers

The L6739 device provides high current driving control. The driver for the high-side MOSFET uses the BOOT pin for supply and the PHASE pin for return. The driver for the low-side MOSFET uses the VCCDR voltage for supply and the GND pin for return. An embedded linear regulator is provided to guarantee proper supply voltage to the high-side and low-side drivers which are optimized for such regulated voltage to guarantee minimum deadtimes and higher efficiency. The LDO can be bypassed, in case of low 5 V VCC applications, by properly shorting VCCDR to VCC. In this case the LDO automatically disables reducing consumptions.

The embedded driver embodies an anti shoot-through and adaptive deadtime control to minimize the low-side body diode conduction time maintaining good efficiency and saving the use of Schottky diodes: when the high-side MOSFET turns off, the voltage on its source begins to fall; when the voltage reaches about 2 V, the low-side MOSFET gate drive voltage is suddenly applied. When the low-side MOSFET turns off, the voltage at the LGATE pin is sensed. When it drops below about 1 V, the high-side MOSFET gate drive voltage is suddenly applied. If the current flowing in the inductor is negative, the source of the high-side MOSFET never drops. To allow the low-side MOSFET to turn-on even in this case, a watchdog controller is enabled: if the source of the high-side MOSFET doesn't drop, the low-side MOSFET is switched on, so allowing the negative current of the inductor to recirculate. This mechanism allows the system to regulate even if the current is negative.

### 8.1 Boot capacitor design

The bootstrap capacitor needs to be designed in order to show a negligible discharge due to the high-side MOSFET turn-on. In fact, it must give a stable voltage supply to the high-side driver during the MOSFET turn-on, also minimizing the power dissipated by the embedded boot switch. *Figure 8* gives some guidelines on how to select the capacitance value for the bootstrap according to the desired discharge and depending on the selected MOSFET.







### 8.2 Power dissipation

It is important to consider the power that the device is going to dissipate in driving the external MOSFETs in order to avoid surpassing the maximum junction operative temperature.

Two main terms contribute in the device power dissipation: bias power and drivers' power.

 Device power (P<sub>DC</sub>) depends on the static consumption of the device through the supply pins and it is simply quantifiable as follows:

#### Equation 8

$$\mathsf{P}_{\mathsf{DC}} = \mathsf{V}_{\mathsf{CC}} \cdot \mathsf{I}_{\mathsf{CC}} + \mathsf{V}_{\mathsf{VCCDR}} \cdot \mathsf{I}_{\mathsf{VCCDR}}$$

Driver's power is the power needed by the driver to continuously switch ON and OFF the external MOSFETs; it is a function of the switching frequency and total gate charge of the selected MOSFETs. It can be quantified considering that the total power P<sub>SW</sub>, dissipated to switch the MOSFETs, is dissipated by three main factors: external gate resistance (when present), intrinsic MOSFET resistance and intrinsic driver resistance. This last term is the important one to be determined to calculate the device power dissipation.

The total power dissipated to switch the MOSFETs for each phase featuring embedded driver results:

#### **Equation 9**

$$\mathsf{P}_{\mathsf{SW}} = \mathsf{F}_{\mathsf{SW}} \cdot (\mathsf{Q}_{\mathsf{GHS}} \cdot \mathsf{VCCDR} + \mathsf{Q}_{\mathsf{GLS}} \cdot \mathsf{VCCDR})$$

where  $Q_{GHS}$  is the total gate charge of the HS MOSFETs and  $Q_{GLS}$  is the total gate charge of the LS MOSFETs.

# 9 Application details

### 9.1 Compensation network

The control loop shown in *Figure 9* is a voltage-mode control loop. The output voltage is regulated to the internal reference (when present, an offset resistor between FB node and GND can be neglected in control loop calculation).

Error amplifier output is compared to the oscillator sawtooth waveform to provide a PWM signal to the driver section. The PWM signal is then transferred to the switching node with  $V_{\text{IN}}$  amplitude. This waveform is filtered by the output filter.

The converter transfer function is the small signal transfer function between the output of the EA and V<sub>OUT</sub>. This function has a double pole at frequency F<sub>LC</sub> depending on the L-C<sub>OUT</sub> resonance and a zero at F<sub>ESR</sub> depending on the output capacitor ESR. The DC gain of the modulator is simply the input voltage V<sub>IN</sub> divided by the peak-to-peak oscillator voltage  $\Delta V_{OSC}$ .



Figure 9. PWM control loop

The compensation network closes the loop joining V<sub>OUT</sub> and EA output with transfer function ideally equal to  $-Z_F/Z_{FB}$ .

Compensation goal is to close to the control loop assuring high DC regulation accuracy, good dynamic performance and stability. To achieve this, the overall loop needs high DC gain, high bandwidth and good phase margin.

High DC gain is achieved giving an integrator shape to compensation network transfer function. Loop bandwidth ( $F_{0dB}$ ) can be fixed choosing the right  $R_F/R_{FB}$  ratio, however, for stability, it should not exceed  $F_{SW}/2\pi$ . To achieve a good phase margin, the control loop gain has to cross the 0 dB axis with -20 dB/decade slope.



DocID026384 Rev 1

For example, *Figure 10* shows an asymptotic bode plot of a type III compensation.

Figure 10. Example of type III compensation



• Open loop converter singularities:

#### **Equation 10**

a) 
$$F_{LC} = \frac{1}{2\pi \sqrt{L \cdot C_{OUT}}}$$
  
b)  $F_{ESR} = \frac{1}{2\pi \cdot C_{OUT} \cdot ESR}$ 

• Compensation network singularities frequencies:

#### **Equation 11**

a)  $F_{Z1} = \frac{1}{2\pi \cdot R_F \cdot C_F}$ 

b) 
$$F_{Z2} = \frac{1}{2\pi \cdot (R_{FB} + R_S) \cdot C_S}$$

c) 
$$F_{P1} = \frac{1}{2\pi \cdot R_F \cdot \left(\frac{C_F \cdot C_P}{C_F + C_P}\right)}$$

d) 
$$F_{P2} = \frac{1}{2\pi \cdot R_S \cdot C_S}$$



To place the poles and zeros of the compensation network, the following suggestions may be followed:

 a) Set the gain R<sub>F</sub> / R<sub>FB</sub> in order to obtain the desired closed loop regulator bandwidth according to the approximated formula (suggested values for R<sub>FB</sub> are in the range of some kΩ):

#### Equation 12

$$\frac{\mathsf{R}_{\mathsf{F}}}{\mathsf{R}_{\mathsf{FB}}} = \frac{\mathsf{F}_{\mathsf{0dB}}}{\mathsf{F}_{\mathsf{LC}}} \cdot \frac{\Delta \mathsf{V}_{\mathsf{OSC}}}{\mathsf{V}_{\mathsf{IN}}}$$

b) Place  $F_{Z1}$  below  $F_{LC}$  (typically 0.5 \*  $F_{LC}$ ):

$$C_F = \frac{1}{\pi \cdot R_F \cdot F_{LC}}$$

c) Place  $F_{P1}$  at  $F_{ESR}$ :  $C_{P} = \frac{C_{F}}{C_{F}}$ 

$$C_P = \frac{1}{2\pi \cdot R_F \cdot C_F \cdot F_{ESR} - 1}$$

d) Place  $F_{Z2}$  at  $F_{LC}$  and  $F_{P2}$  at half of the switching frequency:

$$R_{S} = \frac{R_{FB}}{\frac{F_{SW}}{2 \cdot F_{LC}} - 1}$$
$$C_{S} = \frac{1}{\pi \cdot R_{S} \cdot F_{SW}}$$

- e) Check that compensation network gain is lower than open loop EA gain before  ${\sf F}_{\rm 0dB}.$
- f) Check phase margin obtained (it should be greater than 45°) and repeat if necessary.

#### 9.2 Layout guidelines

The L6739 device provides control functions and high current integrated drivers to implement high current step-down DC-DC converters. In this kind of application, a good layout is very important.

The first priority when placing components for these applications has to be reserved to the power section, minimizing the length of each connection and loop as much as possible. To minimize noise and voltage spikes (EMI and losses) power connections (highlighted in *Figure 11*) must be a part of a power plane and realized by wide and thick copper traces: loop must be minimized. The critical components, i.e. the power MOSFETs, must be close to one another. The use of a multi-layer printed circuit board is recommended.

The input capacitance ( $C_{IN}$ ), or at least a portion of the total capacitance needed, has to be placed close to the power section in order to eliminate the stray inductance generated by the copper traces. Low ESR and ESL capacitors are preferred, MLCCs are recommended to be connected near the HS drain.

Use a proper number of VIAs when power traces have to move between different planes on the PCB in order to reduce both parasitic resistance and inductance. Moreover, reproducing



associated to that connection.

Connect output bulk capacitors ( $C_{OUT}$ ) as near as possible to the load, minimizing parasitic inductance and resistance associated to the copper trace, also adding extra decoupling capacitors along the way to the load when this results in being far from the bulk capacitors bank.

Remote sense connection must be routed as parallel nets from the FBG/VSEN pins to the load in order to avoid the pickup of any common mode noise. Connecting these pins in points far from the load causes a non-optimum load regulation, increasing output tolerance.

Locate current reading components close to the device. The PCB traces connecting the reading point must use dedicated nets, routed as parallel traces in order to avoid the pickup of any common mode noise. It's also important, to avoid any offset in the measurement and, to get a better precision, to connect the traces as close as possible to the sensing elements. A small filtering capacitor can be added, near the controller, between V<sub>OUT</sub> and GND, on the CSN line to allow higher layout flexibility.





Gate traces and phase trace must be sized according to the driver RMS current delivered to the power MOSFET. The device robustness allows the managing of applications with the power section far from the controller without losing performance. However, when possible, it is recommended to minimize the distance between the controller and power section.

Small signal components and connections to critical nodes of the application, as well as bypass capacitors for the device supply, are also important. Locate the bypass capacitor (VCC and bootstrap capacitor) and feedback compensation components as close to the device as practical.





Figure 12. Drivers turn-on and turn-off paths



## **10** Application information

### 10.1 Inductor design

The inductance value is defined by a compromise between the dynamic response time, the efficiency, the cost, and the size. The inductor must be calculated to maintain the ripple current ( $\Delta I_L$ ) between 20% and 30% of the maximum output current (typ.). The inductance value can be calculated with the following relationship:

#### **Equation 13**

$$L = \frac{V_{IN} - V_{OUT}}{F_{SW} \cdot \Delta I_L} \cdot \frac{V_{OUT}}{V_{IN}}$$

where  $F_{SW}$  is the switching frequency,  $V_{IN}$  is the input voltage and  $V_{OUT}$  is the output voltage. *Figure 13* shows the ripple current vs. the output voltage for different values of the inductor, with  $V_{IN} = 5$  V and  $V_{IN} = 12$  V.

Increasing the value of the inductance reduces the current ripple but, at the same time, increases the converter response time to a dynamic load change. The response time is the time required by the inductor to change its current from initial to final value. Until the inductor has finished its charging time, the output current is supplied by the output capacitors. Minimizing the response time can minimize the output capacitance required. If the compensation network is well designed, during a load variation the device is able to set a duty cycle value very different (0% or 80%) from the steady state one. When this condition is reached, the response time is limited by the time required to change the inductor current.







### **10.2** Output capacitor(s)

The output capacitors are basic components to define the ripple voltage across the output and for the fast transient response of the power supply. They depend on the output voltage ripple requirements, as well as any output voltage deviation requirement during a load transient.

During steady state conditions, the output voltage ripple is influenced by both the ESR and capacitive value of the output capacitors as follows:

#### Equation 14

$$\Delta V_{OUT ESR} = \Delta I_{L} \cdot ESR$$

**Equation 15** 

$$\Delta V_{OUT_C} = \Delta I_L \cdot \frac{1}{8 \cdot C_{OUT} \cdot F_{SW}}$$

where  $\Delta I_L$  is the inductor current ripple. In particular, the expression that defines  $\Delta V_{OUT_C}$  takes into consideration the output capacitor charge and discharge as a consequence of the inductor current ripple.

During a load variation, the output capacitors supply the current to the load or absorb the current stored in the inductor until the converter reacts. In fact, even if the controller immediately recognizes the load transient and sets the duty cycle at 80% or 0%, the current slope is limited by the inductor value. The output voltage has a drop that, also in this case, depends on the ESR and capacitive charge/discharge as follows:

#### **Equation 16**

$$\Delta V_{OUT ESR} = \Delta I_{OUT} \cdot ESR$$

**Equation 17** 

$$\Delta V_{OUT\_C} = \Delta I_{OUT} \cdot \frac{L \cdot \Delta I_{OUT}}{2 \cdot C_{OUT} \cdot \Delta V_{L}}$$

where  $\Delta V_L$  is the voltage applied to the inductor during the transient response  $(D_{MAX} \cdot V_{IN} - V_{OUT})$  for the load appliance or  $V_{OUT}$  for the load removal).

MLCC capacitors have typically low ESR to minimize the ripple but also have low capacitance which does not minimize the voltage deviation during dynamic load variations. On the contrary, electrolytic capacitors have large capacitance to minimize voltage deviation during load transients while they do not show the same ESR values as the MLCC, resulting therefore in higher ripple voltages. For these reasons, a mix between electrolytic and MLCC capacitors is suggested to minimize ripple as well as reduce voltage deviation in dynamic mode.



### 10.3 Input capacitors

The input capacitor bank is designed considering mainly the input RMS current that depends on the output deliverable current ( $I_{OUT}$ ) and the duty cycle (D) for the regulation as follows:

#### Equation 18

 $I_{rms} = I_{OUT} \cdot \sqrt{D \cdot (1 - D)}$ 

The equation reaches its maximum value,  $I_{OUT}$  / 2, with D = 0.5. The losses depend on the input capacitor ESR and, in the worst case, are:

#### **Equation 19**

 $P = ESR \cdot (I_{OUT}/2)^2$ 





# 11 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK is an ST trademark.



Figure 14. VFQFPN 16 - 3 x 3 mm package outline



| Table 8. VFQFPN 16 - 3 x 3 mm package mechanical data |                 |      |      |  |
|-------------------------------------------------------|-----------------|------|------|--|
| Symbol                                                | Dimensions (mm) |      |      |  |
|                                                       | Min.            | Тур. | Max. |  |
| A                                                     | 0.80            | 0.90 | 1.00 |  |
| A1                                                    |                 | 0.02 |      |  |
| A3                                                    |                 | 0.20 |      |  |
| b                                                     | 0.18            | 0.25 | 0.30 |  |
| D                                                     | 2.85            | 3.00 | 3.15 |  |
| E                                                     | 2.85            | 3.00 | 3.15 |  |
| D2                                                    | 1.70            | 1.80 | 1.90 |  |
| E2                                                    | 1.70            | 1.80 | 1.90 |  |
| e                                                     |                 | 0.50 |      |  |
| L                                                     | 0.45            | 0.50 | 0.55 |  |

Table 8. VFQFPN 16 - 3 x 3 mm package mechanical data

Figure 15. Recommended footprint





# 12 Revision history

| Table 9. | Document | revision | history |
|----------|----------|----------|---------|
|----------|----------|----------|---------|

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 21-May-2014 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

DocID026384 Rev 1



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Controllers category:

Click to view products by STMicroelectronics manufacturer:

Other Similar products are found below :

AZ7500EP-E1 NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG NCP81101BMNTXG NCP81205MNTXG SJE6600 SMBV1061LT1G SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81203MNTXG NCP81206MNTXG NX2155HCUPTR UBA2051C FSL4110LRLX MAX8778ETJ+ NTBV30N20T4G NCP1240AD065R2G NCP1240FD065R2G NCP1361BABAYSNT1G NTC6600NF NCP1230P100G NCP1612BDR2G NX2124CSTR SG2845M NCP81101MNTXG TEA19362T/1J IFX81481ELV NCP81174NMNTXG NCP4308DMTTWG NCP4308DMNTWG NCP4308AMTTWG NCP1251FSN65T1G NCP1246BLD065R2G NTE7154 NTE7242 LTC7852IUFD-1#PBF LTC7852EUFD-1#PBF MB39A136PFT-G-BND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G MCP1633T-E/MG NCV1397ADR2G NCP1246ALD065R2G