

## Quad Channel IF Receiver with SNRBoost <sup>3G</sup>

Check for Samples: ADS58C48

#### **FEATURES**

- Maximum Sample Rate: 200 MSPS
- High Dynamic Performance
  - SFDR 82 dBc at 140 MHz
  - 72.3 dBFS SNR in 60 MHz BW Using SNRBoost <sup>3G</sup> technology
- SNRBoost 3G Highlights
  - Supports Wide Bandwidth up to 60 MHz
  - Programmable Bandwidths 60 MHz, 40 MHz, 30 MHz, 20 MHz
  - Flat Noise Floor within the Band
  - Independent SNRBoost <sup>3G</sup> Coefficients for Every Channel
- Output Interface
  - Double Data Rate (DDR) LVDS with Programmable Swing and Strength
    - Standard Swing: 350 mV
    - Low Swing: 200 mV
    - Default Strength: 100-Ω Termination
    - 2x Strength: 50-Ω Termination
  - 1.8V Parallel CMOS Interface Also Supported
- Ultra-Low Power with Single 1.8-V Supply
  - 0.9-W Total Power
  - 1.32-W Total Power (200 MSPS) with SNRBoost <sup>3G</sup> on all 4 Channels
  - 1.12-W Total Power (200 MSPS) with SNRBoost <sup>3G</sup> on 2 Channels
- Programmable Gain up to 6dB for SNR/SFDR Trade-Off
- DC Offset Correction
- Supports Low Input Clock Amplitude
- 80-TQFP Package

#### DESCRIPTION

The ADS58C48 is a quad channel 11-bit A/D converter with sampling rate up to 200 MSPS. It uses innovative design techniques to achieve high dynamic performance, while consuming extremely low power at 1.8V supply. This makes it well-suited for multi-carrier, wide band-width communications applications.

ADS58C48

The ADS58C48 uses third-generation *SNRBoost* <sup>3G</sup> technology to overcome SNR limitation due to quantization noise (for bandwidths < Nyquist, Fs/2). Enhancements in the *SNRBoost* <sup>3G</sup> technology allow support for SNR improvements over wide bandwidths (up to 60 MHz). In addition, separate *SNRBoost* <sup>3G</sup> coefficients can be programmed for each channel.

The device has digital gain function that can be used to improve SFDR performance at lower full-scale input ranges. It includes a dc offset correction loop that can be used to cancel the ADC offset.

The digital outputs of all channels are output as DDR LVDS (Double Data Rate) together with an LVDS clock output. The low data rate of this interface (400 Mbps at 200 MSPS sample rate) makes it possible to use low-cost FPGA-based receivers. The strength of the LVDS output buffers can be increased to support  $50-\Omega$  differential termination. This allows the output clock signal to be connected to two separate receiver chips with an effective  $50-\Omega$  termination (such as the two clock ports of the GC5330).

The same digital output pins can also be configured as a parallel 1.8-V CMOS interface.

It includes internal references while the traditional reference pins and associated decoupling capacitors have been eliminated. The device is specified over the industrial temperature range (–40°C to 85°C).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





Figure 1. ADS58C48 Block Diagram (LVDS interface)



SLAS689 -MAY 2010 www.ti.com

## PACKAGE/ORDERING INFORMATION(1)

| PRODUCT  | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | ECO PLAN (2)  | LEAD/BALL<br>FINISH | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY |
|----------|------------------|-----------------------|-----------------------------------|---------------|---------------------|--------------------|--------------------|---------------------------------|
| ADS58C48 | TQFP-80          | PFP                   | –40°C to 85°C                     | GREEN (RoHS   | Cu NiPdAu           | ADS58C48I          | ADS58C48IPFP       | Tray                            |
|          |                  |                       |                                   | and no Sb/Br) |                     |                    | ADS58C48IPFPR      | Tape & reel                     |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com

## **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                                             |                                                 | VALUE                                   | UNIT |
|---------------------------------------------|-------------------------------------------------|-----------------------------------------|------|
| Supply voltage range, AVDD                  |                                                 | −0.3 V to 2.1 V                         | V    |
| Supply voltage range, DRVDD                 |                                                 | −0.3 V to 2.1 V                         | V    |
| Voltage between AGND and DR                 | GND                                             | −0.3 V to 0.3 V                         | V    |
| Voltage between AVDD to DRVI                | DD (when AVDD leads DRVDD)                      | –2.4 V to +2.4 V                        | V    |
| Voltage between DRVDD to AVI                | DD (when DRVDD leads AVDD)                      | –2.4 V to +2.4 V                        | V    |
| Voltage applied to input pins               | INP, INM                                        | -0.3 V to minimum ( 1.9, AVDD + 0.3 V ) | V    |
|                                             | CLKP, CLKM <sup>(2)</sup>                       | -0.3 V to AVDD + 0.3 V                  |      |
|                                             | RESET, SCLK, SDATA, SEN, SNRB_1,<br>SNRB_2, PDN | -0.3 V to 3.9 V                         |      |
| Operating free-air temperature ra           | ange, T <sub>A</sub>                            | -40 to 85                               | °C   |
| Operating junction temperature r            | range, T <sub>J</sub>                           | 125                                     | °C   |
| Storage temperature range, T <sub>stg</sub> |                                                 | -65 to 150                              | °C   |
| ESD, human body model                       |                                                 | 2                                       | kV   |

Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

## THERMAL CHARACTERISTICS(1)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER             | TEST CONDITIONS                  | TYPICAL VALUE | UNIT |
|-----------------------|----------------------------------|---------------|------|
| R <sub>0JA</sub> (2)  | Soldered thermal pad, no airflow | 24            | °C/W |
|                       | Soldered thermal pad, 200 LFM    | 16            | °C/W |
| R <sub>0</sub> JC (3) | Bottom of package (thermal pad)  | 0.3           | °C/W |

- With a JEDEC standard high K board and 5x5 via array. See the Exposed Pad section in the Application Information.
- $R_{\theta JA}$  is the thermal resistance from the junction to ambient
- R<sub>0JC</sub> is the thermal resistance from the junction to the thermal pad.

Eco Plan is the planned eco-friendly classification. Green (RoHS, no Sb/Br): TI defines Green to mean Pb-Free (RoHS compatible) and free of Bromine- (Br) and Antimony- (Sb) based flame retardants. Refer to the Quality and Lead-Free (Pb-Free) Data web site for more information

When AVDD is turned off, it is recommended to switch off the input clock (or ensure the voltage on CLKP, CLKM is < |0.3V|. This prevents the ESD protection diodes at the clock input pins from turning on.

# **INSTRUMENTS**

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                                                     |                                                                                                | MIN                                     | NOM                 | MAX  | UNIT     |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------|------|----------|
| SUPPLIES                                            |                                                                                                |                                         |                     |      |          |
| Analog supply voltage, AVDD                         |                                                                                                | 1.7                                     | 1.8                 | 1.9  | V        |
| Digital supply voltage, DRVDD                       |                                                                                                | 1.7                                     | 1.8                 | 1.9  | V        |
| ANALOG INPUTS                                       |                                                                                                |                                         |                     |      |          |
| Differential input voltage range                    |                                                                                                |                                         | 2                   |      | $V_{PP}$ |
| Input common-mode voltage                           |                                                                                                | Vo                                      | <sub>CM</sub> ±0.05 |      | V        |
| Maximum analog input frequency with 2-V $_{\rm pp}$ | input amplitude (1)                                                                            |                                         | 400                 |      | MHz      |
| Maximum analog input frequency with 1-V $_{\rm pp}$ | , input amplitude <sup>(1)</sup>                                                               |                                         | 600                 |      | MHz      |
| CLOCK INPUT                                         |                                                                                                |                                         |                     |      |          |
| Input clock sample rate                             |                                                                                                | 1                                       |                     | 200  | MSPS     |
| Input clock amplitude differential                  | Sine wave, ac-coupled                                                                          | 0.2                                     | 1.5                 |      | $V_{pp}$ |
| (V <sub>CLKP</sub> - V <sub>CLKM</sub> )            | LVPECL, ac-coupled                                                                             |                                         | 1.6                 |      | $V_{pp}$ |
|                                                     | LVDS, ac-coupled                                                                               |                                         | 0.7                 |      | $V_{pp}$ |
|                                                     | LVCMOS, single-ended, ac-coupled                                                               |                                         | 3.3                 |      | V        |
| Input clock duty cycle                              |                                                                                                |                                         | 50%                 |      |          |
| DIGITAL OUTPUTS                                     |                                                                                                |                                         |                     | ·    |          |
| Maximum external load capacitance from              | Default strength                                                                               |                                         | 5                   |      | pF       |
| each output pin to DRGND C <sub>LOAD</sub>          | Maximum strength                                                                               |                                         | 10                  |      | pF       |
| Differential load resistance between the LVD        | S output pairs (LVDS mode), R <sub>LOAD</sub>                                                  |                                         | 100                 |      | Ω        |
| HIGH PERFORMANCE MODES (2) (3)                      |                                                                                                |                                         |                     |      |          |
| High perf mode                                      | Set this register bit to get best performance across sample clock and input signal frequencies | Register ac                             |                     | x03, |          |
| High freq mode                                      | Set these register bits for high input signal frequencies (> 200 MHz)                          | Register ac                             |                     | x4A, |          |
|                                                     |                                                                                                | Register address = 0x58,<br>data = 0x01 |                     |      |          |
|                                                     |                                                                                                | Register ac                             |                     | x66, |          |
|                                                     |                                                                                                | Register ac                             |                     | x74, |          |
| Operating free-air temperature, T <sub>A</sub>      |                                                                                                | -40                                     |                     | 85   | °C       |

<sup>(1)</sup> See the THEORY OF OPERATION section in the Application Information

It is recommended to use these modes to get best performance.

See the SERIAL INTERFACE section for details on register programming.



## **ELECTRICAL CHARACTERISTICS**

Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, sampling frequency = 200 MSPS, 50% clock duty cycle, -1 dBFS differential analog input, LVDS and CMOS interfaces unless otherwise noted.

MIN and MAX values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = 1.8 V, DRVDD = 1.8 V

|            | PARAMETER                                                        | TEST CONDITIONS                                                                       | MIN | TYP  | MAX | UNIT    |
|------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|------|-----|---------|
| Resolution |                                                                  |                                                                                       |     |      | 11  | bits    |
| ANALOG I   | NPUTS                                                            |                                                                                       |     |      |     |         |
|            | Differential input voltage range                                 |                                                                                       |     | 2    |     | Vpp     |
|            | Differential input resistance (at 200 MHz, see Figure 52)        |                                                                                       |     | 0.75 |     | kΩ      |
|            | Differential input capacitance (at 200 MHz, see Figure 53)       |                                                                                       |     | 3.7  |     | pF      |
|            | Analog input bandwidth                                           |                                                                                       |     | 550  |     | MHz     |
|            | Analog input common mode current (per input pin of each channel) |                                                                                       |     | 8.0  |     | µA/MSPS |
|            | VCM common mode voltage output                                   |                                                                                       |     | 0.95 |     | V       |
|            | VCM output current capability                                    |                                                                                       |     | 4    |     | mA      |
| POWER SI   | UPPLY                                                            |                                                                                       |     |      |     |         |
| IAVDD      | Analog supply current                                            |                                                                                       |     | 290  | 330 | mA      |
| IDRVDD     | Output buffer supply current LVDS interface                      | $350\text{-mV}$ LVDS swing with $100\text{-}\Omega$ external termination after reset. |     | 207  | 230 | mA      |
|            | Analog power                                                     |                                                                                       |     | 522  |     | mW      |
|            | Digital power LVDS interface                                     |                                                                                       |     | 373  |     | mW      |
|            | Global power down                                                |                                                                                       |     |      | 30  | mW      |

## **ELECTRICAL CHARACTERISTICS**

Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, sampling frequency = 200 MSPS, 50% clock duty cycle, -1 dBFS differential analog input, LVDS and CMOS interfaces unless otherwise noted.

MIN and MAX values are across the full temperature range T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = 85°C, AVDD = 1.8 V, DRVDD = 1.8 V

|             | PARAMETER                                             | TEST CONDITIONS                                              | MIN  | TYP   | MAX   | UNIT  |
|-------------|-------------------------------------------------------|--------------------------------------------------------------|------|-------|-------|-------|
| DC ACCURACY |                                                       |                                                              |      |       |       |       |
| DNL         | Differential non-linearity                            | Fin = 170 MHz                                                | -0.9 |       | 1.2   | LSB   |
| INL         | Integral non-linearity                                | Fin = 170 MHz                                                | -2.0 | ±1.0  | 2.0   | LSB   |
|             | Offset error                                          | Specified across devices and across channels within a device | -25  |       | 25    | mV    |
| There       | are two sources of gain error - internal              | reference inaccuracy and channel gain error                  |      |       |       |       |
|             | Gain error due to internal reference inaccuracy alone | Specified across devices and across channels within a device | -2.5 |       | 2.5   | %FS   |
|             | Gain error of channel alone <sup>(1)</sup>            | Specified across devices and across channels within a device |      | -0.1% | -1.0% |       |
|             | Channel gain error temperature coefficient            |                                                              |      | 0.001 |       | Δ%/°C |

(1) This is specified by design and characterization; it is not tested in production.





| Table 1. SNR Enhancement with | SNRBoost 3G | Enabled <sup>(1)</sup> |
|-------------------------------|-------------|------------------------|
|-------------------------------|-------------|------------------------|

| BANDWIDTH,<br>MHz | SNR WITHIN SPECIFIED BANDWIDTH (dBFS) |                                         |     |      |      |                        |  |  |
|-------------------|---------------------------------------|-----------------------------------------|-----|------|------|------------------------|--|--|
|                   |                                       | DEFAULT MO<br>RBoost <sup>3G</sup> Disa |     |      |      | BLED <sup>(2)(3)</sup> |  |  |
|                   | MIN                                   | TYP                                     | MAX | MIN  | TYP  | MAX                    |  |  |
| 60                |                                       | 68                                      |     | 69.7 | 72.3 |                        |  |  |
| 40                |                                       | 69.8                                    |     | 71.8 | 74.5 |                        |  |  |
| 30                |                                       | 71                                      |     | 72.8 | 75.4 |                        |  |  |
| 20                |                                       | 72.8                                    |     | 74.4 | 76.8 |                        |  |  |

<sup>(1)</sup> SNRBoost <sup>3G</sup> bath-tub centered at (3/4)xFs, -2 dBFS input applied at Fin = 140 MHz, sampling frequency = 200 MSPS

## **ELECTRICAL CHARACTERISTICS**

Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, sampling frequency = 200 MSPS, 50% clock duty cycle, -1 dBFS differential analog input, *SNRBoost* disabled, LVDS and CMOS interfaces unless otherwise noted. MIN and MAX values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = 1.8 V, DRVDD = 1.8 V

| PARAMETER                                 | TEST CONDITIONS                                           |                      | MIN  | TYP  | MAX | UNITS           |
|-------------------------------------------|-----------------------------------------------------------|----------------------|------|------|-----|-----------------|
| SNR                                       | Fin= 20 MHz                                               |                      |      | 66.7 |     | dBFS            |
| Signal to noise ratio, LVDS               | Fin = 100 MHz                                             |                      |      | 66.5 |     |                 |
| 2450                                      | Fin = 170 MHz                                             |                      | 65   | 66.1 |     |                 |
| SINAD                                     | Fin = 20 MHz                                              |                      |      | 66.6 |     | dBFS            |
| Signal to noise and distortion ratio      | Fin = 100 MHz                                             |                      |      | 66.4 |     |                 |
|                                           | Fin = 170 MHz                                             |                      | 64   | 65.9 |     |                 |
| SFDR                                      | Fin = 20 MHz                                              |                      |      | 84   |     | dBc             |
| Spurious free dynamic range               | Fin = 100 MHz                                             |                      |      | 84   |     |                 |
|                                           | Fin = 170 MHz                                             |                      | 70.5 | 80   |     |                 |
| THD                                       | Fin = 20 MHz                                              |                      |      | 81.5 |     | dBc             |
| Total harmonic distortion                 | Fin = 100 MHz                                             |                      |      | 82.5 |     |                 |
|                                           | Fin = 170 MHz                                             |                      |      | 78   |     |                 |
| HD2                                       | Fin = 20 MHz                                              |                      |      | 88   |     | dBc             |
| Second harmonic distortion                | Fin = 100 MHz                                             |                      |      | 86   |     |                 |
|                                           | Fin = 170 MHz                                             |                      | 70.5 | 82   |     |                 |
| HD3                                       | Fin = 20 MHz                                              |                      |      | 84   |     | dBc             |
| Third harmonic distortion                 | Fin = 100 MHz                                             |                      |      | 84   |     |                 |
|                                           | Fin = 170 MHz                                             |                      | 70.5 | 80   |     |                 |
| Worst Spur                                | Fin = 20 MHz                                              |                      |      | 90   |     | dBc             |
| Other than second, third harmonics        | Fin = 100 MHz                                             |                      |      | 89   |     |                 |
|                                           | Fin = 170 MHz                                             |                      | 76.5 | 88   |     |                 |
| IMD<br>2-tone inter-modulation distortion | F1 = 185 MHz, F2 = 190 MHZ, each tone at                  | -7 dBFS              |      | 83   |     | dBFS            |
| Input overload recovery                   | Recovery to within 1% (of final value) for 6-d wave input | B overload with sine |      | 1    |     | clock<br>cycles |
| Crosstalk                                 | With a full-scale 170MHz aggressor signal                 | Far channel          |      | 98   |     | dB              |
|                                           | applied and no input on the victim channel                | Near channel         |      | 83   |     |                 |
| PSRR<br>AC power supply rejection ratio   | For 50-mV <sub>pp</sub> signal on AVDD supply             |                      |      | 25   |     | dB              |

<sup>(2)</sup> Using suitable filters. See note on SNRBoost <sup>3G</sup> in the SNR ENHANCEMENT USING SNRBOOST section.

<sup>(3)</sup> Specified by characterization.



## **DIGITAL CHARACTERISTICS**

The DC specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1. AVDD = 1.8 V, DRVDD = 1.8 V

| PA                               | RAMETER                     | TEST CONDITIONS                    | MIN         | TYP   | MAX  | UNIT |
|----------------------------------|-----------------------------|------------------------------------|-------------|-------|------|------|
| DIGITAL INPUTS -                 | RESET, SCLK, SDATA,         | SEN, SNRB_1, SNRB_2 and PDN        |             |       |      |      |
| High-level input volt            | age                         | RESET, SCLK, SDATA and SEN support | 1.3         |       |      | V    |
| Low-level input volta            | age                         | 1.8 V and 3.3 V CMOS logic levels. |             |       | 0.4  | V    |
| High-level input                 | SDATA, SCLK <sup>(1)</sup>  | V <sub>HIGH</sub> = 1.8 V          |             | 10    |      | μΑ   |
| current                          | SEN <sup>(2)</sup>          | V <sub>HIGH</sub> = 1.8 V          |             | 0     |      | μΑ   |
| Low-level input                  | SDATA, SCLK                 | V <sub>LOW</sub> = 0 V             |             | 0     |      | μΑ   |
| current                          | SEN                         | V <sub>LOW</sub> = 0 V             |             | -10   |      | μΑ   |
| DIGITAL OUTPUTS                  | S - CMOS INTERFACE (C       | CHx_Dn, SDOUT)                     |             |       |      |      |
| High-level output vo             | ltage                       |                                    | DRVDD - 0.1 | DRVDD |      | V    |
| Low-level output vol             | tage                        |                                    |             | 0     | 0.1  | V    |
| DIGITAL OUTPUTS                  | S – LVDS INTERFACE (C       | Hx<>P/M, CLKOUTP/M)                |             |       |      |      |
| V <sub>ODH</sub> , High-level ou | tput voltage <sup>(3)</sup> | Standard swing LVDS                | 275         | 350   | 425  | mV   |
| V <sub>ODL</sub> , Low-level out | put voltage <sup>(3)</sup>  | Standard swing LVDS                | -425        | -350  | -275 | mV   |
| V <sub>ODH</sub> , High-level ou | tput voltage <sup>(3)</sup> | Low swing LVDS <sup>(4)</sup>      |             | 200   |      | mV   |
| V <sub>ODL</sub> , Low-level out | put voltage <sup>(3)</sup>  | Low swing LVDS <sup>(4)</sup>      |             | -200  |      | mV   |
| V <sub>OCM</sub> , Output comm   | non-mode voltage            |                                    | 0.9         | 1.05  | 1.25 | V    |

- (1) SDATA, SCLK have internal 170-kΩ pull-down resistor.
- (2) SEN has internal 170-kΩ pull-up resistor to AVDD.
- (3) With external  $100-\Omega$  termination.
- (4) See the LVDS Output Data and Clock Buffers section in the Application Information.



<sup>\*</sup> With external 100- $\Omega$  termination

T0334-03

Figure 2. LVDS Output Voltage Levels

SLAS689 -MAY 2010 www.ti.com

## TIMING CHARACTERISTICS – LVDS AND CMOS MODES (1)

Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, sampling frequency = 200 MSPS, sine wave input clock, C<sub>LOAD</sub> = 5 pF  $^{(2)}$ , R<sub>LOAD</sub> = 100  $\Omega^{(3)}$ , unless otherwise noted.

MIN and MAX values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = 1.8 V, DRVDD = 1.7 V to 1.9 V.

|                                                | PARAMETER                                         | TEST CONDITIONS                                                                                                              | MIN  | TYP  | MAX      | UNIT            |
|------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------|----------|-----------------|
| t <sub>a</sub>                                 | Aperture delay                                    |                                                                                                                              | 0.5  | 0.8  | 1.1      | ns              |
|                                                | Aperture delay matching                           | Between the 4 channels of the same device                                                                                    |      | ±70  |          | ps              |
|                                                | Variation of aperture delay                       | Between two devices at same temperature and DRVDD supply                                                                     |      | ±150 |          | ps              |
| t <sub>j</sub>                                 | Aperture jitter                                   |                                                                                                                              |      | 140  |          | fs rms          |
|                                                | Wake-up time                                      | Time to valid data after coming out of STANDBY mode                                                                          |      | 5    | 25       | μs              |
|                                                |                                                   | Time to valid data after coming out of GLOBAL power down mode                                                                |      | 100  | 500      | μs              |
|                                                |                                                   | Time to valid data after stopping and restarting the input clock                                                             |      | 50   |          | μs              |
|                                                | ADC latency (4)                                   | Default latency after reset, DIGITAL MODE1=0, DIGITAL MODE2=0                                                                |      | 10   |          | Clock<br>cycles |
|                                                |                                                   | SNRBoost only enabled, DIGITAL MODE1=0, DIGITAL MODE2=1                                                                      |      | 11   |          | Clock<br>cycles |
|                                                |                                                   | SNRBoost, Gain and Offset corr enabled, DIGITAL MODE1=1, DIGITAL MODE2=0 or 1                                                |      | 18   |          | Clock<br>cycles |
| DDR LVD                                        | S MODE (5)                                        |                                                                                                                              |      |      |          |                 |
| t <sub>su</sub>                                | Data setup time (6)                               | Data valid <sup>(6)</sup> to zero-crossing of CLKOUTP                                                                        | 0.5  | 1.1  |          | ns              |
| t <sub>h</sub>                                 | Data hold time <sup>(6)</sup>                     | Zero-crossing of CLKOUTP to data becoming invalid <sup>(6)</sup>                                                             | 0.35 | 0.70 |          | ns              |
| t <sub>PDI</sub>                               | Clock propagation delay                           | Input clock rising edge cross-over to output clock rising edge cross-over  1 MSPS ≤ Sampling frequency ≤ 200 MSPS            | 4.5  | 6    | 7.5      | ns              |
|                                                | Variation of t <sub>PDI</sub>                     | Between two devices at same temperature and DRVDD supply                                                                     |      | ±0.8 |          | ns              |
|                                                | LVDS bit clock duty cycle                         | Duty cycle of differential clock,<br>(CLKOUTP-CLKOUTM)<br>1 MSPS ≤ Sampling frequency ≤ 200 MSPS                             | 45%  | 50%  | 55%      |                 |
| t <sub>RISE</sub> ,<br>t <sub>FALL</sub>       | Data rise time, Data fall time                    | Rise time measured from −100 mV to +100 mV Fall time measured from +100 mV to −100 mV 1MSPS ≤ Sampling frequency ≤ 200 MSPS  |      | 0.14 |          | ns              |
| t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time,<br>Output clock fall time | Rise time measured from −100 mV to +100 mV Fall time measured from +100 mV to −100 mV 1 MSPS ≤ Sampling frequency ≤ 200 MSPS |      | 0.18 |          | ns              |
| PARALLE                                        | EL CMOS MODE                                      |                                                                                                                              |      |      | <u>'</u> |                 |
| t <sub>START</sub>                             | Input clock to data delay                         | Input clock falling edge cross-over to start of data valid <sup>(7)</sup>                                                    |      |      | -0.40    | ns              |
| t <sub>DV</sub>                                | Data valid time                                   | Time interval of data valid <sup>(7)</sup>                                                                                   | 3.2  | 3.8  |          | ns              |
|                                                | Output clock duty cycle                           | Duty cycle of output clock, CLKOUT 1 MSPS ≤ Sampling frequency ≤ 150 MSPS                                                    |      | 45%  |          |                 |
| t <sub>RISE</sub> ,<br>t <sub>FALL</sub>       | Data rise time,<br>Data fall time                 | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD 1 ≤ Sampling frequency ≤ 200 MSPS    |      | 0.6  |          | ns              |

- Timing parameters are ensured by design and characterization and not tested in production.
- $C_{LOAD}$  is the effective external single-ended load capacitance between each output pin and ground  $R_{LOAD}$  is the differential load resistance between the LVDS output pair. At higher frequencies,  $t_{PDI}$  is greater than one clock period and overall latency = ADC latency + 1.

- Measurements are done with a transmission line of  $100-\Omega$  characteristic impedance between the device and the load. Setup and hold time specifications take into account the effect of jitter on the output data and clock.
- Data valid refers to LOGIC HIGH of +100.0 mV and LOGIC LOW of -100.0 mV.
- Data valid refers to LOGIC HIGH of 1.26 V and LOGIC LOW of 0.54 V (7)

Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated

**ISTRUMENTS** 



## TIMING CHARACTERISTICS – LVDS AND CMOS MODES (1) (continued)

Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, sampling frequency = 200 MSPS, sine wave input clock,  $C_{LOAD}$  = 5 pF  $^{(2)}$ ,  $R_{LOAD}$  = 100  $\Omega$   $^{(3)}$ , unless otherwise noted.

MIN and MAX values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = 1.8 V, DRVDD = 1.7 V to 1.9 V.

|                                                | PARAMETER                                        | TEST CONDITIONS                                                                                                           | MIN | TYP | MAX | UNIT |
|------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time<br>Output clock fall time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD 1 ≤ Sampling frequency ≤ 150 MSPS |     | 0.6 |     | ns   |

## **Table 2. LVDS Timings Across Sampling Frequencies**

| CAMPLING EDECUENCY MCDC  | SE  | TUP TIME | , ns | HOLD TIME, ns |      |     |  |
|--------------------------|-----|----------|------|---------------|------|-----|--|
| SAMPLING FREQUENCY, MSPS | MIN | TYP      | MAX  | MIN           | TYP  | MAX |  |
| 185                      | 0.7 | 1.30     |      | 0.35          | 0.70 |     |  |
| 170                      | 0.9 | 1.55     |      | 0.35          | 0.70 |     |  |
| 150                      | 1.2 | 1.9      |      | 0.35          | 0.70 |     |  |
| 125                      | 1.9 | 2.6      |      | 0.35          | 0.70 |     |  |

## **Table 3. CMOS Timings Across Sampling Frequencies**

|                            | labie                   | J. CIVIOS  | i iiiiiiiys <i>i</i> | 7C1033 3   | amping i            | requerici  | CS       |                                                                  |     |  |
|----------------------------|-------------------------|------------|----------------------|------------|---------------------|------------|----------|------------------------------------------------------------------|-----|--|
|                            |                         |            | TIMINGS S            | PECIFIED   | WITH RESP           | ECT TO INP | UT CLOCK |                                                                  |     |  |
| SAMPLING FREQUENCY MSPS    | t <sub>START</sub> , ns |            |                      | DAT        | DATA VALID TIME, ns |            |          |                                                                  |     |  |
| INOI O                     | MIN                     | TYP        | MAX                  | MIN        | TYP                 | MAX        |          |                                                                  |     |  |
| 185                        |                         |            | -1.4                 | 3.6        | 4.2                 |            |          |                                                                  |     |  |
| 170                        |                         |            | -2.8                 | 4.2        | 4.7                 |            |          |                                                                  |     |  |
| 150                        |                         |            | -4.6                 | 4.8        | 5.4                 |            |          |                                                                  |     |  |
| 125                        |                         |            | 1.0                  | 6.2        | 6.8                 |            |          |                                                                  |     |  |
|                            |                         |            | TIMING               | S SPECIFIE | D WITH RE           | SPECT TO ( | CLKOUT   |                                                                  |     |  |
| SAMPLING FREQUENCY<br>MSPS | SI                      | ETUP TIME, | ns                   | Н          | HOLD TIME, ns       |            |          | t <sub>PDI</sub> , CLOCK PROPAGATION<br>DELAY, ns <sup>(1)</sup> |     |  |
|                            | MIN                     | TYP        | MAX                  | MIN        | TYP                 | MAX        | MIN      | TYP                                                              | MAX |  |
| 150                        | 2.0                     | 2.8        |                      | 2.0        | 2.8                 |            |          |                                                                  |     |  |
| 125                        | 2.6                     | 3.5        |                      | 2.6        | 3.5                 |            |          |                                                                  |     |  |
| 80                         | 4.8                     | 5.8        |                      | 4.8        | 5.8                 |            |          |                                                                  |     |  |
| 80 to 150                  |                         |            |                      |            |                     |            | 5        | 6.5                                                              | 8   |  |

<sup>(1)</sup> At higher frequencies,  $t_{PDI}$  is greater than one clock period and overall latency = ADC latency + 1.

SLAS689 -MAY 2010 www.ti.com





1) ADC latency after reset, At higher sampling frequencies, t<sub>PDI</sub> > 1 clock cycle which then makes the overall latency = ADC latency + 1. 2) E – Even bits D0, D2, D4..., O – Odd bits D1, D3, D5...

Figure 3. Latency Diagram



Figure 4. LVDS Mode Timing

2. Dn +1 - Bits D1,D3,D5...

T0106-08







1. Dn - Bits D0,D1,D2... of channel A,B,C, and D

T0107-07

Figure 5. CMOS Mode Timing

#### **DEVICE CONFIGURATION**

ADS58C48 has several modes that can be configured using a serial programming interface, as described below. In addition, the device has three dedicated parallel pins for controlling common functions such as power down and *SNRBoost* <sup>3G</sup> control.

The functions controlled by each parallel pin are described below.

## Table 4. PDN (Digital Control Pin)

| VOLTAGE APPLIED ON PDN | STATE OF REGISTER BIT<br><configure pdn="" pin=""></configure> | DESCRIPTION                                                                                                                                         |
|------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                      | X                                                              | Normal operation                                                                                                                                    |
| HIGH                   | 0                                                              | All channel ADCs are put in STANDBY mode (with internal references powered down). This is an intermediate power down mode, with quick wake-up time. |
| HIGH                   | 1                                                              | Device is put in global power down (all channel ADCs, references and output buffers) drawing minimum power, with slow wake-up time.                 |

#### Table 5. SNRB 1 (Digital Control Pin)

| VOLTAGE APPLIED<br>ON SNRB_1 | DESCRIPTION                                          |
|------------------------------|------------------------------------------------------|
| LOW                          | SNRBoost <sup>3G</sup> mode OFF for channels C and D |
| HIGH                         | SNRBoost <sup>3G</sup> mode ON for channels C and D  |

## Table 6. SNRB 2 (Digital Control Pin)

| VOLTAGE APPLIED<br>ON SNRB_2 | DESCRIPTION                                          |
|------------------------------|------------------------------------------------------|
| LOW                          | SNRBoost <sup>3G</sup> mode OFF for channels A and B |
| HIGH                         | SNRBoost <sup>3G</sup> mode ON for channels A and B  |

### **SERIAL INTERFACE**

The ADC has a set of internal registers, which can be accessed by the serial interface formed by pins SEN (Serial interface Enable), SCLK (Serial Interface Clock) and SDATA (Serial Interface Data).

When SEN is low,

- · Serial shift of bits into the device is enabled.
- Serial data (on SDATA pin) is latched at every falling edge of SCLK.
- The serial data is loaded into the register at every 16th SCLK falling edge.

In case the word length exceeds a multiple of 16 bits, the excess bits are ignored. Data can be loaded in multiple of 16-bit words within a single active SEN pulse.

The first 8 bits form the register address and the remaining 8 bits are the register data. The interface can work with SCLK frequency from 20 MHz down to very low speeds (few Hertz) and also with non-50% SCLK duty cycle.

## **Register Initialization**

After power-up, the internal registers MUST be initialized to their default values. This can be done in one of two ways –

 through hardware reset by applying a high-going pulse on RESET pin (of width greater than 10ns) as shown in Figure 6

OR

2. By applying software reset. Using the serial interface, set the **<RESET>** bit (D1 in register 0x00) to HIGH. This initializes internal registers to their default values and then self-resets the **<RESET>** bit to *low*. In this case the RESET pin is kept *low*.

Submit Documentation Feedback



www.ti.com SLAS689 -MAY 2010



Figure 6. Serial Interface Timing

## SERIAL INTERFACE TIMING CHARACTERISTICS

Typical values at 25°C, min and max values across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = 1.8 V, DRVDD = 1.8 V, unless otherwise noted.

|                     | PARAMETER                                | MIN  | TYP | MAX | UNIT |
|---------------------|------------------------------------------|------|-----|-----|------|
| f <sub>SCLK</sub>   | SCLK frequency (= 1/ t <sub>SCLK</sub> ) | > DC |     | 20  | MHz  |
| t <sub>SLOADS</sub> | SEN to SCLK setup time                   | 25   |     |     | ns   |
| t <sub>SLOADH</sub> | SCLK to SEN hold time                    | 25   |     |     | ns   |
| t <sub>DS</sub>     | SDATA setup time                         | 25   |     |     | ns   |
| t <sub>DH</sub>     | SDATA hold time                          | 25   |     |     | ns   |

## **Serial Register Readout**

The device includes an option where the contents of the internal registers can be read back. This may be useful as a diagnostic check to verify the serial interface communication between the external controller and the ADC.

- a. First, set register bit <READOUT> = 1 to put the device in serial readout mode. This disables any further writes into the registers, EXCEPT the register at address 0. Note that the <READOUT> bit is also located in register 0. The device can exit readout mode by writing <READOUT> to 0.
- b. Also, only the contents of register at address 0 cannot be read in the register readout mode
- c. Initiate a serial interface cycle specifying the address of the register (A7 A0) whose content has to be read.
- d. The device outputs the contents (D15 D0) of the selected register on the SDOUT pin
- e. The external controller can latch the contents at the falling edge of SCLK.
- f. To enable register writes, reset register bit  $\langle READOUT \rangle = 0$ .

The serial register readout works with CMOS and LVDS interfaces.

When **<READOUT>** is disabled, SDOUT pin is in high-impedance state.







Figure 7. Serial Readout



## **RESET TIMING**

www.ti.com

Typical values at 25°C, min and max values across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, unless otherwise noted.

|                | PARAMETER            | TEST CONDITIONS                                             | MIN | TYP | MAX | UNIT |
|----------------|----------------------|-------------------------------------------------------------|-----|-----|-----|------|
| t <sub>1</sub> | Power-on delay       | Delay from power-up of AVDD and DRVDD to RESET pulse active | 1   |     |     | ms   |
| t <sub>2</sub> | Reset pulse width    | Pulse width of active RESET signal                          | 10  |     |     | ns   |
|                |                      |                                                             |     |     | 1   | μs   |
| t <sub>3</sub> | Register write delay | Delay from RESET disable to SEN active                      | 100 |     |     | ns   |



NOTE: A high-going pulse on RESET pin is required in serial interface mode in case of initialization through hardware reset.

Figure 8. Reset Timing Diagram

SLAS689 -MAY 2010 www.ti.com

## **SERIAL REGISTER MAP**

## Table 7. Summary of Functions Supported by Serial Interface<sup>(1)</sup> (2)

| REGISTER<br>ADDRESS |                                                                                                                                                                                                                            |                                                                                                                             | <b>,</b>                                                                                                                                                        |                                                                                   | ER DATA                             | ai interrace                                              |                                                |                                    |  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|------------------------------------------------|------------------------------------|--|
| A7-A0 IN<br>HEX     | D7                                                                                                                                                                                                                         | D6                                                                                                                          | D5                                                                                                                                                              | D4                                                                                | D3                                  | D2                                                        | D1                                             | D0                                 |  |
| 00                  | 0                                                                                                                                                                                                                          | 0                                                                                                                           | 0                                                                                                                                                               | 0                                                                                 | 0                                   | 0                                                         | <reset></reset>                                | <readout></readout>                |  |
| 01                  |                                                                                                                                                                                                                            |                                                                                                                             | <lvds< td=""><td>SWING&gt;</td><td></td><td></td><td>0</td><td>0</td></lvds<>                                                                                   | SWING>                                                                            |                                     |                                                           | 0                                              | 0                                  |  |
| 25                  |                                                                                                                                                                                                                            | <gain< td=""><td>CH B&gt;</td><td></td><td>0</td><td><test< td=""><td>PATTERNS -</td><td>CH B&gt;</td></test<></td></gain<> | CH B>                                                                                                                                                           |                                                                                   | 0                                   | <test< td=""><td>PATTERNS -</td><td>CH B&gt;</td></test<> | PATTERNS -                                     | CH B>                              |  |
| 26                  | 0                                                                                                                                                                                                                          |                                                                                                                             |                                                                                                                                                                 | <ch b<="" td=""><td>SNRBoost FIL</td><td>TER #&gt;</td><td></td><td></td></ch>    | SNRBoost FIL                        | TER #>                                                    |                                                |                                    |  |
| 28                  | 0                                                                                                                                                                                                                          | <snrboost<br>CH B ON&gt;</snrboost<br>                                                                                      | 0                                                                                                                                                               | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| 29                  | 0                                                                                                                                                                                                                          | 0                                                                                                                           | 0                                                                                                                                                               | _                                                                                 | MAT CH A CH                         | 0                                                         | 0                                              | 0                                  |  |
| 2B                  |                                                                                                                                                                                                                            | <gain< td=""><td>CH A&gt;</td><td></td><td>0</td><td><test< td=""><td>PATTERNS -</td><td>CH A&gt;</td></test<></td></gain<> | CH A>                                                                                                                                                           |                                                                                   | 0                                   | <test< td=""><td>PATTERNS -</td><td>CH A&gt;</td></test<> | PATTERNS -                                     | CH A>                              |  |
| 2D                  | 0                                                                                                                                                                                                                          |                                                                                                                             |                                                                                                                                                                 | <ch a<="" td=""><td>SNRBoost FIL</td><td>TER #&gt;</td><td></td><td></td></ch>    | SNRBoost FIL                        | TER #>                                                    |                                                |                                    |  |
| 2E                  | 0                                                                                                                                                                                                                          | <snrboost<br>CH A ON&gt;</snrboost<br>                                                                                      | 0                                                                                                                                                               | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| 31                  |                                                                                                                                                                                                                            | <gain< td=""><td>CH C&gt;</td><td></td><td>0</td><td><test< td=""><td>PATTERNS -</td><td>CH C&gt;</td></test<></td></gain<> | CH C>                                                                                                                                                           |                                                                                   | 0                                   | <test< td=""><td>PATTERNS -</td><td>CH C&gt;</td></test<> | PATTERNS -                                     | CH C>                              |  |
| 32                  | 0                                                                                                                                                                                                                          |                                                                                                                             |                                                                                                                                                                 | <ch c<="" td=""><td>SNRBoost FIL</td><td>TER #&gt;</td><td></td><td></td></ch>    | SNRBoost FIL                        | TER #>                                                    |                                                |                                    |  |
| 34                  | 0                                                                                                                                                                                                                          | <snrboost<br>CH C ON&gt;</snrboost<br>                                                                                      | 0                                                                                                                                                               | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| 35                  | 0                                                                                                                                                                                                                          | 0                                                                                                                           | 0                                                                                                                                                               | _                                                                                 | MAT CH C CH<br>>                    | 0                                                         | 0                                              | 0                                  |  |
| 37                  |                                                                                                                                                                                                                            | <gain< td=""><td>PATTERNS -</td><td>CH D&gt;</td></gain<>                                                                   | PATTERNS -                                                                                                                                                      | CH D>                                                                             |                                     |                                                           |                                                |                                    |  |
| 39                  | 0                                                                                                                                                                                                                          |                                                                                                                             |                                                                                                                                                                 | <ch d<="" td=""><td>SNRBoost FIL</td><td>TER #&gt;</td><td></td><td></td></ch>    | SNRBoost FIL                        | TER #>                                                    |                                                |                                    |  |
| ЗА                  | 0                                                                                                                                                                                                                          | <snrboost<br>CH D ON&gt;</snrboost<br>                                                                                      | 0                                                                                                                                                               | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| 3D                  | 0                                                                                                                                                                                                                          | 0                                                                                                                           | <en corr="" offset=""></en>                                                                                                                                     | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| 3F                  | 0                                                                                                                                                                                                                          | 0                                                                                                                           |                                                                                                                                                                 | <c< td=""><td>USTOM PATTE</td><td>RN HIGH D10:I</td><td>D5&gt;</td><td></td></c<> | USTOM PATTE                         | RN HIGH D10:I                                             | D5>                                            |                                    |  |
| 40                  |                                                                                                                                                                                                                            | <cust< td=""><td>OM PATTERN</td><td>D4:D0&gt;</td><td></td><td colspan="4">0 0 0</td></cust<>                               | OM PATTERN                                                                                                                                                      | D4:D0>                                                                            |                                     | 0 0 0                                                     |                                                |                                    |  |
| 41                  | <lvds< td=""><td>CMOS&gt;</td><td></td><td>CLKOUT<br/>NGTH&gt;</td><td>0</td><td colspan="2">0 <pdn l<="" obuf="" td=""><td>SUF LVDS&gt;</td></pdn></td></lvds<>                                                           | CMOS>                                                                                                                       |                                                                                                                                                                 | CLKOUT<br>NGTH>                                                                   | 0                                   | 0 <pdn l<="" obuf="" td=""><td>SUF LVDS&gt;</td></pdn>    |                                                | SUF LVDS>                          |  |
| 42                  | <clkout f<="" td=""><td>ALL POSN&gt;</td><td><clkout f<="" td=""><td>RISE POSN&gt;</td><td><digital<br>MODE 1&gt;</digital<br></td><td><pdn obi<="" td=""><td>JF CMOS&gt;</td><td>0</td></pdn></td></clkout></td></clkout> | ALL POSN>                                                                                                                   | <clkout f<="" td=""><td>RISE POSN&gt;</td><td><digital<br>MODE 1&gt;</digital<br></td><td><pdn obi<="" td=""><td>JF CMOS&gt;</td><td>0</td></pdn></td></clkout> | RISE POSN>                                                                        | <digital<br>MODE 1&gt;</digital<br> | <pdn obi<="" td=""><td>JF CMOS&gt;</td><td>0</td></pdn>   | JF CMOS>                                       | 0                                  |  |
| 44                  | 0                                                                                                                                                                                                                          | 0                                                                                                                           | 0                                                                                                                                                               | 0                                                                                 | 0                                   | 0                                                         | 0                                              | DIGITAL<br>MODE 2>                 |  |
| 45                  | <stby></stby>                                                                                                                                                                                                              | <lvds<br>CLKOUT<br/>STRENGTH&gt;</lvds<br>                                                                                  | <lvds<br>DATA<br/>STRENGTH&gt;</lvds<br>                                                                                                                        | 0                                                                                 | 0                                   | <pdn<br>GLOBAL&gt;</pdn<br>                               | 0                                              | <config<br>PDN Pin&gt;</config<br> |  |
| BF                  | <offsi< td=""><td>T PEDESTAL</td><td>- CH B&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></offsi<>                                                                                                            | T PEDESTAL                                                                                                                  | - CH B>                                                                                                                                                         | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| C1                  | <offsi< td=""><td>ET PEDESTAL -</td><td>- CH A&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></offsi<>                                                                                                         | ET PEDESTAL -                                                                                                               | - CH A>                                                                                                                                                         | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| C3                  | <offsi< td=""><td>T PEDESTAL -</td><td>- CH C&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></offsi<>                                                                                                          | T PEDESTAL -                                                                                                                | - CH C>                                                                                                                                                         | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| C5                  | <offsi< td=""><td>ET PEDESTAL</td><td>- CH D&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></offsi<>                                                                                                           | ET PEDESTAL                                                                                                                 | - CH D>                                                                                                                                                         | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| CF                  | <freeze corr="" offset=""></freeze>                                                                                                                                                                                        | 0                                                                                                                           | <0                                                                                                                                                              | FFSET CORR                                                                        | TIME CONSTAN                        | NT>                                                       | 0                                              | 0                                  |  |
| EA                  | <override pins="" snrb=""></override>                                                                                                                                                                                      | 0                                                                                                                           | 0                                                                                                                                                               | 0                                                                                 | 0                                   | 0                                                         | 0                                              | 0                                  |  |
| F1                  | 0                                                                                                                                                                                                                          | 0                                                                                                                           | 0 0 0 0 <b><en b="" lvds="" s<=""></en></b>                                                                                                                     |                                                                                   |                                     |                                                           |                                                |                                    |  |
| 03                  | 0                                                                                                                                                                                                                          | 0                                                                                                                           | 0                                                                                                                                                               | 0                                                                                 | 0                                   | 0                                                         | <high pe<="" td=""><td>RF MODE&gt;</td></high> | RF MODE>                           |  |
|                     |                                                                                                                                                                                                                            |                                                                                                                             |                                                                                                                                                                 |                                                                                   |                                     |                                                           |                                                |                                    |  |

<sup>(1)</sup> All registers default to zeros after reset.

Instruments

<sup>(2)</sup> Multiple functions in a register can be programmed in a single write operation.







## Table 7. Summary of Functions Supported by Serial Interface (1) (2) (continued)

| REGISTER<br>ADDRESS |    | REGISTER DATA |    |    |    |    |    |                                           |  |  |  |  |
|---------------------|----|---------------|----|----|----|----|----|-------------------------------------------|--|--|--|--|
| A7-A0 IN<br>HEX     | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0                                        |  |  |  |  |
| 4A                  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | <high freq<br="">MODE CH<br/>B&gt;</high> |  |  |  |  |
| 58                  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | <high freq<br="">MODE CH<br/>A&gt;</high> |  |  |  |  |
| 66                  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | <high freq<br="">MODE CH<br/>C&gt;</high> |  |  |  |  |
| 74                  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | <high freq<br="">MODE CH<br/>D&gt;</high> |  |  |  |  |

SLAS689 -MAY 2010 www.ti.com

# TEXAS INSTRUMENTS

#### **DESCRIPTION OF SERIAL REGISTERS**

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6 | D5 | D4 | D3 | D2 | D1              | D0                  |
|--------------------------|------------------------------------|----|----|----|----|----|----|-----------------|---------------------|
| 00                       | 00                                 | 0  | 0  | 0  | 0  | 0  | 0  | <reset></reset> | <readout></readout> |

D1 <RESET>

1 Software reset applied – resets all internal registers to their default values and self-clears to 0.

D0 <READOUT>

O Serial readout of registers is disabled. Pin SDOUT is put in high-impedance state.

1 Serial readout is enabled. Pin SDOUT functions as serial data readout with CMOS logic levels,

running off DRVDD supply.

See Serial Register Readout section.

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------------------|------------------------------------|----|----|----|----|----|----|----|----|
| 01                       | 00                                 |    |    | 0  | 0  |    |    |    |    |

D7-D2 <LVDS SWING> LVDS swing programmability

000000 Default LVDS swing;  $\pm 350$ mV with external 100-Ω termination

011011 LVDS swing increases to ±410mV 110010 LVDS swing increases to ±465mV

010100 LVDS swing increases to ±570mV
111110 LVDS swing decreases to ±200mV

001111 LVDS swing decreases to ±125mV

Other Do not use

combinations

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7                       | D6 | D5 | D4 | D3 | D2                                        | D1 | D0 |
|--------------------------|------------------------------------|--------------------------|----|----|----|----|-------------------------------------------|----|----|
| 25                       | 00                                 | <gain b="" ch=""></gain> |    |    |    | 0  | <test b="" ch="" patterns="" –=""></test> |    |    |

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6 | D5 | D4                                                                              | D3          | D2     | D1 | D0 |
|--------------------------|------------------------------------|----|----|----|---------------------------------------------------------------------------------|-------------|--------|----|----|
| 26                       | 00                                 | 0  |    |    | <chb s<="" td=""><td>NRBoost FIL</td><td>TER #&gt;</td><td></td><td></td></chb> | NRBoost FIL | TER #> |    |    |

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6                                     | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------------------|------------------------------------|----|----------------------------------------|----|----|----|----|----|----|
| 28                       | 00                                 | 0  | <snrboost<br>CH B ON&gt;</snrboost<br> | 0  | 0  | 0  | 0  | 0  | 0  |







ADDRS A7-A0 IN HEX DEFAULT VALUE AFTER D7 D6 D5 D4 D3 D2 D1 D0 RESET 29 00 0 0 0 <DATA FORMAT CH A 0 0 0 CH B>

|                          | 1                                                                                                                      |              |                                                                                                                             |       | <u> </u>                                                                         |                    |                                                           |            |         |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------|------------|---------|--|
| D4-D3                    | <data fo<="" td=""><td>ORMAT CH</td><td>I A CH B&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td></data> | ORMAT CH     | I A CH B>                                                                                                                   |       |                                                                                  |                    |                                                           |            |         |  |
| 00                       | Both chan                                                                                                              | nels in 2s d | complement                                                                                                                  |       |                                                                                  |                    |                                                           |            |         |  |
| 01                       | Both chan                                                                                                              | nels in 2s d | complement                                                                                                                  |       |                                                                                  |                    |                                                           |            |         |  |
| 10                       | Both chan                                                                                                              | nels in 2s o | complement                                                                                                                  |       |                                                                                  |                    |                                                           |            |         |  |
| 11                       | Both chan                                                                                                              | nels in offs | et binary                                                                                                                   |       |                                                                                  |                    |                                                           |            |         |  |
| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET                                                                                     | D7           | D6                                                                                                                          | D5    | D4                                                                               | D3                 | D2                                                        | D1         | D0      |  |
| 2B                       | 00                                                                                                                     |              | <gain< td=""><td>CH A&gt;</td><td></td><td>0</td><td><tes< td=""><td>T PATTERNS</td><td>– CH A&gt;</td></tes<></td></gain<> | CH A> |                                                                                  | 0                  | <tes< td=""><td>T PATTERNS</td><td>– CH A&gt;</td></tes<> | T PATTERNS | – CH A> |  |
|                          | 1                                                                                                                      | 1            |                                                                                                                             |       | ı                                                                                | 1                  |                                                           |            |         |  |
| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET                                                                                     | D7           | D6                                                                                                                          | D5    | D4                                                                               | D3                 | D2                                                        | D1         | D0      |  |
| 2D                       | 00                                                                                                                     | 0            | ·                                                                                                                           |       | <cha s<="" td=""><td colspan="5">SNRBoost FILTER #&gt;</td></cha>                | SNRBoost FILTER #> |                                                           |            |         |  |
|                          | 1                                                                                                                      |              |                                                                                                                             |       | ı                                                                                | 1                  |                                                           |            |         |  |
| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET                                                                                     | D7           | D6                                                                                                                          | D5    | D4                                                                               | D3                 | D2                                                        | D1         | D0      |  |
| 2E                       | 00                                                                                                                     | 0            | <snrboost<br>CH A ON&gt;</snrboost<br>                                                                                      | 0     | 0                                                                                | 0                  | 0                                                         | 0          | 0       |  |
| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET                                                                                     | D7           | D6                                                                                                                          | D5    | D4                                                                               | D3                 | D2                                                        | D1         | D0      |  |
| 31                       | 00                                                                                                                     |              | <gain< td=""><td>CH C&gt;</td><td></td><td>0</td><td><tes< td=""><td>T PATTERNS</td><td>– CH C&gt;</td></tes<></td></gain<> | CH C> |                                                                                  | 0                  | <tes< td=""><td>T PATTERNS</td><td>– CH C&gt;</td></tes<> | T PATTERNS | – CH C> |  |
|                          |                                                                                                                        | 1            |                                                                                                                             |       | I                                                                                |                    |                                                           |            |         |  |
| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET                                                                                     | D7           | D6                                                                                                                          | D5    | D4                                                                               | D3                 | D2                                                        | D1         | D0      |  |
| 32                       | 00                                                                                                                     | 0            |                                                                                                                             |       | <chc s<="" td=""><td>SNRBoost FIL</td><td>TER #&gt;</td><td></td><td></td></chc> | SNRBoost FIL       | TER #>                                                    |            |         |  |
|                          | 1                                                                                                                      |              |                                                                                                                             |       |                                                                                  |                    |                                                           |            |         |  |
| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET                                                                                     | D7           | D6                                                                                                                          | D5    | D4                                                                               | D3                 | D2                                                        | D1         | D0      |  |
| 34                       | 00                                                                                                                     | 0            | <snrboost<br>CH C ON&gt;</snrboost<br>                                                                                      | 0     | 0                                                                                | 0                  | 0                                                         | 0          | 0       |  |

SLAS689 -MAY 2010 www.ti.com

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6 | D5 | D4 | D3              | D2 | D1 | D0 |
|--------------------------|------------------------------------|----|----|----|----|-----------------|----|----|----|
| 35                       | 00                                 | 0  | 0  | 0  |    | RMAT CH C<br>D> | 0  | 0  | 0  |

| D4-D3 | <pre><data c="" ch="" d="" format=""></data></pre> |
|-------|----------------------------------------------------|
| 00    | Both channels in 2s complement                     |
| 01    | Both channels in 2s complement                     |
| 10    | Both channels in 2s complement                     |
| 11    | Both channels in offset binary                     |

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6                                                                                                                          | D5    | D4 | D3 | D2                                                        | D1         | D0      |
|--------------------------|------------------------------------|----|-----------------------------------------------------------------------------------------------------------------------------|-------|----|----|-----------------------------------------------------------|------------|---------|
| 37                       | 00                                 |    | <gain< td=""><td>CH D&gt;</td><td></td><td>0</td><td><tes< td=""><td>T PATTERNS</td><td>– CH D&gt;</td></tes<></td></gain<> | CH D> |    | 0  | <tes< td=""><td>T PATTERNS</td><td>– CH D&gt;</td></tes<> | T PATTERNS | – CH D> |

| 37    | 00              |              | -GAIN                                                              | CH D>       |             | 0           |   |
|-------|-----------------|--------------|--------------------------------------------------------------------|-------------|-------------|-------------|---|
| 31    | 00              |              | <gain< th=""><th>CU D&gt;</th><th></th><th>U</th><th></th></gain<> | CU D>       |             | U           |   |
| D7-D4 | <gain> G</gain> | ain progran  | nmability in                                                       | 0.5 dB step | s for chann | els A,B,C,D | 1 |
| 0000  | 0 dB gain,      | default afte | er reset                                                           |             |             |             |   |
| 0001  | 0.5 dB gair     | n            |                                                                    |             |             |             |   |
| 0010  | 1.0 dB gair     | n            |                                                                    |             |             |             |   |
| 0011  | 1.5 dB gair     | n            |                                                                    |             |             |             |   |
| 0100  | 2.0 dB gair     | n            |                                                                    |             |             |             |   |
| 0101  | 2.5 dB gair     | n            |                                                                    |             |             |             |   |
| 0110  | 3.0 dB gair     | n            |                                                                    |             |             |             |   |
| 0111  | 3.5 dB gair     | n            |                                                                    |             |             |             |   |

|      | 3           |
|------|-------------|
| 1000 | 4.0 dB gain |
| 1001 | 4.5 dB gain |
| 1010 | 5.0 dB gain |
| 1011 | 5.5 dB gain |
| 1100 | 6 dB gain   |

D2-D0 <TEST PATTERNS - CH X> Test Patterns to verify data capture for channels A, B, C, D ONLY when register bit DIGITAL MODE1 is set

| 000 | Normal operation  |
|-----|-------------------|
| 001 | Outputs all zeros |
| 010 | Outputs all ones  |

011 Outputs toggle pattern

Output data <D10:D0> is an alternating sequence of 10101010101 and 01010101010.

100 Outputs digital pattern

Output data increments by one LSB (11-bit) every 8th clock cycle from code 0 to code 2047

101 Outputs custom pattern

(use registers 0x3F, 0x40 for setting the custom pattern)

Unused 110 111 Unused **INSTRUMENTS** 



| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6 | D5 | D4                                                                              | D3          | D2     | D1 | D0 |
|--------------------------|------------------------------------|----|----|----|---------------------------------------------------------------------------------|-------------|--------|----|----|
| 39                       | 00                                 | 0  |    |    | <chd s<="" td=""><td>NRBoost FIL</td><td>TER #&gt;</td><td></td><td></td></chd> | NRBoost FIL | TER #> |    |    |

**D6-D0 <CH X SNRBoost FILTER #>** Select any one of 55 SNRBoost filters for channel X, Refer to Digital Functions Control Bits

## Refer to section SNR ENHANCEMENT USING SNRBOOST

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6                                     | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------------------|------------------------------------|----|----------------------------------------|----|----|----|----|----|----|
| ЗА                       | 00                                 | 0  | <snrboost<br>CH D ON&gt;</snrboost<br> | 0  | 0  | 0  | 0  | 0  | 0  |

D6 <SNRBoost CH X ON>

0 SNRBoost for channel A,B,C,D is OFF

1 SNRBoost for channel A,B,C,D is ON

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6 | D5                             | D4 | D3 | D2 | D1 | D0 |
|--------------------------|------------------------------------|----|----|--------------------------------|----|----|----|----|----|
| 3D                       | 00                                 | 0  | 0  | <en offset<br="">CORR&gt;</en> | 0  | 0  | 0  | 0  | 0  |

**D5 <EN OFFSET CORR>** ONLY when register bit DIGITAL MODE1 is set

0 Offset correction disabled

1 Offset correction enabled

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6                                                                                                  | D5        | D4      | D3         | D2         | D1 | D0 |
|--------------------------|------------------------------------|----|-----------------------------------------------------------------------------------------------------|-----------|---------|------------|------------|----|----|
| 3F                       | 00                                 | 0  | 0                                                                                                   |           | <       | CUSTOM PAT | TERN D10:D | 5> |    |
| 40                       | 00                                 |    | <custo< td=""><td>M PATTERN</td><td>D10:D5&gt;</td><td></td><td>0</td><td>0</td><td>0</td></custo<> | M PATTERN | D10:D5> |            | 0          | 0  | 0  |

## D5-D0 <CUSTOM PATTERN D10:D5>

6 Upper bits of custom pattern available at output instead of ADC data

## D7-D3 <CUSTOM PATTERN D4:D0>

5 Lower bits of custom pattern available at output instead of ADC data





| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7                                                                                                                                                   | D6    | D5 | D4              | D3 | D2 | D1                                           | D0       |
|--------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|-----------------|----|----|----------------------------------------------|----------|
| 41                       | 00                                 | <lvds< td=""><td>CMOS&gt;</td><td></td><td>CLKOUT<br/>NGTH&gt;</td><td>0</td><td>0</td><td><pdn ob<="" td=""><td>UF LVDS&gt;</td></pdn></td></lvds<> | CMOS> |    | CLKOUT<br>NGTH> | 0  | 0  | <pdn ob<="" td=""><td>UF LVDS&gt;</td></pdn> | UF LVDS> |

| D7-D6 | <lvds cmos=""></lvds> |
|-------|-----------------------|
| 00    | LVDS interface        |
| 01    | CMOS interface        |
| 10    | CMOS interface        |
| 11    | CMOS interface        |
|       |                       |

#### D5-D4 < CMOS CLKOUT STRENGTH>

00 Maximum strength (recommended and used for specified timings)

Medium strengthLow strengthVery low strength

#### D1-D0 <PDN OBUF LVDS>

00 LVDS data buffers enabled for all channels

LVDS data buffers powered down and output 3-stated for channel A and channel D
 LVDS data buffers powered down and output 3-stated for channel B and channel C

LVDS data buffers powered down and output 3-stated for all channels including the LVDS output

clock buffer

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7                                                                                                                                                                                                | D6        | D5 | D4             | D3                                  | D2                                                     | D1        | D0 |
|--------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----|----------------|-------------------------------------|--------------------------------------------------------|-----------|----|
| 42                       | 00                                 | <clkout f<="" td=""><td>ALL POSN&gt;</td><td></td><td>UT RISE<br/>SN&gt;</td><td><digital<br>MODE 1&gt;</digital<br></td><td><pdn c<="" td=""><td>BUF CMOS&gt;</td><td>0</td></pdn></td></clkout> | ALL POSN> |    | UT RISE<br>SN> | <digital<br>MODE 1&gt;</digital<br> | <pdn c<="" td=""><td>BUF CMOS&gt;</td><td>0</td></pdn> | BUF CMOS> | 0  |

| D7-D6 | <clkout f<="" fall="" th=""><th>NPOC</th></clkout>      | NPOC   |
|-------|---------------------------------------------------------|--------|
| סט-וע | <ulnuui f<="" fall="" td=""><td>-V3IN&gt;</td></ulnuui> | -V3IN> |

Default position (timings are specified in this condition)
Setup increases by 450 ps, hold decreases by 450 ps
Setup decreases by 300 ps, Hold increases by 300 ps

In this setting, the bit order is swapped compared to default case.

For example, default order is [CLKOUTP fall-D1, CLKOUTP rise -D2]. In this setting, the order

becomes [CLKOUTP fall-D2, CLKOUTP rise -D1]

11 Setup increases by 1.0 ns, Hold decreases by 1.0 ns

#### D5-D4 <CLKOUT RISE POSN>

Default position (timings are specified in this condition)
 Setup increases by 550 ps, hold decreases by 550 ps

10 Setup increases by 600 ps, Hold decreases by 600 ps

In this setting, the bit order is swapped compared to default case.

For example, default order is [CLKOUTP fall-D1, CLKOUTP rise -D2] In this setting, the order

becomes [CLKOUTP fall-D2, CLKOUTP rise -D1]

11 Setup increases by 1.1 ns, Hold decreases by 1.1 ns



D3 < DIGITAL MODE 1>

Refer to section SNR ENHANCEMENT USING SNRBOOST

D2-D1 <PDN OBUF CMOS>(1)

00 CMOS data buffers enabled for all channels

O1 CMOS data buffers powered down and output 3-stated for channel A and channel D

10 CMOS data buffers powered down and output 3-stated for channel B and channel C

11 CMOS data buffers powered down and output 3-stated for all channels

1. With CMOS interface, to power down the output clock CLKOUT, set the bits <PDN OBUF LVDS>

= 11

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7                                           | D6 | D5 | D4 | D3 | D2 | D1                                          | D0                                  |
|--------------------------|------------------------------------|----------------------------------------------|----|----|----|----|----|---------------------------------------------|-------------------------------------|
| 44                       | 00                                 | 0                                            | 0  | 0  | 0  | 0  | 0  |                                             | <digital<br>MODE 2&gt;</digital<br> |
| EA                       | 00                                 | <overrid<br>E SNRB<br/>pins&gt;</overrid<br> | 0  | 0  | 0  | 0  | 0  | 0                                           | 0                                   |
| F1                       | 00                                 | 0                                            | 0  | 0  | 0  | 0  | 0  | <en lvd<="" td=""><td>S SWING&gt;</td></en> | S SWING>                            |

#### Refer to section SNR ENHANCEMENT USING SNRBOOST

**D1-D0 <EN LVDS SWING>** Enable LVDS swing control using the **<LVDS SWING>** bits

00 LVDS swing control using LVDS SWING register bits is disabled

01, 10 Do not use

11 LVDS swing control using LVDS SWING register bits is enabled

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7            | D6                                         | D5                                   | D4 | D3 | D2                          | D1 | D0                                 |  |
|--------------------------|------------------------------------|---------------|--------------------------------------------|--------------------------------------|----|----|-----------------------------|----|------------------------------------|--|
| 45                       | 00                                 | <stby></stby> | <lvds<br>CLKOUT<br/>STRENGTH&gt;</lvds<br> | <lvds data<br="">STRENGTH&gt;</lvds> | 0  | 0  | <pdn<br>GLOBAL&gt;</pdn<br> | 0  | <config<br>PDN Pin&gt;</config<br> |  |

#### D0 < CONFIGURE PDN Pin>

0 PDN pin functions as STBY control pin.

1 PDN pin functions as Global Power down control pin.

## D2 <PDN GLOBAL>

0 Normal operation

Total power down – All channel ADCs, internal references and output buffers are powered down. Wake-up time from this mode is slow, typically, 100 µsec.

#### D5 <LVDS DATA STRENGTH>

0 All LVDS data buffers have default strength to be used with  $100-\Omega$  external termination

1 All LVDS data buffers have **double** strength to be used with  $50-\Omega$  external termination

#### D6 <LVDS CLKOUT STRENGTH>

0 LVDS output clock buffer has default strength to be used with 100- $\Omega$  external termination

1 LVDS output clock buffer has **double** strength to be used with  $50-\Omega$  external termination

#### D7 <STBY>

- 0 Normal operation
- 1 All 4 channels are put in standby. Wake-up time from this mode is fast, typically 10 µsec

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7                                                                                                              | D6         | D5      | D4 | D3 | D2 | D1 | D0 |
|--------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------|---------|----|----|----|----|----|
| BF                       | 00                                 | <offse< td=""><td>T PEDESTAL</td><td>- CH B&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></offse<> | T PEDESTAL | - CH B> | 0  | 0  | 0  | 0  | 0  |
| C1                       | 00                                 | <offse< td=""><td>T PEDESTAL</td><td>- CH A&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></offse<> | T PEDESTAL | - CH A> | 0  | 0  | 0  | 0  | 0  |
| C3                       | 00                                 | <offse< td=""><td>T PEDESTAL</td><td>- CH C&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></offse<> | T PEDESTAL | - CH C> | 0  | 0  | 0  | 0  | 0  |
| C5                       | 00                                 | <offse< td=""><td>T PEDESTAL</td><td>- CH D&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></offse<> | T PEDESTAL | - CH D> | 0  | 0  | 0  | 0  | 0  |

OFFSET PEDESTAL – CH X> When the offset correction is enabled, the final converged value after the offset is corrected will be the ADC mid-code value. A pedestal can be added to the final converged value by programming these bits. Refer to the OFFSET CORRECTION section in Application Information. Channels can be independently programmed for different offset pedestal by choosing relevant register address.

| 011 | PEDESTAL = 3 LSB  |
|-----|-------------------|
| 010 | PEDESTAL = 2 LSB  |
| 001 | PEDESTAL = 1 LSB  |
| 000 | PEDESTAL = 0 LSB  |
| 111 | PEDESTAL = -1 LSB |
| 110 | PEDESTAL = -2 LSB |
| 101 | PEDESTAL = -3 LSB |
| 100 | PEDESTAL = -4 LSB |

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7                                  | D6 | D5                                                                                          | D4        | D3          | D2   | D1 | D0 |
|--------------------------|------------------------------------|-------------------------------------|----|---------------------------------------------------------------------------------------------|-----------|-------------|------|----|----|
| CF                       | 00                                 | <freeze corr="" offset=""></freeze> | 0  | <of< td=""><td>FSET CORR</td><td>TIME CONSTA</td><td>ANT&gt;</td><td>0</td><td>0</td></of<> | FSET CORR | TIME CONSTA | ANT> | 0  | 0  |

- **D7** <FREEZE OFFSET CORR> This bit sets the freeze offset correction.
- 0 Estimation of offset correction is not frozen (bit <EN OFFSET CORR> must be set)
- 1 Estimation of offset correction is frozen (bit <EN OFFSET CORR> must be set). When frozen, the last estimated value is used for offset correction every clock cycle. Refer to the OFFSET CORRECTION section.
- **D5-D2 <OFFSET CORR TIME CONSTANT>** Offset correction loop time constant in number of clock cycles. Refer to the OFFSET CORRECTION section.







| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6 | D5 | D4 | D3 | D2 | D1                                              | D0       |
|--------------------------|------------------------------------|----|----|----|----|----|----|-------------------------------------------------|----------|
| 03                       | 00                                 | 0  | 0  | 0  | 0  | 0  | 0  | <high pei<="" td=""><td>RF MODE&gt;</td></high> | RF MODE> |

D1-D0 <HIGH PERF MODE>

00 Default performance after reset

Do not useDo not use

11 To get best performance across sample clock and input signal frequencies, set the <HIGH PERF

MODE> bits

| ADDRS<br>A7-A0 IN<br>HEX | DEFAULT<br>VALUE<br>AFTER<br>RESET | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                                            |
|--------------------------|------------------------------------|----|----|----|----|----|----|----|-----------------------------------------------|
| 4A                       | 00                                 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | <high<br>FREQ<br/>MODE CH<br/>B&gt;</high<br> |
| 58                       | 00                                 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | <high<br>FREQ<br/>MODE CH<br/>A&gt;</high<br> |
| 66                       | 00                                 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | <high<br>FREQ<br/>MODE CH<br/>C&gt;</high<br> |
| 74                       | 00                                 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | <high<br>FREQ<br/>MODE CH<br/>D&gt;</high<br> |

- **D0 <HIGH FREQ MODE CHx>** This bit is recommended for high input signal frequencies greater than 200 MHz.
- 0 Default performance after reset
- 1 For high frequency input signals, set the HIGH FREQ MODE bits for each channel



#### **DEVICE INFORMATION**

## PIN CONFIGURATION (LVDS MODE)



## PIN ASSIGNMENTS (LVDS INTERFACE)

| PIN NAME      | DESCRIPTION                | PIN  |                               | NUMBER  |
|---------------|----------------------------|------|-------------------------------|---------|
|               |                            | TYPE | NUMBER                        | OF PINS |
| AVDD          | 1.8 V, analog power supply | Ι    | 22, 25, 28, 30,<br>33, 36, 39 | 7       |
| CLKP,<br>CLKM | Differential clock input   | I    | 31, 32                        | 2       |

Submit Documentation Feedback



SLAS689 -MAY 2010 www.ti.com

| BII                     | DECORIDATION                                                                                                                                                                                                                                                                                 |      | PIN                      | NUMBER  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|---------|
| PIN NAME                | DESCRIPTION                                                                                                                                                                                                                                                                                  | TYPE | NUMBER                   | OF PINS |
| INA_P,<br>INA_M         | Differential analog input, Channel A                                                                                                                                                                                                                                                         | I    | 23, 24                   | 2       |
| INB_P,<br>INB_M         | Differential analog input, Channel B                                                                                                                                                                                                                                                         | I    | 26, 27                   | 2       |
| INC_P,<br>INC_M         | Differential analog input, Channel C                                                                                                                                                                                                                                                         | I    | 34, 35                   | 2       |
| IND_P,<br>IND_M         | Differential analog input, Channel D                                                                                                                                                                                                                                                         | I    | 37, 38                   | 2       |
| СМ                      | Outputs the common-mode voltage (0.95 V) that can be used externally to bias the analog input pins.                                                                                                                                                                                          | 0    | 29                       | 1       |
| RESET                   | Serial interface RESET input. The user $\textit{must}$ initialize internal registers through hardware RESET by applying a high-going pulse on this pin or by using software reset option. Refer to SERIAL INTERFACE section. The pin has an internal $100\text{k}\Omega$ pull-down resistor. | I    | 17                       | 1       |
| SCLK                    | Serial interface clock input. The pin has an internal 100-kΩ pull-down resistor.                                                                                                                                                                                                             | I    | 18                       | 1       |
| SDATA                   | Serial interface data input. The pin has an internal 100-kΩ pull-down resistor.                                                                                                                                                                                                              | I    | 19                       | 1       |
| SEN                     | Serial interface enable input. The pin has an internal 100-k $\Omega$ pull-up resistor to DRVDD                                                                                                                                                                                              | I    | 20                       | 1       |
| SDOUT                   | This pin functions as serial interface register readout, when the <b><readout></readout></b> bit is enabled.  When <b><readout></readout></b> = 0, this pin is put in high impedance state.It is a CMOS output pin running off DRVDD supply.                                                 | 0    | 16                       | 1       |
| PDN                     | Power down control pin. The pin has an internal 150-kΩ pull-down resistor to DRGND.                                                                                                                                                                                                          | I    | 21                       | 1       |
| SNRB_1,<br>SNRB_2       | $SNRBoost$ $^{3G}$ control pins. Each pin has an internal 150-k $\Omega$ pull-down resistor to DRGND.                                                                                                                                                                                        | I    | 41, 40                   | 2       |
| DRVDD                   | 1.8 V, digital supply                                                                                                                                                                                                                                                                        | I    | 1, 60, 69, 70            |         |
| CLKOUTP,<br>CLKOUTM     | Differential output clock                                                                                                                                                                                                                                                                    | 0    | 68, 67                   | 2       |
| CHA<0>_P,<br>CHA<0>_M   | Differential output data pair, '0' and D0 multiplexed – Channel A                                                                                                                                                                                                                            | 0    | 5,4 Refer to<br>Figure 9 | 2       |
| CHA<2>_P,<br>CHA<2>_M   | Differential output data D1 and D2 multiplexed, true - Channel A                                                                                                                                                                                                                             | 0    | 7,6                      | 2       |
| CHA<4>_P,<br>CHA<4>_M   | Differential output data D3 and D4 multiplexed, true - Channel A                                                                                                                                                                                                                             | 0    | 9,8                      | 2       |
| CHA<6>_P,<br>CHA<6>_M   | Differential output data D5 and D6 multiplexed, true - Channel A                                                                                                                                                                                                                             | 0    | 11,10                    | 2       |
| CHA<8>_P,<br>CHA<8>_M   | Differential output data D7 and D8 multiplexed, true - Channel A                                                                                                                                                                                                                             | 0    | 13,12                    | 2       |
| CHA<10>_P,<br>CHA<10>_M | Differential output data D9 and D10 multiplexed, true - Channel A                                                                                                                                                                                                                            | 0    | 15,14                    | 2       |
| CHB<0>_P,<br>CHB<0>_M   | Differential output data pair, '0' and D0 multiplexed – Channel B                                                                                                                                                                                                                            | 0    | 72,71                    | 2       |
| CHB<2>_P,<br>CHB<2>_M   | Differential output data D1 and D2 multiplexed, true - Channel B                                                                                                                                                                                                                             | 0    | 74,73                    | 2       |
| CHB<4>_P,<br>CHB<4>_M   | Differential output data D3 and D4 multiplexed, true - Channel B                                                                                                                                                                                                                             | 0    | 76,75                    | 2       |
| CHB<6>_P,<br>CHB<6>_M   | Differential output data D5 and D6 multiplexed, true - Channel B                                                                                                                                                                                                                             | 0    | 78,77                    | 2       |
| CHB<8>_P,<br>CHB<8>_M   | Differential output data D7 and D8 multiplexed, true - Channel B                                                                                                                                                                                                                             | 0    | 80,79                    | 2       |
| CHB<10>_P,<br>CHB<10>_M | Differential output data D9 and D10 multiplexed, true – Channel B                                                                                                                                                                                                                            | 0    | 3,2                      | 2       |
| CHC<0>_P,<br>CHC<0>_M   | Differential output data pair, '0' and D0 multiplexed – Channel C                                                                                                                                                                                                                            | 0    | 55,54                    | 2       |





| TEXAS<br>INSTRUMENTS |  |
|----------------------|--|
|----------------------|--|

| PIN NAME                | DESCRIPTION                                                       |      | PIN    |         |
|-------------------------|-------------------------------------------------------------------|------|--------|---------|
|                         |                                                                   | TYPE | NUMBER | OF PINS |
| CHC<2>_P,<br>CHC<2>_M   | Differential output data D1 and D2 multiplexed, true - Channel C  | 0    | 57,56  | 2       |
| CHC<4>_P,<br>CHC<4>_M   | Differential output data D3 and D4 multiplexed, true - Channel C  | 0    | 59,58  | 2       |
| CHC<6>_P,<br>CHC<6>_M   | Differential output data D5 and D6 multiplexed, true - Channel C  | 0    | 62,61  | 2       |
| CHC<8>_P,<br>CHC<8>_M   | Differential output data D7 and D8 multiplexed, true - Channel C  | 0    | 64,63  | 2       |
| CHC<10>_P,<br>CHC<10>_M | Differential output data D9 and D10 multiplexed, true - Channel C | 0    | 66,65  | 2       |
| CHD<0>_P,<br>CHD<0>_M   | Differential output data pair, '0' and D0 multiplexed – Channel D | 0    | 43,42  | 2       |
| CHD<2>_P,<br>CHD<2>_M   | Differential output data D1 and D2 multiplexed, true - Channel D  | 0    | 45,44  | 2       |
| CHD<4>_P,<br>CHD<4>_M   | Differential output data D3 and D4 multiplexed, true - Channel D  | 0    | 47,46  | 2       |
| CHD<6>_P,<br>CHD<6>_M   | Differential output data D5 and D6 multiplexed, true - Channel D  | 0    | 49,48  | 2       |
| CHD<8>_P,<br>CHD<8>_M   | Differential output data D7 and D8 multiplexed, true - Channel D  | 0    | 51,50  | 2       |
| CHD<10>_P,<br>CHD<10>_M | Differential output data D9 and D10 multiplexed, true - Channel D | 0    | 53,52  | 2       |
| PAD                     | MUST be connected to ground.                                      |      |        |         |



## PIN CONFIGURATION (CMOS INTERFACE)



## PIN ASSIGNMENTS (CMOS MODE)

| PIN NAME        | DESCRIPTION                          | PIN  |                               | NUMBER  |
|-----------------|--------------------------------------|------|-------------------------------|---------|
|                 |                                      | TYPE | NUMBER                        | OF PINS |
| AVDD            | 1.8 V, analog power supply           | I    | 22, 25, 28, 30,<br>33, 36, 39 | 7       |
| CLKP,<br>CLKM   | Differential clock input             | I    | 31, 32                        | 2       |
| INA_P,<br>INA_M | Differential analog input, Channel A | I    | 23, 24                        | 2       |
| INB_P,<br>INB_M | Differential analog input, Channel B | I    | 26, 27                        | 2       |



| AD330C40          |             |     |            |
|-------------------|-------------|-----|------------|
| SLAS689 -MAY 2010 |             |     | www.ti.com |
| PIN NAME          | DESCRIPTION | PIN | NUMBER     |
| PINNAME           | DESCRIPTION |     |            |

| PIN NAME             | DESCRIPTION                                                                                                                                                                                                                                                                            | PIN  |                       | NUMBER  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|---------|
|                      |                                                                                                                                                                                                                                                                                        | TYPE | NUMBER                | OF PINS |
| INC_P,<br>INC_M      | Differential analog input, Channel C                                                                                                                                                                                                                                                   | I    | 34, 35                | 2       |
| IND_P,<br>IND_M      | Differential analog input, Channel D                                                                                                                                                                                                                                                   | I    | 37, 38                | 2       |
| CM                   | Outputs the common-mode voltage (0.95 V) that can be used externally to bias the analog input pins.                                                                                                                                                                                    | 0    | 29                    | 1       |
| RESET                | Serial interface RESET input. The user $\textit{must}$ initialize internal registers through hardware RESET by applying a high-going pulse on this pin or by using software reset option. Refer to SERIAL INTERFACE section. The pin has an internal 100k $\Omega$ pull-down resistor. | I    | 17                    | 1       |
| SCLK                 | Serial interface clock input. The pin has an internal 100-kΩ pull-down resistor.                                                                                                                                                                                                       | I    | 18                    | 1       |
| SDATA                | Serial interface data input. The pin has an internal 100-kΩ pull-down resistor.                                                                                                                                                                                                        | I    | 19                    | 1       |
| SEN                  | Serial interface enable input. The pin has an internal 100-k $\Omega$ pull-up resistor to DRVDD                                                                                                                                                                                        | I    | 20                    | 1       |
| SDOUT                | This pin functions as serial interface register readout, when the <b><readout></readout></b> bit is enabled.  When <b><readout></readout></b> = 0, this pin is put in high impedance state.It is a CMOS output pin running off DRVDD supply.                                           | 0    | 16                    | 1       |
| PDN                  | Power down control pin. The pin has an internal 150-k $\Omega$ pull-down resistor to DRGND.                                                                                                                                                                                            | I    | 21                    | 1       |
| SNRB_1,<br>SNRB_2    | $SNRBoost$ $^{3G}$ control pins. Each pin has an internal 150-k $\Omega$ pull-down resistor to DRGND.                                                                                                                                                                                  | I    | 41, 40                | 2       |
| CLKOUT               | CMOS output clock                                                                                                                                                                                                                                                                      | 0    | 68                    |         |
| CHA_D0 to<br>CHA_D10 | Channel A ADC output data bits, CMOS levels                                                                                                                                                                                                                                            | 0    | Refer to<br>Figure 10 | 11      |
| CHB_D0 to<br>CHB_D10 | Channel B ADC output data bits, CMOS levels                                                                                                                                                                                                                                            | 0    |                       | 11      |
| CHC_D0 to<br>CHC_D10 | Channel C ADC output data bits, CMOS levels                                                                                                                                                                                                                                            | 0    |                       | 11      |
| CHD_D0 to<br>CHD_D10 | Channel D ADC output data bits, CMOS levels                                                                                                                                                                                                                                            | 0    |                       | 11      |
| DRVDD                | 1.8 V, digital supply                                                                                                                                                                                                                                                                  | I    | 1,60, 69, 70          |         |
| DNC                  | Do not connect                                                                                                                                                                                                                                                                         |      | 4, 42, 54, 67,<br>71  | 5       |
| PAD                  | MUST be connected to ground.                                                                                                                                                                                                                                                           |      |                       |         |

Texas Instruments



## TYPICAL CHARACTERISTICS

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)



## FFT FOR 170-MHz INPUT SIGNAL



Figure 10.

#### FFT FOR 270-MHz INPUT SIGNAL



Figure 11.

SLAS689 -MAY 2010 www.ti.com



## TYPICAL CHARACTERISTICS (continued)

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

#### FFT FOR TWO-TONE INPUT SIGNAL 0 Each Tone at -7dBFS -10 Fin1 = 185MHzFin2 = 190MHz -20 Two-Tone IMD = 83.3dBFS SFDR = 89.1dBFS -30 -40 Amplitude (dB) -50 -60 -70 -80 -90 -100-110-120 10 20 30 50 60 70 80 90 0 40 100 Frequency (MHz)

#### FFT FOR TWO-TONE INPUT SIGNAL



Figure 13.

## FFT WITH SNRBoost <sup>3G</sup> ENABLED, 60-MHz BANDWIDTH

Figure 12.



FFT WITH SNRBoost <sup>3G</sup> ENABLED, 60-MHz BANDWIDTH



Figure 15.



## TYPICAL CHARACTERISTICS (continued)

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

## FFT WITH SNRBoost <sup>3G</sup> ENABLED, 40-MHz BANDWIDTH



#### FFT WITH SNRBoost <sup>3G</sup> ENABLED, 40-MHz BANDWIDTH



Figure 17.

## FFT WITH SNRBoost <sup>3G</sup> ENABLED, 30-MHz BANDWIDTH



FFT WITH SNRBoost <sup>3G</sup> ENABLED, 30-MHz BANDWIDTH



Figure 19.

SLAS689 -MAY 2010 www.ti.com



## **TYPICAL CHARACTERISTICS (continued)**

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

## FFT WITH SNRBoost <sup>3G</sup> ENABLED, 20-MHz BANDWIDTH



FFT WITH SNRBoost <sup>3G</sup> ENABLED, 20-MHz BANDWIDTH



Figure 21.

## TIME DOMAIN WAVEFORM OF UNWRAP SIGNAL, SNRBoost <sup>3G</sup> DISABLED



#### TIME DOMAIN WAVEFORM OF UNWRAP SIGNAL, SNRBoost <sup>3G</sup> ENABLED



Figure 23.

Submit Documentation Feedback



## TYPICAL CHARACTERISTICS (continued)

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)



SLAS689 -MAY 2010 www.ti.com

# TEXAS INSTRUMENTS

## TYPICAL CHARACTERISTICS (continued)

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

## PERFORMANCE ACROSS INPUT AMPLITUDE WITH SNRBoost <sup>3G</sup> DISABLED



Figure 28.

## PERFORMANCE ACROSS INPUT AMPLITUDE WITH SNRBoost <sup>3G</sup> ENABLED, 60-MHz BANDWIDTH



Figure 29.



#### **TYPICAL CHARACTERISTICS (continued)**

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

#### PERFORMANCE ACROSS INPUT AMPLITUDE WITH SNRBoost 3G DISABLED



Figure 30.

#### PERFORMANCE ACROSS INPUT AMPLITUDE WITH SNRBoost <sup>3G</sup> ENABLED, 60-MHz BANDWIDTH



Figure 31.

# TEXAS INSTRUMENTS

#### TYPICAL CHARACTERISTICS (continued)

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

# PERFORMANCE vs INPUT COMMON-MODE VOLTAGE



Figure 32.

# PERFORMANCE vs

#### **INPUT COMMON-MODE VOLTAGE** 90 67 FIN = 150MHz88 66.9 86 66.8 66.7 84 SFDR 82 66.6 SFDR (dBc) 80 66.5 SNR 78 66.4 76 66.3 66.2 74 72 66.1 0.85 0.95 1.05

Figure 33.

Input Common-Mode Voltage (V)



#### TYPICAL CHARACTERISTICS (continued)

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)



#### PERFORMANCE ACROSS DRVDD SUPPLY VOLTAGE



Figure 36.



#### **TYPICAL CHARACTERISTICS (continued)**

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

#### PERFORMANCE ACROSS DRVDD SUPPLY VOLTAGE (CMOS)



Figure 37.





Figure 39.

SNR vs

Submit Documentation Feedback



#### TYPICAL CHARACTERISTICS (continued)

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)



Figure 40.



Copyright © 2010, Texas Instruments Incorporated



#### **TYPICAL CHARACTERISTICS (continued)**

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)



Frequency of Signal on Input Common-Mode Voltage (MHz)





Submit Documentation Feedback



#### **TYPICAL CHARACTERISTICS (continued)**

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)



Figure 45.



# TEXAS INSTRUMENTS

#### **TYPICAL CHARACTERISTICS (continued)**

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

#### SFDR vs INPUT FREQUENCY AND SAMPLING FREQUENCY



Figure 47. SFDR CONTOUR, 0-dB GAIN

#### SFDR vs INPUT FREQUENCY AND SAMPLING FREQUENCY



Figure 48. SFDR CONTOUR, 6-dB GAIN



### TYPICAL CHARACTERISTICS (continued)

All plots are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5  $V_{PP}$  differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High Perf Mode disabled, 0 dB gain, DDR LVDS output interface, 32k point FFT (unless otherwise noted)

#### SNR vs INPUT FREQUENCY AND SAMPLING FREQUENCY



Figure 49. SNR CONTOUR, 0-dB GAIN

#### SNR vs INPUT FREQUENCY AND SAMPLING FREQUENCY



Figure 50. SNR CONTOUR, 6-dB GAIN

APPLICATION INFORMATION

Texas

**INSTRUMENTS** 

#### THEORY OF OPERATION

ADS58C48 is a quad channel 11-bit A/D converter with sampling rates up to 200 MSPS.

At every rising edge of the input clock, the analog input signal of each channel is sampled simultaneously. The sampled signal in each channel is converted by a pipeline of low resolution stages. In each stage, the sampled and held signal is converted by a high speed, low resolution flash sub-ADC. The difference (residue) between the stage input and its quantized equivalent is gained and propagates to the next stage. At every clock, each succeeding stage resolves the sampled input with greater accuracy. The digital outputs from all stages are combined in a digital correction logic block and processed digitally to create the final code, after a data latency of 10 clock cycles.

The digital output is available as either DDR LVDS or parallel CMOS and coded in either straight offset binary or binary 2s complement format.

#### **ANALOG INPUT**

The analog input consists of a switched-capacitor based differential sample and hold architecture. This differential topology results in very good AC performance even for high input frequencies at high sampling rates. The INP and INM pins have to be externally biased around a common-mode voltage of 0.95 V, available on VCM pin. For a full-scale differential input, each input pin INP, INM has to swing symmetrically between VCM + 0.5 V and VCM - 0.5 V, resulting in a 2-Vpp differential input swing.

The input sampling circuit has a high 3-dB bandwidth that extends up to 550 MHz (measured from the input pins to the sampled voltage).



Figure 51. Analog Input Circuit

#### **Drive Circuit Requirements**

For optimum performance, the analog inputs must be driven differentially. This improves the common-mode noise immunity and even order harmonic rejection. A 5- $\Omega$  to 15- $\Omega$  resistor in series with each input pin is recommended to damp out ringing caused by package parasitic.

SFDR performance can be limited due to several reasons - the effect of sampling glitches (described below), non-linearity of the sampling circuit and non-linearity of the quantizer that follows the sampling circuit.

Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated



Depending on the input frequency, sample rate AND input amplitude, one of these plays a dominant part in limiting performance.

At very high input frequencies (> about 300 MHz), SFDR is determined largely by the device's sampling circuit non-linearity. At low input amplitudes, the quantizer non-linearity usually limits performance.

Glitches are caused by the opening and closing of the sampling switches. The driving circuit should present a low source impedance to absorb these glitches. Otherwise, this could limit performance, mainly at low input frequencies (up to about 200 MHz). It is also necessary to present low impedance (< 50  $\Omega$ ) for the common mode switching currents. This can be achieved by using two resistors from each input terminated to the common mode voltage (VCM).

The device includes an internal R-C filter from each input to ground. The purpose of this filter is to absorb the sampling glitches inside the device itself. The cut-off frequency of the R-C filter involves a trade-off.

A lower cut-off frequency (larger C) absorbs glitches better, but it reduces the input bandwidth. On the other hand, with a higher cut-off frequency (smaller C), bandwidth support is maximized. But now, the sampling glitches need to be supplied by the external drive circuit. This has limitations due to the presence of the package bond-wire inductance.

In ADS58C48, the R-C component values have been optimized while supporting high input bandwidth (up to 550 MHz). However, in applications with input frequencies up to 200 - 300 MHz, the filtering of the glitches can be improved further using an external R-C-R filter (as shown in Figure 54 and Figure 55).

In addition to the above, the drive circuit may have to be designed to provide a low insertion loss over the desired frequency range and matched impedance to the source. While doing this, the ADC input impedance must be considered. Figure 52 and Figure 53 show the impedance (Zin = Rin | Cin) looking into the ADC input pins.



Figure 52. ADC Analog Input Resistance (Rin) Across Frequency



Figure 53. ADC Analog Input Capacitance (Cin) Across Frequency

#### **Driving Circuit**

Two example driving circuit configurations are shown in Figure 54 and Figure 55, one optimized for low bandwidth (low input frequencies) and the other one for high bandwidth to support higher input frequencies.

Note that both the drive circuits have been terminated by 50  $\Omega$  near the ADC side. The termination is accomplished by a 25-Ω resistor from each input to the 1.5-V common-mode (VCM) from the device. This allows the analog inputs to be biased around the required common-mode voltage.



The mismatch in the transformer parasitic capacitance (between the windings) results in degraded even-order harmonic performance. Connecting two identical RF transformers back to back helps minimize this mismatch and good performance is obtained for high frequency input signals. An additional termination resistor pair may be required between the two transformers as shown in the figures. The center point of this termination is connected to ground to improve the balance between the P and M sides. The values of the terminations between the transformers and on the secondary side have to be chosen to get an effective 50  $\Omega$  (in the case of 50- $\Omega$  source impedance).



Figure 54. Drive Circuit with Low Bandwidth (For low input frequencies)



Figure 55. Drive Circuit with High Bandwidth (For high input frequencies)

All these examples show 1:1 transformers being used with a  $50-\Omega$  source. As explained in the *Drive Circuit Requirements*, this helps to present a low source impedance to absorb the sampling glitches. With a 1:4 transformer, the source impedance will be  $200~\Omega$ . The higher impedance can lead to degradation in performance, compared to the case with 1:1 transformers.

For applications where only a band of frequencies are used, the drive circuit can be tuned to present a low impedance for the sampling glitches. Figure 56 shows an example with 1:4 transformer, tuned for a band around 150 MHz.



Figure 56. Drive Circuit with 1:4 Transformer

48



#### INPUT COMMON-MODE

To ensure a low-noise, common-mode reference, the VCM pin is filtered with a 0.1-μF low-inductance capacitor connected to ground. The VCM pin is designed to directly bias the ADC inputs (refer to Figure 54 to Figure 56). Each ADC input pin sinks a common-mode current of approximately 0.8 μA per MSPS of clock frequency.

When a differential amplifier is used to drive the ADC (with dc-coupling), ensure that the output common-mode of the amplifier is within the acceptable input common-mode range of the ADC inputs (Vcm ± 50mV).

#### **CLOCK INPUT**

The clock inputs of ADS58C48 can be driven differentially (sine, LVPECL or LVDS) or single-ended (LVCMOS), with little or no difference in performance between them. The common-mode voltage of the clock inputs is set to VCM using internal 5-k $\Omega$  resistors. This allows using transformer-coupled drive circuits for sine wave clock or ac-coupling for LVPECL, LVDS clock sources



Figure 57. Internal Clock Buffer

Single-ended CMOS clock can be ac-coupled to the CLKP input, with CLKM connected to ground with a 0.1-µF capacitor, as shown in Figure 59. For best performance, the clock inputs have to be driven differentially, reducing susceptibility to common-mode noise. For high input frequency sampling, it is recommended to use a clock source with very low jitter. Band-pass filtering of the clock source can help reduce the effect of jitter. There is no change in performance with a non-50% duty cycle clock input.





Figure 58. Differential Clock Driving Circuit



Figure 59. Single-Ended Clock Driving Circuit



# DIGITAL FUNCTIONS

The device has several useful digital functions such as test patterns, gain, offset correction and SNRBoost. These can be controlled using two control bits **<DIGITAL MODE 1>** and **<DIGITAL MODE 2>** as per Table 8.

**Table 8. Digital Functions Control Bits** 

| DIGITAL FUNCTION                                   | <digital 1="" mode=""></digital> | <digital 2="" mode=""></digital> | DESCRIPTION                                                                                                                                         |
|----------------------------------------------------|----------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| All digital functions disabled                     | 0                                | 0                                | -                                                                                                                                                   |
| Only SNRBoost <sup>3G</sup> enabled                | 0                                | 1                                | Set register bit <snrboost ch="" on="" x=""> OR use the SNRB pins<sup>(1)</sup></snrboost>                                                          |
| Test patterns, gain and offset correction disabled |                                  |                                  | _                                                                                                                                                   |
| SNRBoost <sup>3G</sup><br>enabled                  | 1                                | Х                                | To turn ON SNRBoost <sup>3G</sup> , set register bit <snrboost ch="" on="" x=""> OR use the SNRB pins <sup>(1)</sup></snrboost>                     |
| Test patterns enabled                              |                                  |                                  | Use register bits <test ch="" patterns="" x=""> to select required pattern</test>                                                                   |
| Gain enabled                                       |                                  |                                  | Device is in 0 dB gain mode, use bits <gain> to choose other gain settings (2)</gain>                                                               |
| Offset correction enabled                          |                                  |                                  | Use <en corr="" offset=""> to turn ON the offset correction. Use <offset constant="" corr="" time=""> to choose the time constant (3)</offset></en> |

<sup>(1)</sup> Refer to section SNR ENHANCEMENT USING SNRBOOST

<sup>(2)</sup> Refer to section GAIN FOR SFDR/SNR TRADE-OFF

<sup>(3)</sup> Refer to section OFFSET CORRECTION



### SNR ENHANCEMENT USING SNRBoost 3G

SNRBoost <sup>3G</sup> technology makes it possible to overcome SNR limitations due to quantization noise. Using SNRBoost <sup>3G</sup>, enhanced SNR can be obtained for any bandwidth (less than Nyquist or Fs/2). The SNR improvement is achieved without affecting the default harmonic performance.

ADS58C48 uses 3rd generation SNRBoost technology (SNRBoost <sup>3G</sup>) to achieve SNR enhancement over very wide bandwidths (up to 60MHz). When SNRBoost <sup>3G</sup> is enabled, the noise floor in the spectrum acquires a typical bath-tub shape. The special feature of SNRBoost <sup>3G</sup> is the nearly flat noise floor within the entire band of the bath-tub.

The position of the center of the bath-tub and its bandwidth are programmable. The available bandwidths are 60 MHz, 40 MHz, 30 MHz and 20 MHz. Several center frequency options are available for each bandwidth.

ADS58C48 includes 55 pre-programmed combinations of center frequency and bandwidth. Any one of these combinations can be selected by programming the register bits **<Ch SNRBoost Filter #>**. Each channel can be programmed with independent center frequency and bandwidths.

One of the characteristics of SNRBoost <sup>3G</sup> is that the bandwidth scales with the sampling frequency. 60-MHz and 40-MHz bandwidths are achieved at sampling rate of 184 MHz; at higher sample rates, even higher bandwidths are possible .

The lower bandwidths 30 MHz and 20 MHz are achieved at sample rate of 200 MHz; at lower sample rates, the achieved bandwidth will be lower. Table 10 shows all combinations of center frequency for each bandwidth, specified as fraction of the sample rate.

By positioning the bath-tub within the desired signal band, SNR improvement can be achieved. Note that as the bandwidth is increased, the amount of SNR improvement reduces.

After reset, the SNRBoost function is disabled.

### Table 9. SNRBoost <sup>3G</sup> Control Using SNRB Pins

| VOLTAGE<br>APPLIED ON SNRB<br>PINS | SNRB_1                                    | SNRB_2                                    |
|------------------------------------|-------------------------------------------|-------------------------------------------|
| LOW                                | SNRBoost 3G mode OFF for channels C and D | SNRBoost 3G mode OFF for channels A and B |
| HIGH                               | SNRBoost 3G mode ON for channels C and D  | SNRBoost 3G mode ON for channels A and B  |

To use SNRBoost <sup>3G</sup> with SNRB pins follow the exact sequence below:

#### Select and enable the SNRBoost 3G Filter

- 1. First, disable bits <DIGITAL MODE 1> and <DIGITAL MODE 2> (= 0)
- 2. Next, select the appropriate SNRBoost <sup>3G</sup> filter using register bits <Ch SNRBoost Filter #>.
- 3. Finally, set bit <DIGITAL MODE 2> (= 1)

#### Turn On/OFF SNRBoost 3G

1. Use the SNRB1 and SNRB2 pins to dynamically turn on/off the SNRBoost <sup>3G</sup> for each pair of channels.

To use SNRBoost <sup>3G</sup> without using SNRB pins follow the exact sequence below:

#### Select and enable the SNRBoost 3G Filter

- 1. First, disable bits <DIGITAL MODE 1> and <DIGITAL MODE 2> (= 0)
- 2. Next, select the appropriate SNRBoost filter using register bits <Ch SNRBoost Filter #>.
- 3. Finally, set bit <DIGITAL MODE 2> (= 1)
- 4. Set the SNRB pin over-ride bit <OVERRIDE SNRB pins>

#### Turn On/OFF SNRBoost 3G

1. Turn ON and OFF the SNRBoost <sup>3G</sup> for each channel using the register bits <SNRBoost CH A ON>, <SNRBoost CH B ON>, <SNRBoost CH C ON> and <SNRBoost CH D ON>

52 Submit Do



www.ti.com SLAS689

#### **NOTE**

To use a different SNRBoost <sup>3G</sup> filter, it is required to follow all the above steps in the exact order specified. Not following the order can result in incorrect operation of SNRBoost <sup>3G</sup> filter.

To just turn on and off the filter without changing the filter #, simply follow the steps under Turn On/OFF SNRBoost  $^{3G}$ .

Table 10. Complete List of SNRBoost <sup>3G</sup> Modes (Fs = Sampling frequency in MSPS)

| Sampling frequency in wises) |                                   |                                                   |  |  |  |  |  |  |  |  |
|------------------------------|-----------------------------------|---------------------------------------------------|--|--|--|--|--|--|--|--|
| SNRBoost<br>FILTER #         | BANDWIDTH OF THE<br>BATH-TUB, MHz | CENTER<br>FREQUENCY<br>OF THE<br>BATH-TUB,<br>MHz |  |  |  |  |  |  |  |  |
| 0                            | 25 x (Fs/200)                     | 15 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 1                            | 20 x (Fs/200)                     | 30 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 2                            | 20 x (Fs/200)                     | 35 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 3                            | 20 x (Fs/200)                     | 42 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 4                            | 20 x (Fs/200)                     | 50 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 5                            | 20 x (Fs/200)                     | 58 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 6                            | 20 x (Fs/200)                     | 65 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 7                            | 20 x (Fs/200)                     | 75 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 8                            | 20 x (Fs/200)                     | 85 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 9                            | 25 x (Fs/200)                     | 87.5 x (Fs/200)                                   |  |  |  |  |  |  |  |  |
| 10                           | 25 x (Fs/200)                     | 15 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 11                           | 20 x (Fs/200)                     | 25 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 12                           | 20 x (Fs/200)                     | 35 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 13                           | 20 x (Fs/200)                     | 42 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 14                           | 20 x (Fs/200)                     | 50 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 15                           | 20 x (Fs/200)                     | 58 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 16                           | 20 x (Fs/200)                     | 65 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 17                           | 20 x (Fs/200)                     | 75 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 18                           | 25 x (Fs/200)                     | 82.5 x (Fs/200)                                   |  |  |  |  |  |  |  |  |
| 19                           | 25 x (Fs/200)                     | 87.5 x (Fs/200)                                   |  |  |  |  |  |  |  |  |
| 20                           | 25 x (Fs/200)                     | 15 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 21                           | 30 x (Fs/200)                     | 30 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 22                           | 30 x (Fs/200)                     | 35 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 23                           | 30 x (Fs/200)                     | 45 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 24                           | 30 x (Fs/200)                     | 55 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 25                           | 30 x (Fs/200)                     | 65 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 26                           | 30 x (Fs/200)                     | 70 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 27                           | 30 x (Fs/200)                     | 80 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 28                           | 30 x (Fs/200)                     | 85 x (Fs/200)                                     |  |  |  |  |  |  |  |  |
| 29                           | 25 x (Fs/200)                     | 87.5 x (Fs/200)                                   |  |  |  |  |  |  |  |  |
| 30                           | 40 x (Fs/184)                     | 46 x (Fs/184)                                     |  |  |  |  |  |  |  |  |
| 31                           | 40 x (Fs/184)                     | 72 x (Fs/184)                                     |  |  |  |  |  |  |  |  |
| 32                           | 40 x (Fs/184)                     | 20 x (Fs/184)                                     |  |  |  |  |  |  |  |  |
| 33                           | 40 x (Fs/184)                     | 40 x (Fs/184)                                     |  |  |  |  |  |  |  |  |
| 34                           | 40 x (Fs/184)                     | 39.5 x (Fs/184)                                   |  |  |  |  |  |  |  |  |



Table 10. Complete List of SNRBoost <sup>3G</sup> Modes (Fs = Sampling frequency in MSPS) (continued)

| SNRBoost<br>FILTER # | BANDWIDTH OF THE<br>BATH-TUB, MHz | CENTER<br>FREQUENCY<br>OF THE<br>BATH-TUB,<br>MHz |
|----------------------|-----------------------------------|---------------------------------------------------|
| 35                   | 40 x (Fs/184)                     | 33.5 x (Fs/184)                                   |
| 36                   | 40 x (Fs/184)                     | 27 x (Fs/184)                                     |
| 37                   | 40 x (Fs/184)                     | 53 x (Fs/184)                                     |
| 38                   | 40 x (Fs/184)                     | 59 x (Fs/184)                                     |
| 39                   | 40 x (Fs/184)                     | 65.5 x (Fs/184)                                   |
| 40                   | 60 x (Fs/184)                     | 46 x (Fs/184)                                     |
| 41                   | 60 x (Fs/184)                     | 46 x (Fs/184)                                     |
| 42                   | 60 x (Fs/184)                     | 30 x (Fs/184)                                     |
| 43                   | 60 x (Fs/184)                     | 30 x (Fs/184)                                     |
| 44                   | 60 x (Fs/184)                     | 62 x (Fs/184)                                     |
| 45                   | 60 x (Fs/184)                     | 62 x (Fs/184)                                     |
| 46                   | 60 x (Fs/184)                     | 40.5 x (Fs/184)                                   |
| 47                   | 60 x (Fs/184)                     | 40.5 x (Fs/184)                                   |
| 48                   | 60 x (Fs/184)                     | 37 x (Fs/184)                                     |
| 49                   | 60 x (Fs/184)                     | 37 x (Fs/184)                                     |
| 50                   | 60 x (Fs/184)                     | 53 x (Fs/184)                                     |
| 51                   | 60 x (Fs/184)                     | 50 x (Fs/184)                                     |
| 52                   | 60 x (Fs/184)                     | 54 x (Fs/184)                                     |
| 53                   | 58 x (Fs/184)                     | 58 x (Fs/184)                                     |
| 54                   | 60 x (Fs/184)                     | 62 x (Fs/184)                                     |



#### **GAIN FOR SFDR/SNR TRADE-OFF**

ADS58C48 includes gain settings that can be used to get improved SFDR performance. The gain is programmable from 0 dB to 6 dB (in 0.5 dB steps) using the <GAIN> register bits. For each gain setting, the analog input full-scale range scales proportionally, as shown in Table 11.

The SFDR improvement is achieved at the expense of SNR; for each gain setting, the SNR degrades about 0.5 -1dB. The SNR degradation is less at high input frequencies. As a result, the fine gain is very useful at high input frequencies as the SFDR improvement is significant with marginal degradation in SNR. So, the fine gain can be used to trade-off between SFDR and SNR.

After a reset, the gain function is disabled. To use fine gain:

- First, program the bits <DIGITAL MODE 1> and <DIGITAL MODE 2> as per the table above to enable the gain function.
- This enables gain and puts device in 0 dB gain mode.
- For other gain settings, program the <GAIN> register bits.

**Table 11. Full-Scale Range Across Gains** 

| GAIN, dB | ТҮРЕ                | FULL-SCALE,<br>V <sub>PP</sub> |
|----------|---------------------|--------------------------------|
| 0        | Default after reset | 2                              |
| 1        |                     | 1.78                           |
| 2        | -                   | 1.59                           |
| 3        | Drogrammahla gain   | 1.42                           |
| 4        | Programmable gain   | 1.26                           |
| 5        |                     | 1.12                           |
| 6        |                     | 1.00                           |



#### **OFFSET CORRECTION**

ADS58C48 has an internal offset correction algorithm that estimates and corrects dc offset up to ±10 mV. The correction can be enabled using the serial register bit <EN OFFSET CORR>. Once enabled, the algorithm estimates the channel offset and applies the correction every clock cycle. The time constant of the correction loop is a function of the sampling clock frequency. The time constant can be controlled using register bits <OFFSET CORR TIME CONSTANT> as described in Table 12.

After the offset is estimated, the correction can be frozen by setting <FREEZE OFFSET CORR > = 1. Once frozen, the last estimated value is used for offset correction every clock cycle. Note that offset correction is disabled by default after reset.

After a reset, the offset correction is disabled. To use offset correction:

- First, program the bits <DIGITAL MODE 1> and <DIGITAL MODE 2> as per the table above to enable the
  correction.
- Then set <EN OFFSET CORR> to 1 and program the required time constant.

**Table 12. Time Constant of Offset Correction Algorithm** 

| OFFSET CORR | TIME CONSTANT (Number of clock cycles) | TIME CONSTANT, TC <sub>CLK</sub> x 1/fs(sec) <sup>(1)</sup> |
|-------------|----------------------------------------|-------------------------------------------------------------|
| 0000        | 1M                                     | 5.2 ms                                                      |
| 0001        | 2M                                     | 10.5 ms                                                     |
| 0010        | 4M                                     | 21 ms                                                       |
| 0011        | 8M                                     | 42 ms                                                       |
| 0100        | 16M                                    | 84 ms                                                       |
| 0101        | 32M                                    | 167.8 ms                                                    |
| 0110        | 64M                                    | 335.5 ms                                                    |
| 0111        | 128M                                   | 671 ms                                                      |
| 1000        | 256M                                   | 1.34 s                                                      |
| 1001        | 512M                                   | 2.7 s                                                       |
| 1010        | 1G                                     | 5.4 s                                                       |
| 1011        | 2G                                     | 10.7 s                                                      |
| 1100        | Reserved                               | _                                                           |
| 1101        | Reserved                               | _                                                           |
| 1110        | Reserved                               | _                                                           |
| 1111        | Reserved                               | -                                                           |

<sup>(1)</sup> Sampling frequency, Fs = 200 MSPS



# DIGITAL OUTPUT INFORMATION

ADS58C48 provides 11-bit digital data for each channel and a common output clock synchronized with the data.

#### **Output Interface**

www.ti.com

Two output interface options are available – Double Data Rate (DDR) LVDS and parallel CMOS. They can be selected using the serial interface register bit <LVDS CMOS>.

#### **DDR LVDS Outputs**

In this mode, the data bits and clock are output using Low Voltage Differential Signal (LVDS) levels. Two data bits are multiplexed and output on each LVDS differential pair.



Figure 60. DDR LVDS Interface

S0442-01



Figure 61. DDR LVDS Interface Timing Diagram

#### LVDS Output Data and Clock Buffers

The equivalent circuit of each LVDS output buffer is shown in Figure 62. After reset, the buffer presents an output impedance of 100  $\Omega$  to match with the external 100- $\Omega$  termination.

The Vdiff voltage is nominally 350 mV, resulting in an output swing of  $\pm 350$  mV with  $100-\Omega$  external termination. The Vdiff voltage is programmable using the register bits <LVDS SWING> from  $\pm 125$  mV to  $\pm 570$  mV.

Additionally, a mode exists to double the strength of the LVDS buffer to support  $50-\Omega$  differential termination. This can be used when the output LVDS signal is routed to two separate receiver chips, each using a  $100-\Omega$  termination. The mode can be enabled using register bits <LVDS DATA STRENGTH> and <LVDS CLKOUT STRENGTH> for data and output clock buffers respectively.

The buffer output impedance behaves like a source-side series termination. By absorbing reflections from the receiver end, it helps to improve signal integrity.





Figure 62. LVDS Buffer Equivalent Circuit



Figure 63. LVDS Strength Doubling - Example Application



#### **Parallel CMOS Interface**

In the CMOS mode, each data bit is output on separate pin as CMOS voltage level, every clock cycle. The rising edge of the output clock CLKOUT can be used to latch data in the receiver.

Switching noise (caused by CMOS output data transitions) can couple into the analog inputs and degrade the SNR. The coupling and SNR degradation increases as the output buffer drive is made stronger. To minimize this, the CMOS output buffers are designed with controlled drive strength. The default drive strength ensures wide data stable window provided the data outputs have minimal load capacitance. It is recommended to use short traces (1 to 2 inches) terminated with not more than 5-pF load capacitance.

For sampling frequencies greater than 150 MSPS, it is recommended to use an external clock to capture data. The delay from input clock to output data and the data valid times are specified for the higher sampling frequencies. These timings can be used to delay the input clock appropriately and use it to capture the data.



Figure 64. CMOS Interface

0



www.ti.com SLAS689 -MAY 2010



Figure 65. Data Capture with CMOS Interface

#### **CMOS Interface Power Dissipation**

With CMOS outputs, the DRVDD current scales with the sampling frequency and the load capacitance on every output pin. The maximum DRVDD current occurs when each output bit toggles between 0 and 1 every clock cycle. In actual applications, this condition is unlikely to occur. The actual DRVDD current would be determined by the average number of output bits switching, which is a function of the sampling frequency and the nature of the analog input signal.

Digital current due to CMOS output switching =  $C_L \times DRVDD \times (N \times F_{AVG})$ , where  $C_L$  = load capacitance,  $N \times F_{AVG}$  = average number of output bits switching.

#### **Output Data Format**

Two output data formats are supported – 2s complement and offset binary. They can be selected using the serial interface register bit <DATA FORMAT CHx>.

In the event of an input voltage overdrive, the digital outputs go to the appropriate full scale level. For a positive overdrive, the output code is 0x7FF in offset binary output format, and 0x3FF in 2s complement output format. For a negative input overdrive, the output code is 0x0000 in offset binary output format and 0x400 in 2s complement output format.

# TEXAS INSTRUMENTS

#### **BOARD DESIGN CONSIDERATIONS**

For EVM board information, refer to the ADS58C48 EVM User's Guide (SLAU313).

#### Grounding

A single ground plane is sufficient to give good performance, provided the analog, digital, and clock sections of the board are cleanly partitioned. See the EVM User's Guide (SLAU313) for details on layout and grounding.

#### **Exposed Pad**

In addition to providing a path for heat dissipation, the pad is also electrically connected to analog and digital ground internally. So, it is necessary to solder the exposed pad to the ground plane for best thermal and electrical performance. For detailed information, see application notes.

#### **DEFINITION OF SPECIFICATIONS**

**Analog Bandwidth** – The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low-frequency value.

**Aperture Delay** – The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs. This delay is different across channels. The maximum variation is specified as aperture delay variation (channel-to-channel).

Aperture Uncertainty (Jitter) - The sample-to-sample variation in aperture delay.

Clock Pulse Width/Duty Cycle – The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle.

**Maximum Conversion Rate** – The maximum sampling rate at which specified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted.

Minimum Conversion Rate - The minimum sampling rate at which the ADC functions.

**Differential Nonlinearity (DNL)** – An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of LSBs.

**Integral Nonlinearity (INL)** – The INL is the deviation of the ADC transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs.

**Gain Error** – Gain error is the deviation of the ADC actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range. Gain error has two components: error as a result of reference inaccuracy and error as a result of the channel. Both errors are specified independently as  $E_{GREF}$  and  $E_{GCHAN}$ .

To a first-order approximation, the total gain error is  $E_{TOTAL} \sim E_{GREF} + E_{GCHAN}$ .

For example, if  $E_{TOTAL} = \pm 0.5\%$ , the full-scale input varies from  $(1 - 0.5/100) \times FS_{ideal}$  to  $(1 + 0.5/100) \times FS_{ideal}$ 

**Offset Error** – The offset error is the difference, given in number of LSBs, between the ADC actual average idle channel output code and the ideal average idle channel output code. This quantity is often mapped into millivolts.

**Temperature Drift** – The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from  $T_{MIN}$  to  $T_{MAX}$ . It is calculated by dividing the maximum deviation of the parameter across the  $T_{MIN}$  to  $T_{MAX}$  range by the difference  $T_{MAX} - T_{MIN}$ .

**Signal-to-Noise Ratio** – SNR is the ratio of the power of the fundamental  $(P_S)$  to the noise floor power  $(P_N)$ , excluding the power at dc and the first nine harmonics.

$$SNR = 10Log^{10} \frac{P_S}{P_N}$$
 (1)

SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range.

62

<u>www.ti.com</u> SLAS689 -MAY 2010

**Signal-to-Noise and Distortion (SINAD)** – SINAD is the ratio of the power of the fundamental ( $P_S$ ) to the power of all the other spectral components including noise ( $P_N$ ) and distortion ( $P_D$ ), but excluding dc.

$$SINAD = 10Log^{10} \frac{P_S}{P_N + P_D}$$
 (2)

SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range.

**ADS58C48** 



**Effective Number of Bits (ENOB)** – ENOB is a measure of the converter performance as compared to the theoretical limit based on quantization noise.

$$\mathsf{ENOB} = \frac{\mathsf{SINAD} - 1.76}{6.02} \tag{3}$$

**Total Harmonic Distortion (THD)** – THD is the ratio of the power of the fundamental ( $P_S$ ) to the power of the first nine harmonics ( $P_D$ ).

$$THD = 10Log^{10} \frac{P_S}{P_N}$$
 (4)

THD is typically given in units of dBc (dB to carrier).

**Spurious-Free Dynamic Range (SFDR)** – The ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier).

**Two-Tone Intermodulation Distortion** – IMD3 is the ratio of the power of the fundamental (at frequencies  $f_1$  and  $f_2$ ) to the power of the worst spectral component at either frequency  $2f_1 - f_2$  or  $2f_2 - f_1$ . IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range.

**DC Power-Supply Rejection Ratio (DC PSRR)** – DC PSSR is the ratio of the change in offset error to a change in analog supply voltage. The dc PSRR is typically given in units of mV/V.

**AC Power-Supply Rejection Ratio (AC PSRR)** – AC PSRR is the measure of rejection of variations in the supply voltage by the ADC. If  $\Delta V_{SUP}$  is the change in supply voltage and  $\Delta V_{OUT}$  is the resultant change of the ADC output code (referred to the input), then:

PSRR = 
$$20 \text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{SUP}}}$$
 (Expressed in dBc) (5)

**Voltage Overload Recovery** – The number of clock cycles taken to recover to less than 1% error after an overload on the analog inputs. This is tested by separately applying a sine wave signal with 6 dB positive and negative overload. The deviation of the first few samples after the overload (from the expected values) is noted.

**Common-Mode Rejection Ratio (CMRR)** – CMRR is the measure of rejection of variation in the analog input common-mode by the ADC. If  $\Delta V_{CM\_IN}$  is the change in the common-mode voltage of the input pins and  $\Delta V_{OUT}$  is the resulting change of the ADC output code (referred to the input), then:

CMRR = 
$$20\text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{CM}}}$$
 (Expressed in dBc) (6)

Crosstalk (only for multi-channel ADCs) – This is a measure of the internal coupling of a signal from an adjacent channel into the channel of interest. It is specified separately for coupling from the immediate neighboring channel (near-channel) and for coupling from channel across the package (far-channel). It is usually measured by applying a full-scale signal in the adjacent channel. Crosstalk is the ratio of the power of the coupling signal (as measured at the output of the channel of interest) to the power of the signal applied at the adjacent channel input. It is typically expressed in dBc.



#### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ADS58C48IPFP     | ACTIVE     | HTQFP        | PFP                | 80   | 96             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | ADS58C48I               | Samples |
| ADS58C48IPFPR    | ACTIVE     | HTQFP        | PFP                | 80   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | ADS58C48I               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Oct-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | U     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS58C48IPFPR | HTQFP | PFP                | 80 | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 1.5        | 20.0       | 24.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Oct-2022



#### \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| I | ADS58C48IPFPR | HTQFP        | PFP             | 80   | 1000 | 350.0       | 350.0      | 43.0        |  |



www.ti.com 5-Oct-2022

#### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device       | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|--------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| ADS58C48IPFP | PFP             | HTQFP           | 80   | 96  | 6 x 16               | 150                        | 315    | 135.9     | 7620       | 18.7       | 17.25      | 18.3       |

PFP (S-PQFP-G80)

### PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MS-026

#### PowerPAD is a trademark of Texas Instruments.



#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Analog to Digital Converters - ADC category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

MCP37211-200I/TE AD9235BCPZRL7-40 HT7316ARQZ ADS1100A3IDBVR HI1175JCB HI3-574AJN-5 HI5714/4CB HI5746KCA
HI5766KCAZ HI5766KCBZ ISOSD61TR ES7201 AD7266BSUZ-REEL AD7708BRZ-REEL7 CLM2543IDW CLM2543CDW
MCP3004T-I/SL ADS7853IPWR GP9301BXI-F10K-D1V10-SH GP9301BXI-F10K-N-SH GP9101-F50-C1H1-SW GP9301BXI-F5K-N-SW
GP9101-F10K-N-SW GP9301BXI-F4K-D1V10-SH GP9301BXI-F1K-L5H2-SH LTC2484IDD#TRPBF AD9245BCPZRL7-20 SSP1120
ADS8332IBRGER ADS8168IRHBR HT7705ARWZ ADS9224RIRHBR ADC101S051CIMF AD7779ACPZ-RL AD7714YRUZ-REEL
LTC2447IUHF#PBF AD9235BRUZRL7-20 AD7888ARUZ-REEL AD7606BBSTZ-RL AD7998BRUZ-1REEL AD7276ARMZ-REEL
AD7712ARZ-REEL AD7997BRUZ-1REEL LTC2348ILX-16#PBF AD2S1210BSTZ-RL7 AD7711ARZ-REEL7 AD7865ASZ-1REEL
AD7923BRUZ-REEL AD7495ARZ-REEL7 AD9629BCPZRL7-40