











ADS7950-Q1, ADS7951-Q1, ADS7952-Q1, ADS7953-Q1, ADS7954-Q1 ADS7956-Q1, ADS7957-Q1, ADS7958-Q1, ADS7959-Q1, ADS7960-Q1, ADS7961-Q1

ZHCSCF3A - MAY 2014 - REVISED AUGUST 2014

# ADS79xx-Q1 8 位,10 位和 12 位,1MSPS,4 通道,8 通道, 16 通道,单端,微功耗,串行接口,模数转换器

## 特性

- 符合汽车应用要求
- 具有经 AEC-Q100 测试的下列结果:
  - 器件温度 1 级: -40°C 至 125°C 的环境运行温 度范围
  - 器件人体模型 (HBM) 静电放电 (ESD) 分类等级
  - 器件充电器件模型 (CDM) ESD 分类等级 C4B
- 产品系列:
  - 8 位, 10 位和 12 位分辨率
  - 4 通道、8 通道和 12 通道器件与 16 通道器件 均采用相同封装尺寸
- 1MHz 采样率串行器件
- 模拟电源范围: 2.7V 至 5.25V
- I/O 电源范围: 1.7V 至 5.25V
- 两个软件可选单极、输入范围:
  - (0V至2.5V)或(0V至5V)
- 针对通道选择的自动和手动模式
- 每通道两个可编程警报级别
- 四个独立可配置通用输入输出 (GPIO) 接口
- 典型功率耗散值: 1MSPS 下为 14.5mW (V<sub>(+VA)</sub> =  $5V_{(+VBD)} = 3V$
- 断电电流 (1µA)
- 30 引脚和 38 引脚薄型小外形尺寸 (TSSOP) 封装

## 2 应用范围

- 车载系统
- 电源监控
- 电池供电系统
- 高速、数据采集系统

## 3 说明

ADS79xx-Q1 器件系列由多通道 8 位, 10 位和 12 位 模数转换器 (ADC) 组成。 此器件包括一个基于电容器 的逐次逼近寄存器 (SAR) ADC, 此 ADC 支持固有的 采样保持。 多特性和出色性能使得 ADS79xx-Q1 器件 可用于需要对多条通道进行监控的广泛应用。

ADS79xx-Q1 器件在 2.7V 至 5.25V 的宽模拟电源范 围内运行。由于功耗极低,这些器件非常适合于电池供 电和隔离式电源供电的应用。

4 通道和 8 通道器件采用 30 引脚 TSSOP 封装。 12 通道和 16 通道器件采用 38 引脚 TSSOP 封装。

#### 器件信息(1)

| 器件名称       | 封装         | 封装尺寸                |  |  |
|------------|------------|---------------------|--|--|
| ADS7950-Q1 |            |                     |  |  |
| ADS7951-Q1 |            |                     |  |  |
| ADS7954-Q1 | TSSOP (30) | 7.80mm × 4.40mm     |  |  |
| ADS7958-Q1 |            |                     |  |  |
| ADS7959-Q1 |            |                     |  |  |
| ADS7952-Q1 |            |                     |  |  |
| ADS7953-Q1 |            |                     |  |  |
| ADS7956-Q1 | TSSOP (38) | 9.70mm x 4.40mm     |  |  |
| ADS7957-Q1 | 1330F (30) | 9.70Hill X 4.40Hill |  |  |
| ADS7960-Q1 |            |                     |  |  |
| ADS7961-Q1 |            |                     |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

## 详细方框图







www.ti.com.cn

# 目录

| 1 | 特性1                                                         |    | 8.1 Overview                   | 20 |
|---|-------------------------------------------------------------|----|--------------------------------|----|
| 2 | 应用范围1                                                       |    | 8.2 Functional Block Diagram   | 20 |
| 3 | 说明1                                                         |    | 8.3 Feature Description        | 21 |
| 4 | 修订历史记录 2                                                    |    | 8.4 Device Functional Modes    | 25 |
| 5 | Device Comparison Table                                     |    | 8.5 Digital Output Code        |    |
| 6 | Pin Configurations and Functions                            |    | 8.6 Programming: GPIO          |    |
| 7 | Specifications 5                                            | 9  | Application and Implementation | 40 |
| • | 7.1 Absolute Maximum Ratings                                |    | 9.1 Application Information    | 40 |
|   | 7.2 Handling Ratings                                        |    | 9.2 Typical Applications       |    |
|   | 7.3 Recommended Operating Conditions                        |    | 9.3 Do's and Don'ts            | 42 |
|   | 7.4 Thermal Information                                     | 10 | Power-Supply Recommendations   | 42 |
|   | 7.5 Electrical Characteristics: ADS7950-Q1, ADS7951-        | 11 | Layout                         | 43 |
|   | Q1, ADS7952-Q1, ADS7953-Q1                                  |    | 11.1 Layout Guidelines         | 43 |
|   | 7.6 Electrical Characteristics: ADS7954-Q1, ADS7956-        |    | 11.2 Layout Example            | 43 |
|   | Q1, ADS7957-Q18                                             | 12 | 器件和文档支持                        | 44 |
|   | 7.7 Electrical Characteristics: ADS7958-Q1, ADS7959-        |    | 12.1 文档支持                      | 44 |
|   | Q1, ADS7960-Q1, ADS7961-Q1                                  |    | 12.2 相关链接                      | 44 |
|   | 7.8 Timing Requirements                                     |    | 12.3 商标                        | 44 |
|   | 7.9 Typical Characteristics (All ADS79xx-Q1 Family Devices) |    | 12.4 静电放电警告                    | 44 |
|   | 7.10 Typical Characteristics (12-Bit Devices Only) 13       |    | 12.5 术语表                       |    |
| 8 | Detailed Description                                        | 13 | 机械封装和可订购信息                     | 44 |
| U | Detailed Description                                        |    |                                |    |

# 4 修订历史记录

| CI | hanges from Original (May 2014) to Revision A         | Page |
|----|-------------------------------------------------------|------|
| •  | 在器件信息表中添加了所有器件                                        |      |
| •  | Deleted Device Comparison Table footnote              | 3    |
| •  | Changed entire Application and Implementation section | 40   |





# 5 Device Comparison Table

|                    | RESOLUTION |            |            |  |  |  |
|--------------------|------------|------------|------------|--|--|--|
| NUMBER OF CHANNELS | 12 BIT     | 10 BIT     | 8 BIT      |  |  |  |
| 4                  | ADS7950-Q1 | ADS7954-Q1 | ADS7958-Q1 |  |  |  |
| 8                  | ADS7951-Q1 | _          | ADS7959-Q1 |  |  |  |
| 12                 | ADS7952-Q1 | ADS7956-Q1 | ADS7960-Q1 |  |  |  |
| 16                 | ADS7953-Q1 | ADS7957-Q1 | ADS7961-Q1 |  |  |  |

# 6 Pin Configurations and Functions

#### DBT Package TSSOP-30 (Top View)

| GPIO2 1 | <b>!</b> U               | 30 GPIO1 | GPIO2 1 |            | 30 GPIO1      |
|---------|--------------------------|----------|---------|------------|---------------|
| GPIO3 2 |                          | 29 GPIO0 | GPIO3 2 | 0          | 29 GPIO0      |
| REFM 3  |                          | 28 +VBD  | REFM 3  |            | 28 +VBD       |
| REFP 4  |                          | 27 BDGND | REFP 4  |            | 27 BDGND      |
| +VA 5   |                          | 26 SDO   | +VA 5   |            | 26 SDO        |
| AGND 6  |                          | 25 SDI   | AGND 6  |            | 25 SDI        |
| MXO 7   |                          | 24 SCLK  | MXO 7   |            | 24 SCLK       |
| AINP 8  | ADS7950-Q1<br>ADS7954-Q1 | 23 CS    | AINP 8  | ADS7951-Q1 | 23 CS         |
| AINM 9  |                          | 22 AGND  | AINM 9  | ADS7959-Q1 | 22 AGND       |
| AGND 10 |                          | 21 +VA   | AGND 10 |            | 21 <b>+VA</b> |
| NC 11   |                          | 20 CH0   | CH7 11  |            | 20 CH0        |
| CH3 12  |                          | 19 NC    | CH6 12  |            | 19 CH1        |
| NC 13   |                          | 18 CH1   | CH5 13  |            | 18 CH2        |
| CH2 14  | 17                       | 17 NC    | CH4 14  |            | 17 CH3        |
| NC 15   |                          | 16 NC    | NC 15   |            | 16 NC         |
|         |                          | J        |         |            | l             |

NC = No internal connection

#### DBT Package TSSOP-38 (Top View)

| GPIO2 1 | U                        | 38 | GPIO1 | GPIO2 1 | U                        | 38 | GPIO1 |
|---------|--------------------------|----|-------|---------|--------------------------|----|-------|
| GPIO3 2 |                          | 37 | GPIO0 | GPIO3 2 |                          | 37 | GPIO0 |
| REFM 3  |                          | 36 | +VBD  | REFM 3  |                          | 36 | +VBD  |
| REFP 4  |                          | 35 | BDGND | REFP 4  |                          | 35 | BDGND |
| +VA 5   |                          | 34 | SDO   | +VA 5   |                          | 34 | SDO   |
| AGND 6  |                          | 33 | SDI   | AGND 6  |                          | 33 | SDI   |
| MXO 7   |                          | 32 | SCLK  | MXO 7   |                          | 32 | SCLK  |
| AINP 8  |                          | 31 | CS    | AINP 8  |                          | 31 | CS    |
| AINM 9  |                          | 30 | AGND  | AINM 9  |                          | 30 | AGND  |
| AGND 10 | ADS7952-Q1<br>ADS7956-Q1 | 29 | +VA   | AGND 10 | ADS7953-Q1<br>ADS7957-Q1 | 29 | +VA   |
| NC 11   | ADS7960-Q1               | 28 | CH0   | CH15 11 |                          |    | CH0   |
| NC 12   |                          | 27 | CH1   | CH14 12 |                          | 27 | CH1   |
| NC 13   |                          | 26 | CH2   | CH13 13 |                          | 26 | CH2   |
| NC 14   |                          | 25 | CH3   | CH12 14 |                          | 25 | CH3   |
| CH11 15 |                          | 24 | CH4   | CH11 15 |                          | 24 | CH4   |
| CH10 16 |                          | 23 | CH5   | CH10 16 |                          | 23 | CH5   |
| CH9 17  |                          | 22 | CH6   | CH9 17  |                          | 22 | CH6   |
| CH8 18  |                          | 21 | CH7   | CH8 18  |                          | 21 | CH7   |
| AGND 19 |                          | 20 | AGND  | AGND 19 |                          | 20 | AGND  |
|         |                          |    |       |         |                          |    |       |



ZHCSCF3A-MAY 2014-REVISED AUGUST 2014

www.ti.com.cn

### **Pin Functions**

|                   |                                          | PIN                                      |                           | 1 111 1 0                                |     |                                                                                 |  |
|-------------------|------------------------------------------|------------------------------------------|---------------------------|------------------------------------------|-----|---------------------------------------------------------------------------------|--|
|                   | NUMBER                                   |                                          |                           |                                          |     |                                                                                 |  |
| NAME              | ADS7953-Q1,<br>ADS7957-Q1,<br>ADS7961-Q1 | ADS7952-Q1,<br>ADS7956-Q1,<br>ADS7960-Q1 | ADS7951-Q1,<br>ADS7959-Q1 | ADS7950-Q1,<br>ADS7954-Q1,<br>ADS7958-Q1 | 1/0 | DESCRIPTION                                                                     |  |
| ADC ANALO         | G INPUT                                  |                                          |                           |                                          |     |                                                                                 |  |
| AINM              | 9                                        | 9                                        | 9                         | 9                                        | I   | ADC input ground                                                                |  |
| AINP              | 8                                        | 8                                        | 8                         | 8                                        | I   | Signal input to ADC                                                             |  |
| DIGITAL CO        | NTROL SIGNAL                             | .s                                       |                           |                                          |     |                                                                                 |  |
| CS                | 31                                       | 31                                       | 23                        | 23                                       | I   | Chip-select input                                                               |  |
| SCLK              | 32                                       | 32                                       | 24                        | 24                                       | I   | Serial clock input                                                              |  |
| SDI               | 33                                       | 33                                       | 25                        | 25                                       | I   | Serial data input                                                               |  |
| SDO               | 34                                       | 34                                       | 26                        | 26                                       | 0   | Serial data output                                                              |  |
| GENERAL P         | URPOSE INPUT                             | S AND OUTPU                              | TS <sup>(1)</sup>         |                                          | ,   |                                                                                 |  |
| GPIO0             |                                          |                                          |                           |                                          | I/O | General-purpose input or output                                                 |  |
| High or low alarm | 37                                       | 37                                       | 29                        | 29                                       | 0   | Active high output indicating high alarm or low alarm, depending on programming |  |
| GPIO1             | 38                                       | 38                                       | 30                        | 30                                       | I/O | General-purpose input or output                                                 |  |
| Low alarm         | 36                                       | 36                                       | 30                        | 30                                       | 0   | Active high output indicating low alarm                                         |  |
| GPIO2             | 1                                        | 1                                        | 1                         | 1                                        | I/O | General-purpose input or output                                                 |  |
| Range             |                                          | '                                        | '                         | '                                        | I   | Selects range: High → Range 2; Low → Range 1                                    |  |
| GPIO3             | 2                                        | 2                                        | 2                         | 2                                        | I/O | Genera-purpose input or output                                                  |  |
| PD                |                                          |                                          |                           |                                          | I   | Active low power-down input                                                     |  |
| MULTIPLEXI        | ER                                       |                                          |                           |                                          |     |                                                                                 |  |
| Ch0               | 28                                       | 28                                       | 20                        | 20                                       | 1   |                                                                                 |  |
| Ch1               | 27                                       | 27                                       | 19                        | 18                                       | 1   |                                                                                 |  |
| Ch2               | 26                                       | 26                                       | 18                        | 14                                       | ı   |                                                                                 |  |
| Ch3               | 25                                       | 25                                       | 17                        | 12                                       | I   |                                                                                 |  |
| Ch4               | 24                                       | 24                                       | 14                        | _                                        | I   |                                                                                 |  |
| Ch5               | 23                                       | 23                                       | 13                        | _                                        | I   |                                                                                 |  |
| Ch6               | 22                                       | 22                                       | 12                        | _                                        | I   |                                                                                 |  |
| Ch7               | 21                                       | 21                                       | 11                        | _                                        | I   | Analog channels for multiplexer                                                 |  |
| Ch8               | 18                                       | 18                                       | _                         | _                                        | I   |                                                                                 |  |
| Ch9               | 17                                       | 17                                       | _                         | _                                        | 1   |                                                                                 |  |
| Ch10              | 16                                       | 16                                       | _                         | _                                        | 1   |                                                                                 |  |
| Ch11              | 15                                       | 15                                       | _                         | _                                        |     |                                                                                 |  |
| Ch12              | 14                                       | _                                        | _                         | _                                        | - 1 |                                                                                 |  |
| Ch13              | 13                                       | _                                        | _                         | _                                        | 1   |                                                                                 |  |
| Ch14              | 12                                       | _                                        | _                         | _                                        | 1   |                                                                                 |  |
| Ch15              | 11                                       | _                                        | _                         | _                                        | 1   | N. W. L.                                                                        |  |
| MXO               | 7                                        | 7                                        | 7                         | 7                                        | 0   | Multiplexer output                                                              |  |
| NC PINS           |                                          | 4.4                                      | 4.5                       | 4.4                                      |     |                                                                                 |  |
|                   | _                                        | 11                                       | 15                        | 11                                       |     |                                                                                 |  |
|                   |                                          | 12                                       | 16                        | 13                                       |     |                                                                                 |  |
| NC                |                                          | 13                                       | _                         | 15                                       | _   | Pins internally not connected, do not float these pins                          |  |
|                   |                                          | 14                                       | _                         | 16                                       |     |                                                                                 |  |
|                   |                                          | _                                        | _                         | 17                                       |     |                                                                                 |  |
|                   |                                          | _                                        | _                         | 19                                       |     |                                                                                 |  |

<sup>(1)</sup> These pins have programmable dual functionality. See Table 12 for functionality programming.



### Pin Functions (continued)

|           |                                          | PIN                                      |                           |                                          |     |                      |
|-----------|------------------------------------------|------------------------------------------|---------------------------|------------------------------------------|-----|----------------------|
|           | NUMBER                                   |                                          |                           |                                          |     |                      |
| NAME      | ADS7953-Q1,<br>ADS7957-Q1,<br>ADS7961-Q1 | ADS7952-Q1,<br>ADS7956-Q1,<br>ADS7960-Q1 | ADS7951-Q1,<br>ADS7959-Q1 | ADS7950-Q1,<br>ADS7954-Q1,<br>ADS7958-Q1 | 1/0 | DESCRIPTION          |
| POWER SUP | PLY AND GRO                              | UND                                      |                           |                                          |     |                      |
|           | 6                                        | 6                                        | 6                         | 6                                        |     |                      |
|           | 10                                       | 10                                       | 10                        | 10                                       |     |                      |
| AGND      | 19                                       | 19                                       | 22                        | 22                                       | _   | Analog ground        |
|           | 20                                       | 20                                       | _                         | _                                        |     |                      |
|           | 30                                       | 30                                       | _                         | _                                        |     |                      |
| BDGND     | 35                                       | 35                                       | 27                        | 27                                       | _   | Digital ground       |
| +VA       | 5                                        | 5                                        | 5                         | 5                                        |     | Analog navier cumply |
| +VA       | 29                                       | 29                                       | 21                        | 21                                       | _   | Analog power supply  |
| +VBD      | 36                                       | 36                                       | 28                        | 28                                       | _   | Digital I/O supply   |
| REFERENCE | EFERENCE                                 |                                          |                           |                                          |     |                      |
| REFM      | 3                                        | 3                                        | 3                         | 3                                        | I   | Reference ground     |
| REFP      | 4                                        | 4                                        | 4                         | 4                                        | I   | Reference input      |

# 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted).

| ore: eperaning nee an term           | perature range (united this mea). |      |                   |      |
|--------------------------------------|-----------------------------------|------|-------------------|------|
|                                      |                                   | MIN  | MAX               | UNIT |
| Supply voltage to ground             | +VA to AGND, +VBD to BDGND        | -0.3 | 7                 | V    |
| Signal input                         | AINP or CHn to AGND               | -0.3 | $V_{(+VA)} + 0.3$ | V    |
| Digital input                        | To BDGND                          | -0.3 | 7                 | V    |
| Digital output                       | To BDGND                          | -0.3 | $V_{(+VA)} + 0.3$ | V    |
| Junction temperature, T <sub>J</sub> |                                   |      | 150               | °C   |

<sup>(1)</sup> Stresses beyond those listed as *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated as *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 Handling Ratings

|                    | inig itatilige          |                                                                    |                                                                                                 |      |     |      |
|--------------------|-------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-----|------|
|                    |                         |                                                                    |                                                                                                 | MIN  | MAX | UNIT |
| T <sub>stg</sub>   | Storage temperatu       | ire range                                                          | range                                                                                           |      |     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> , level H2 |                                                                                                 | -2   | 2   | kV   |
|                    |                         | Charged-device model (CDM),<br>per AEC Q100-001, level C4B         | Corner pins<br>(1, 15, 16, and 30 for 30-pin packages<br>1, 19, 20, and 38 for 38-pin packages) | -750 | 750 | ٧    |
|                    |                         |                                                                    | All pins                                                                                        | -500 | 500 |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                     |                             | MIN | NOM | MAX         | UNIT |
|---------------------|-----------------------------|-----|-----|-------------|------|
| V <sub>(+VA)</sub>  | Analog power-supply voltage | 2.7 | 3.3 | 5.25        | V    |
| V <sub>(+VBD)</sub> | Digital I/O-supply voltage  | 1.7 | 3.3 | $V_{(+VA)}$ | V    |
| $V_{(REF)}$         | Reference voltage           | 2   | 2.5 | 3           | V    |
| $f_{(SCLK)}$        | SCLK frequency              |     |     | 20          | MHz  |
| $T_A$               | Operating temperature range | -40 |     | 125         | °C   |

#### 7.4 Thermal Information

|                        |                                              | ADS79       |             |      |
|------------------------|----------------------------------------------|-------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DBT (TSSOP) | DBT (TSSOP) | UNIT |
|                        |                                              | 38 PINS     | 30 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 83.6        | 89.8        |      |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 29.8        | 22.9        |      |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 44.7        | 43.1        | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 2.9         | 0.8         | C/VV |
| ΨЈВ                    | Junction-to-board characterization parameter | 44.1        | 42.5        |      |
| $R_{\theta JC(bot)}$   | Junction-to-case (bottom) thermal resistance | n/a         | n/a         |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics: ADS7950-Q1, ADS7951-Q1, ADS7952-Q1, ADS7953-Q1

 $V_{\text{(+VA)}} = 2.7 \text{ V}$  to 5.25 V,  $V_{\text{(+VBD)}} = 1.7 \text{ V}$  to  $V_{\text{(+VA)}}$ ,  $V_{\text{ref}} = 2.5 \text{ V} \pm 0.1 \text{ V}$ ,  $T_{\text{A}} = -40 ^{\circ}\text{C}$  to 125 °C,  $f_{\text{sample}} = 1 \text{ MHz}$  (unless otherwise noted)

|       | PARAMETER                            | TEST CONDITIONS                          | MIN  | TYP   | MAX                      | UNIT               |
|-------|--------------------------------------|------------------------------------------|------|-------|--------------------------|--------------------|
| ANALO | G INPUT                              |                                          | ľ    |       |                          |                    |
|       | Full-scale input span <sup>(1)</sup> | Range 1                                  | 0    |       | $V_{ref}$                | V                  |
|       | Full-scale input span ??             | Range 2 while 2 x V <sub>ref</sub> ≤ +VA | 0    |       | 2 × V <sub>ref</sub>     | V                  |
|       |                                      | Range 1                                  | -0.2 |       | V <sub>ref</sub> + 0.2   | V                  |
|       | Absolute input range                 | Range 2 while 2 × V <sub>ref</sub> ≤ +VA | -0.2 |       | $2 \times V_{ref} + 0.2$ | V                  |
|       | Input capacitance                    |                                          |      | 15    |                          | ρF                 |
|       | Input leakage current                | T <sub>A</sub> = 125°C                   |      | 61    |                          | nA                 |
| SYSTE | M PERFORMANCE                        |                                          |      |       |                          |                    |
|       | Resolution                           |                                          |      | 12    |                          | Bits               |
|       | No missing codes                     |                                          | 11   |       |                          | Bits               |
|       | Integral linearity                   |                                          | -1.5 | ±0.75 | 1.5                      | LSB <sup>(2)</sup> |
|       | Differential linearity               |                                          | -2   | ±0.75 | 1.5                      | LSB                |
|       | Offset error <sup>(3)</sup>          |                                          | -3.5 | ±1.1  | 3.5                      | LSB                |
|       | Gain error                           | Range 1                                  | -2   | ±0.2  | 2                        | LSB                |
|       | Gain enoi                            | Range 2                                  |      | ±0.2  |                          | LSB                |
| TUE   | Total unadjusted error               |                                          |      | ±2    |                          | LSB                |
| SAMPL | ING DYNAMICS                         |                                          |      |       |                          | •                  |
|       | Conversion time                      | 20-MHz SCLK                              |      |       | 800                      | ns                 |
|       | Acquisition time                     |                                          | 325  |       |                          | ns                 |
|       | Maximum throughput rate              | 20-MHz SCLK                              |      |       | 1                        | MHz                |
|       | Aperture delay                       |                                          |      | 5     |                          | ns                 |
|       | Step response                        |                                          |      | 150   |                          | ns                 |
|       | Over voltage recovery                |                                          |      | 150   |                          | ns                 |

<sup>(1)</sup> Ideal input span; does not include gain or offset error.

<sup>(2)</sup> LSB means least-significant bit.

<sup>(3)</sup> Measured relative to an ideal full-scale input



**STRUMENTS** 

# Electrical Characteristics: ADS7950-Q1, ADS7951-Q1, ADS7952-Q1, ADS7953-Q1 (continued)

 $V_{\text{(+VA)}}$  = 2.7 V to 5.25 V,  $V_{\text{(+VBD)}}$  = 1.7 V to  $V_{\text{(+VA)}}$ ,  $V_{\text{ref}}$  = 2.5 V ± 0.1 V,  $T_{\text{A}}$  = -40°C to 125°C,  $f_{\text{sample}}$  = 1 MHz (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS                                                                                                              | MIN                          | TYP          | MAX                | UNIT  |
|---------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------|--------------------|-------|
| DYNAMIC             | C CHARACTERISTICS                           |                                                                                                                              |                              |              |                    |       |
| THD                 | Total harmonic distortion (4)               | 100 kHz                                                                                                                      |                              | -82          |                    | dB    |
| SNR                 | Signal-to-noise ratio                       | 100 kHz                                                                                                                      | 70                           | 71.7         |                    | dB    |
| SINAD               | Signal-to-noise + distortion                | 100 kHz                                                                                                                      | 68                           | 71.3         |                    | dB    |
| SFDR                | Spurious-free dynamic range                 | 100 kHz                                                                                                                      |                              | 84           |                    | dB    |
|                     | Small signal bandwidth                      | At –3 dB                                                                                                                     |                              | 47           |                    | MHz   |
|                     |                                             | Any off-channel with 100 kHz. Full-scale input to channel being sampled with DC input (isolation crosstalk).                 |                              | -95          |                    | dB    |
|                     | Channel-to-channel crosstalk                | From previously sampled to channel with 100 kHz. Full-scale input to channel being sampled with DC input (memory crosstalk). |                              | -85          |                    | dB    |
| EXTERN              | AL REFERENCE INPUT                          |                                                                                                                              |                              |              |                    |       |
| V <sub>ref</sub>    | Reference voltage at REFP <sup>(5)</sup>    |                                                                                                                              | 2                            | 2.5          | 3                  | V     |
| R <sub>ref</sub>    | Reference resistance                        |                                                                                                                              |                              | 100          |                    | kΩ    |
| ALARM S             | SETTING                                     |                                                                                                                              |                              |              |                    |       |
|                     | Higher threshold range                      |                                                                                                                              | 0                            |              | FFC                | Hex   |
|                     | Lower threshold range                       |                                                                                                                              | 0                            |              | FFC                | Hex   |
| DIGITAL             | INPUT/OUTPUT (CMOS Logic Family)            |                                                                                                                              |                              |              |                    |       |
| $V_{IH}$            | High logic-level input voltage              |                                                                                                                              | 0.7 x<br>V <sub>(+VBD)</sub> |              |                    | V     |
| .,                  |                                             | V <sub>(+VA)</sub> = 5 V                                                                                                     |                              |              | 0.8                | V     |
| $V_{IL}$            | Low logic-level input voltage               | V <sub>(+VA)</sub> = 3 V                                                                                                     |                              |              | 0.4                | V     |
| V <sub>OH</sub>     | High logic-level output voltage             | At source current (I <sub>S</sub> ) = 200 μA                                                                                 | V <sub>(+VBD)</sub> –<br>0.2 |              |                    | V     |
| V <sub>OL</sub>     | Low logic-level output voltage              | At I <sub>sink</sub> = 200 μA                                                                                                | 0.4                          |              |                    | V     |
|                     | Data format MSB first                       |                                                                                                                              |                              | MSB first    |                    |       |
| POWER               | SUPPLY REQUIREMENTS                         |                                                                                                                              |                              |              | <del>!</del>       |       |
| V <sub>(+VA)</sub>  | Analog power-supply voltage                 |                                                                                                                              | 2.7                          | 3.3          | 5.25               | V     |
| V <sub>(+VBD)</sub> | Digital I/O-supply voltage                  |                                                                                                                              | 1.7                          | 3.3          | V <sub>(+VA)</sub> | V     |
|                     |                                             | At $V_{(+VA)} = 2.7 \text{ V}$ to 3.6 V and 1-MHz throughput                                                                 |                              | 1.8          |                    | mA    |
|                     | 0 1 (1)                                     | At $V_{(+VA)} = 2.7 \text{ V}$ to 3.6 V static state                                                                         |                              | 1.05         |                    | mA    |
| $I_{(+VA)}$         | Supply current (normal mode)                | At $V_{(+VA)} = 4.7 \text{ V}$ to 5.25 V and 1-MHz throughput                                                                |                              | 2.3          | 3                  | mA    |
|                     |                                             | At $V_{(+VA)} = 4.7 \text{ V}$ to 5.25 V static state                                                                        |                              | 1.1          | 1.5                | mA    |
|                     | Power-down state supply current             |                                                                                                                              |                              | 1            |                    | μA    |
| I <sub>(+VBD)</sub> | Digital I/O-supply current                  | V <sub>(+VA)</sub> = 5.25 V, f <sub>sample</sub> = 1 MHz                                                                     |                              | 1            |                    | mA    |
|                     | Power-up time                               |                                                                                                                              |                              |              | 1                  | μs    |
|                     | Invalid conversions after power up or reset |                                                                                                                              |                              |              | 1                  | cycle |
|                     | Latch-up                                    |                                                                                                                              | JES                          | SD78 class I |                    |       |
| TEMPER              | ATURE RANGE                                 |                                                                                                                              |                              |              |                    |       |
|                     | Specified performance                       |                                                                                                                              | -40                          |              | 125                | °C    |

<sup>(4)</sup> Calculated on the first nine harmonics of the input frequency.

<sup>(5)</sup> The device is designed to operate over V<sub>ref</sub> = 2 V to 3 V. However, lower noise performance can be expected at V<sub>ref</sub> < 2.4 V, because of SNR degradation resulting from lowered signal range.</p>

ZHCSCF3A -MAY 2014-REVISED AUGUST 2014



## 7.6 Electrical Characteristics: ADS7954-Q1, ADS7956-Q1, ADS7957-Q1

 $V_{\text{(+VA)}} = 2.7 \text{ V to } 5.25 \text{ V}, V_{\text{(+VBD)}} = 1.7 \text{ V to } V_{\text{(+VA)}}, V_{\text{ref}} = 2.5 \text{ V} \pm 0.1 \text{ V}, T_{\text{A}} = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}, f_{\text{sample}} = 1 \text{ MHz (unless otherwise } 1.00 ^{\circ}\text{C})$ 

|                  | PARAMETER                            | TEST CONDITIONS                                                                                           | MIN                          | TYP      | MAX                       | UNIT               |
|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------|----------|---------------------------|--------------------|
| ANALOG           |                                      |                                                                                                           |                              |          |                           |                    |
|                  |                                      | Range 1                                                                                                   | 0                            |          | $V_{ref}$                 | V                  |
|                  | Full-scale input span <sup>(1)</sup> | Range 2 while 2 × V <sub>ref</sub> ≤ +VA                                                                  | 0                            |          | 2 × V <sub>ref</sub>      | V                  |
|                  |                                      | Range 1                                                                                                   | -0.2                         |          | V <sub>ref</sub> + 0.2    | V                  |
|                  | Absolute input range                 | Range 2 while 2 × V <sub>ref</sub> ≤ +VA                                                                  | -0.2                         |          | 2 × V <sub>ref</sub> +0.2 | V                  |
|                  | Input capacitance                    | Traingo Z Willio Z X Viet = VV/V                                                                          | 0.2                          | 15       | Z X V rer 10.2            | ρF                 |
|                  | Input leakage current                | T <sub>A</sub> = 125°C                                                                                    |                              | 61       |                           | nA                 |
| SYSTEM           | PERFORMANCE                          | 1 <sub>A</sub> = 125 0                                                                                    |                              | 01       |                           | 11/1               |
| STOTEM           | Resolution                           |                                                                                                           |                              | 10       |                           | Bits               |
|                  | No missing codes                     |                                                                                                           | 10                           | 10       |                           | Bits               |
|                  | -                                    |                                                                                                           | -0.5                         | ±0.2     | 0.5                       | LSB <sup>(2)</sup> |
|                  | Integral linearity                   |                                                                                                           |                              | ±0.2     | 0.5                       |                    |
|                  | Offset error <sup>(3)</sup>          |                                                                                                           | -0.5                         |          | 1.5                       | LSB                |
|                  | Offset effort                        | Danier 4                                                                                                  | -1.5                         | ±0.5     |                           | LSB                |
|                  | Gain error                           | Range 1                                                                                                   | -1                           | ±0.1     | 1                         | LSB                |
| 044511           | NO DVALANICO                         | Range 2                                                                                                   |                              | ±0.1     |                           | LSB                |
| SAMPLII          | NG DYNAMICS                          | 00 MIL 00 IV                                                                                              |                              |          | 000                       |                    |
|                  | Conversion time                      | 20-MHz SCLK                                                                                               |                              |          | 800                       | ns                 |
|                  | Acquisition time                     | 20.111.0017                                                                                               | 325                          |          |                           | ns                 |
|                  | Maximum throughput rate              | 20-MHz SCLK                                                                                               |                              |          | 1                         | MHz                |
|                  | Aperture delay                       |                                                                                                           |                              | 5        |                           | ns                 |
|                  | Step response                        |                                                                                                           |                              | 150      |                           | ns                 |
|                  | Over voltage recovery                |                                                                                                           |                              | 150      |                           | ns                 |
|                  | C CHARACTERISTICS                    |                                                                                                           |                              |          |                           |                    |
| THD              | Total harmonic distortion (4)        | 100 kHz                                                                                                   |                              | -80      |                           | dB                 |
| SNR              | Signal-to-noise ratio                | 100 kHz                                                                                                   | 60                           |          |                           | dB                 |
| SINAD            | Signal-to-noise + distortion         | 100 kHz                                                                                                   | 60                           |          |                           | dB                 |
| SFDR             | Spurious-free dynamic range          | 100 kHz                                                                                                   |                              | 82       |                           | dB                 |
|                  | Full-power bandwidth                 | At –3 dB                                                                                                  |                              | 47       |                           | MHz                |
|                  | Channel-to-channel crosstalk         | Any off-channel with 100 kHz. Full-scale input to channel being sampled with dc input.                    |                              | -95      |                           | dB                 |
|                  | Chambrid Grand Graduan               | From previously sampled to channel with 100 kHz. Full-scale input to channel being sampled with dc input. |                              | -85      |                           | dB                 |
| EXTERN           | AL REFERENCE INPUT                   |                                                                                                           |                              |          |                           |                    |
| $V_{\text{ref}}$ | Reference voltage at REFP            |                                                                                                           | 2                            | 2.5      | 3                         | V                  |
| $R_{\text{ref}}$ | Reference resistance                 |                                                                                                           |                              | 100      |                           | kΩ                 |
| ALARM:           | SETTING                              |                                                                                                           |                              |          |                           |                    |
|                  | Higher threshold range               |                                                                                                           | 000                          |          | FFC                       | Hex                |
|                  | Lower threshold range                |                                                                                                           | 000                          |          | FFC                       | Hex                |
| DIGITAL          | INPUT/OUTPUT (CMOS Logic Famil       | y)                                                                                                        |                              |          |                           |                    |
| V <sub>IH</sub>  | High logic-level input voltage       |                                                                                                           | 0.7 ×<br>V <sub>(+VBD)</sub> |          |                           | V                  |
| .,               |                                      | V <sub>(+VBD)</sub> = 5 V                                                                                 |                              |          | 0.8                       | V                  |
| V <sub>IL</sub>  | Low logic-level input voltage        | V <sub>(+VBD)</sub> = 3 V                                                                                 |                              |          | 0.4                       | V                  |
| $V_{OH}$         | High logic-level output voltage      | At source current (I <sub>S</sub> ) = 200 μA                                                              | V <sub>(+VBD)</sub> – 0.2    |          |                           | V                  |
| V <sub>OL</sub>  | Low logic-level output voltage       | At I <sub>sink</sub> = 200 μA                                                                             | 0.4                          |          |                           | V                  |
|                  | Data format MSB first                |                                                                                                           |                              | MSB firs | t                         |                    |

<sup>(1)</sup> Ideal input span; does not include gain or offset error.

<sup>(2)</sup> LSB means least significant bit.

<sup>(3)</sup> Measured relative to an ideal full-scale input

Calculated on the first nine harmonics of the input frequency. (4)



## Electrical Characteristics: ADS7954-Q1, ADS7956-Q1, ADS7957-Q1 (continued)

 $V_{\text{(+VA)}}$  = 2.7 V to 5.25 V,  $V_{\text{(+VBD)}}$  = 1.7 V to  $V_{\text{(+VA)}}$ ,  $V_{\text{ref}}$  = 2.5 V ± 0.1 V,  $T_{\text{A}}$  = -40°C to 125°C,  $f_{\text{sample}}$  = 1 MHz (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS                                                        | MIN | TYP          | MAX                | UNIT  |
|---------------------|---------------------------------------------|------------------------------------------------------------------------|-----|--------------|--------------------|-------|
| POWER S             | SUPPLY REQUIREMENTS                         |                                                                        |     |              |                    |       |
| V <sub>(+VA)</sub>  | Analog power-supply voltage                 |                                                                        | 2.7 | 3.3          | 5.25               | V     |
| V <sub>(+VBD)</sub> | Digital I/O-supply voltage                  |                                                                        | 1.7 | 3.3          | V <sub>(+VA)</sub> | V     |
|                     |                                             | At V <sub>(+VA)</sub> = 2.7 V to 3.6 V and 1-MHz throughput            |     | 1.8          |                    | mA    |
|                     | Contain account (a contain                  | At $V_{(+VA)} = 2.7 \text{ V to } 3.6 \text{ V static state}$          |     | 1.05         | 1                  | mA    |
| I <sub>(+VA)</sub>  | Supply current (normal mode)                | At V <sub>(+VA)</sub> = 4.7 V to 5.25 V and 1-MHz throughput           |     | 2.3          | 3                  | mA    |
|                     |                                             | At $V_{(+VA)} = 4.7 \text{ V to } 5.25 \text{ V static state}$         |     | 1.1          | 1.5                | mA    |
|                     | Power-down state supply current             |                                                                        |     | 1            |                    | μA    |
| I <sub>(+VBD)</sub> | Digital I/O-supply current                  | $V_{\text{(+VA)}} = 5.25 \text{ V}, f_{\text{sample}} = 1 \text{ MHz}$ |     | 1            |                    | mA    |
|                     | Power-up time                               |                                                                        |     |              | 1                  | μs    |
|                     | Invalid conversions after power up or reset |                                                                        |     |              | 1                  | cycle |
|                     | Latch-up                                    |                                                                        | JE  | SD78 class I |                    |       |
| TEMPERA             | ATURE RANGE                                 |                                                                        | •   |              |                    |       |
|                     | Specified performance                       |                                                                        | -40 |              | 125                | °C    |

## 7.7 Electrical Characteristics: ADS7958-Q1, ADS7959-Q1, ADS7960-Q1, ADS7961-Q1

 $V_{\text{(+VA)}} = 2.7 \text{ V to } 5.25 \text{ V}, V_{\text{(+VBD)}} = 1.7 \text{ V to } V_{\text{(+VA)}}, V_{\text{ref}} = 2.5 \text{ V} \pm 0.1 \text{ V}, T_{\text{A}} = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}, f_{\text{sample}} = 1 \text{ MHz (unless otherwise noted)}$ 

| PARAMETER                            | TEST CONDITIONS                          | MIN   | TYP  | MAX                           | UNIT               |
|--------------------------------------|------------------------------------------|-------|------|-------------------------------|--------------------|
| ANALOG INPUT                         |                                          |       |      |                               |                    |
| Full-scale input span <sup>(1)</sup> | Range 1                                  | 0     |      | $V_{ref}$                     | V                  |
| Full-scale input span ···            | Range 2 while 2 × V <sub>ref</sub> ≤ +VA | 0     |      | 2 × V <sub>ref</sub>          | V                  |
| About do investment                  | Range 1                                  | -0.20 |      | V <sub>ref</sub> + 0.2        | V                  |
| Absolute input range                 | Range 2 while 2 × V <sub>ref</sub> ≤ +VA | -0.20 |      | 2 × V <sub>ref</sub><br>+ 0.2 | V                  |
| Input capacitance                    |                                          |       | 15   |                               | ρF                 |
| Input leakage current                | T <sub>A</sub> = 125°C                   |       | 61   |                               | nA                 |
| SYSTEM PERFORMANCE                   |                                          | ·     |      |                               |                    |
| Resolution                           |                                          |       | 8    |                               | Bits               |
| No missing codes                     |                                          | 8     |      |                               | Bits               |
| Integral linearity                   |                                          | -0.3  | ±0.1 | 0.3                           | LSB <sup>(2)</sup> |
| Differential linearity               |                                          | -0.3  | ±0.1 | 0.3                           | LSB                |
| Offset error <sup>(3)</sup>          |                                          | -0.5  | ±0.2 | 0.5                           | LSB                |
| 0-1                                  | Range 1                                  | -0.6  | ±0.1 | 0.6                           | LSB                |
| Gain error                           | Range 2                                  |       | ±0.1 |                               | LSB                |
| SAMPLING DYNAMICS                    | •                                        |       |      |                               |                    |
| Conversion time                      | 20-MHz SCLK                              |       |      | 800                           | ns                 |
| Acquisition time                     |                                          | 325   |      |                               | ns                 |
| Maximum throughput rate              | 20-MHz SCLK                              |       |      | 1                             | MHz                |
| Aperture delay                       |                                          |       | 5    |                               | ns                 |
| Step response                        |                                          |       | 150  |                               | ns                 |
| Over voltage recovery                |                                          |       | 150  |                               | ns                 |

<sup>(1)</sup> Ideal input span; does not include gain or offset error.

<sup>(2)</sup> LSB means least significant bit.

<sup>(3)</sup> Measured relative to an ideal full-scale input



# Electrical Characteristics: ADS7958-Q1, ADS7959-Q1, ADS7960-Q1, ADS7961-Q1 (continued)

 $V_{\text{(+VA)}}$  = 2.7 V to 5.25 V,  $V_{\text{(+VBD)}}$  = 1.7 V to  $V_{\text{(+VA)}}$ ,  $V_{\text{ref}}$  = 2.5 V ± 0.1 V,  $T_{\text{A}}$  = -40°C to 125°C,  $f_{\text{sample}}$  = 1 MHz (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS                                                                                           | MIN                          | TYP      | MAX                | UNIT  |
|---------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------|----------|--------------------|-------|
| DYNAMI              | C CHARACTERISTICS                           |                                                                                                           |                              |          |                    |       |
| THD                 | Total harmonic distortion (4)               | 100 kHz                                                                                                   |                              | -75      |                    | dB    |
| SNR                 | Signal-to-noise ratio                       | 100 kHz                                                                                                   | 49                           |          |                    | dB    |
| SINAD               | Signal-to-noise + distortion                | 100 kHz                                                                                                   | 49                           |          |                    | dB    |
| SFDR                | Spurious-free dynamic range                 | 100 kHz                                                                                                   |                              | -78      |                    | dB    |
|                     | Full-power bandwidth                        | At –3 dB                                                                                                  |                              | 47       |                    | MHz   |
|                     | Observation shows at accordance             | Any off-channel with 100 kHz. Full-scale input to channel being sampled with dc input.                    |                              | -95      |                    | dB    |
|                     | Channel-to-channel crosstalk                | From previously sampled to channel with 100 kHz. Full-scale input to channel being sampled with dc input. |                              | -85      |                    | dB    |
| EXTERN              | IAL REFERENCE INPUT                         |                                                                                                           |                              |          |                    |       |
| Vref                | reference voltage at REFP                   |                                                                                                           | 2                            | 2.5      | 3                  | V     |
|                     | Reference resistance                        |                                                                                                           |                              | 100      |                    | kΩ    |
| ALARM               | SETTING                                     |                                                                                                           |                              |          |                    |       |
|                     | Higher threshold range                      |                                                                                                           | 000                          |          | FF                 | Hex   |
|                     | Lower threshold range                       |                                                                                                           | 000                          |          | FF                 | Hex   |
| DIGITAL             | . INPUT/OUTPUT (CMOS Logic Family)          |                                                                                                           |                              |          | '                  |       |
| V <sub>IH</sub>     | High logic-level input voltage              |                                                                                                           | 0.7 ×<br>V <sub>(+VBD)</sub> |          |                    | V     |
| .,                  | I am la sia lawal isan dan alƙara           | V <sub>(+VBD)</sub> = 5 V                                                                                 |                              |          | 0.8                | V     |
| V <sub>IL</sub>     | Low logic-level input voltage               | V <sub>(+VBD)</sub> = 3 V                                                                                 |                              |          | 0.4                | V     |
| V <sub>OH</sub>     | High logic-level output voltage             | At source current (I <sub>S</sub> ) = 200 μA                                                              | V <sub>(+VBD)</sub> – 0.2    |          |                    | V     |
| V <sub>OL</sub>     | Low logic-level output voltage              | At I <sub>sink</sub> = 200 μA                                                                             | 0.4                          |          |                    | V     |
|                     | Data format                                 |                                                                                                           | MS                           | BB first |                    |       |
| POWER               | SUPPLY REQUIREMENTS                         |                                                                                                           |                              |          |                    |       |
| V <sub>(+VA)</sub>  | Analog power-supply voltage                 |                                                                                                           | 2.7                          | 3.3      | 5.25               | V     |
| V <sub>(+VBD)</sub> | Digital I/O-supply voltage                  |                                                                                                           | 1.7                          | 3.3      | V <sub>(+VA)</sub> | V     |
|                     |                                             | At V <sub>(+VA)</sub> = 2.7 V to 3.6 V and 1-MHz throughput                                               |                              | 1.8      |                    | mA    |
|                     | C                                           | At V <sub>(+VA)</sub> = 2.7 V to 3.6 V static state                                                       |                              | 1.05     |                    | mA    |
| I <sub>(+VA)</sub>  | Supply current (normal mode)                | At V <sub>(+VA)</sub> = 4.7 V to 5.25 V and 1-MHz throughput                                              |                              | 2.3      | 3                  | mA    |
|                     |                                             | At V <sub>(+VA)</sub> = 4.7 V to 5.25 V static state                                                      |                              | 1.1      | 1.5                | mA    |
|                     | Power-down state supply current             |                                                                                                           |                              | 1        |                    | μA    |
| I <sub>(+VBD)</sub> | Digital I/O-supply current                  | V <sub>(+VA)</sub> = 5.25 V, f <sub>sample</sub> = 1 MHz                                                  |                              | 1        |                    | mA    |
|                     | Power-up time                               |                                                                                                           |                              |          | 1                  | μs    |
|                     | Invalid conversions after power up or reset |                                                                                                           |                              |          | 1                  | cycle |
|                     | Latch-up                                    |                                                                                                           | JESD                         | 78 class | I                  |       |
| TEMPER              | RATURE RANGE                                |                                                                                                           |                              |          | l                  |       |
|                     | Specified performance                       |                                                                                                           | -40                          |          | 125                | °C    |
|                     |                                             | 1                                                                                                         |                              |          |                    |       |

<sup>(4)</sup> Calculated on the first nine harmonics of the input frequency.



## 7.8 Timing Requirements

All specifications typical at  $-40^{\circ}$ C to  $125^{\circ}$ C,  $V_{(+VA)} = 2.7$  V to 5.25 V (unless otherwise specified). See Figure 45, Figure 46, Figure 47, and Figure 48.

|                  | PARAMETER <sup>(1)(2)</sup>                                                          | MIN                               | TYP | MAX | UNIT |      |  |
|------------------|--------------------------------------------------------------------------------------|-----------------------------------|-----|-----|------|------|--|
|                  |                                                                                      | $V_{(+VBD)} = 1.8 \text{ V}$      |     |     |      |      |  |
| t <sub>c</sub>   | Conversion time                                                                      | $V_{\text{(+VBD)}} = 3 \text{ V}$ |     |     | 16   | SCLK |  |
|                  |                                                                                      | $V_{\text{(+VBD)}} = 5 \text{ V}$ |     |     | 16   | SCLK |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       | 40  |     |      | ns   |  |
| t <sub>q</sub>   | Minimum quiet sampling time needed from bus Tri-state to<br>start of next conversion | V <sub>(+VBD)</sub> = 3 V         | 40  |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         | 40  |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       |     |     | 38   | ns   |  |
| t <sub>d1</sub>  | Delay time, CS low to first data (DO-15) out                                         | V <sub>(+VBD)</sub> = 3 V         |     |     | 27   | ns   |  |
|                  |                                                                                      | $V_{\text{(+VBD)}} = 5 \text{ V}$ |     |     | 17   | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       | 8   |     |      | ns   |  |
| t <sub>su1</sub> | Setup time, $\overline{\text{CS}}$ low to first rising edge of SCLK                  | $V_{\text{(+VBD)}} = 3 \text{ V}$ | 6   |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         | 4   |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       |     |     | 35   | ns   |  |
| t <sub>d2</sub>  | Delay time, SCLK falling to SDO next data bit valid                                  | V <sub>(+VBD)</sub> = 3 V         |     |     | 27   | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         |     |     | 17   | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       | 7   |     |      | ns   |  |
| t <sub>h1</sub>  | Hold time, SCLK falling to SDO data bit valid                                        | V <sub>(+VBD)</sub> = 3 V         | 5   |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         | 3   |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       |     |     | 26   | ns   |  |
| t <sub>d3</sub>  | Delay time, 16th SCLK falling edge to SDO 3-state                                    | V <sub>(+VBD)</sub> = 3 V         |     |     | 22   | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         |     |     | 13   | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       | 2   |     |      | ns   |  |
| t <sub>su2</sub> | Setup time, SDI valid to rising edge of SCLK                                         | V <sub>(+VBD)</sub> = 3 V         | 3   |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         | 4   |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       | 12  |     |      | ns   |  |
| t <sub>h2</sub>  | Hold time, rising edge of SCLK to SDI valid                                          | V <sub>(+VBD)</sub> = 3 V         | 10  |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         | 6   |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       | 20  |     |      | ns   |  |
| t <sub>w1</sub>  | Pulse duration CS high                                                               | V <sub>(+VBD)</sub> = 3 V         | 20  |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         | 20  |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       |     |     | 24   | ns   |  |
| t <sub>d4</sub>  | Delay time CS high to SDO 3-state                                                    | V <sub>(+VBD)</sub> = 3 V         |     |     | 21   | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         |     |     | 12   | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       | 20  |     |      | ns   |  |
| t <sub>wH</sub>  | Pulse duration SCLK high                                                             | V <sub>(+VBD)</sub> = 3 V         | 20  |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         | 20  |     |      | ns   |  |
| -                |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       | 20  |     |      | ns   |  |
| $t_{wL}$         | Pulse duration SCLK low                                                              | V <sub>(+VBD)</sub> = 3 V         | 20  |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 5 V         | 20  |     |      | ns   |  |
|                  |                                                                                      | V <sub>(+VBD)</sub> = 1.8 V       |     |     | 20   | MHz  |  |
| $f_{(SCLK)}$     | Frequency SCLK                                                                       | V <sub>(+VBD)</sub> = 3 V         |     |     | 20   | MHz  |  |
| •                |                                                                                      | V <sub>(+VBD)</sub> = 5 V         |     |     | 20   | MHz  |  |

<sup>(1) 1.8-</sup>V specifications apply from 1.7 V to 1.9 V, 3-V specifications apply from 2.7 V to 3.6 V, 5-V specifications apply from 4.75 V to 5.25 V.

<sup>(2)</sup> With 50-pF load



# 7.9 Typical Characteristics (All ADS79xx-Q1 Family Devices)





# 7.10 Typical Characteristics (12-Bit Devices Only)









Frequency (Across Different Source Resistance Values)

Variations for 10-bit and 8-bit devices are too small to be illustrated through the characteristic curves.



(Across Different Source Resistance Values)





Variations for 10-bit and 8-bit devices are too small to be illustrated through the characteristic curves.



Crosstalk (dB) 60 40 20 Isolation Memory 50 100 150 200 250 Input Frequency (KHz)  $f_{\text{sample}} = 1 \text{ MSPS}$  $V_{(+VBD)} = 5 V$  $V_{(+VA)} = 5 V$ CH0, CH1

100

Figure 37. Signal-to-Noise With Distortion Variation Across Channels

Figure 38. Crosstalk vs Input Frequency





Figure 39. Input Leakage Current vs Free-Air Temperature

Figure 40. Total Unadjusted Error (TUE) Maximum



Figure 41. Total Unadjusted Error (TUE) Minimum



Figure 42. Differential Linearity (DNL) Error



Figure 43. Integral Linearity (INL) Error



Figure 44. Power Spectrum



### 8 Detailed Description

#### 8.1 Overview

The ADS79xx-Q1 device is a high-speed, low-power analog-to-digital converter (ADC) with an 8-bit, 10-bit, and 12-bit multichannel successive-approximation register (SAR). The architecture of the device is based on charge redistribution, which includes a sample and hold function. The ADS79xx-Q1 device uses an external reference and an external serial clock (SCLK) to run the conversion.

The analog input is provided to the CHn input channel. The output of the multiplexer can be shorted directly or can be connected thorough a buffer to the AINP pin. Because the AINM pin is shorted to AGND, when a conversion is initiated, the differential input between the AINP and AGND pins is sampled on the internal capacitor array. Two input ranges are supported. Users can program the input range to either 0 V to  $V_{ref}$  or 0 V to  $V_{ref}$  using the mode-control register. The same register can program the input channel sequencing.

The ADS79xx-Q1 device also has four general-purpose input and output (GPIO) pins that can be programmed independently as either general-purpose output (GPO) or general-purpose Input (GPI) pins. GPIOs also support alarm function for which high and low thresholds are programmable per channel.

## 8.2 Functional Block Diagram



(1) n is number of channels (4, 8, 12, or 16) depending on the device from the ADS79xx-Q1 device family.



#### 8.3 Feature Description

#### 8.3.1 Device Operation

Figure 45, Figure 46, Figure 47, and Figure 48 illustrate device operation timing. Device operation is controlled with the CS, SCLK, and SDI pins. The device outputs data on the SDO pin.



Figure 45. Device Operation Timing Diagram

Each frame begins with the falling edge of the  $\overline{CS}$  pin. With the falling edge of the  $\overline{CS}$  pin, the input signal from the selected channel is sampled, and the conversion process is initiated. The device outputs data while the conversion is in progress. The 16-bit data word contains a 4-bit channel address, followed by a 12-bit conversion result in most-significant-bit (MSB) first format. The GPIO status can be read instead of the channel address (see Table 1, Table 2, and Table 5).

The device selects a new multiplexer channel on the second SCLK falling edge. The acquisition phase begins on the 14th SCLK rising edge. On the next  $\overline{\text{CS}}$  falling edge the acquisition phase ends, and the device starts a new frame.

There are four general-purpose IO (GPIO) pins. These pins can be individually programmed as GPO or GPI. Using these pins for preassigned functions is also possible (see Table 11). GPO data can be written into the device through the SDI line. The device refreshes the GPO data on the CS falling edge according to the SDI data written in previous frame.

Similarly the device latches the GPI status on the  $\overline{CS}$  falling edge and outputs the GPI data on the SDO line (if GPI read is enabled by writing DI04 = 1 in the previous frame) in the same frame starting with the  $\overline{CS}$  falling edge.



Figure 46. Serial Interface Timing Diagram for 8-Bit Devices (ADS7958, ADS7959, ADS7960, and ADS7961)



Figure 47. Serial Interface Timing Diagram for 10-Bit Devices (ADS7954, ADS7956, and ADS7957)



Figure 48. Serial Interface Timing Diagram for 12-Bit Devices (ADS7950, ADS7951, ADS7952, and ADS7953)







The falling edge of the  $\overline{\text{CS}}$  pin clocks out the DO-15 bit (the first bit of the four bit channel address), and remaining address bits are clocked out on every falling edge of SCLK until the third falling edge. The conversion result MSB is clocked out on the fourth SCLK falling edge and LSB on the 11th, 13th, or 15th falling edge respectively for 8-bit, 10-bit, or 12-bit devices. On the 16th falling edge of the SCLK pin, the SDO pin enters tristate condition. The conversion ends on the 16th falling edge of SCLK.

While the device outputs data on the SDO pin, a 16-bit word is read on the SDI pin. The SDI data are latched on every rising edge of the SCLK pin beginning with the first clock; see Figure 46, Figure 47, and Figure 48.

The  $\overline{\text{CS}}$  pin can be asserted (pulled high) only after 16 clocks have elapsed.

The device has two (high and low) programmable alarm thresholds per channel. If the input crosses these limits the device flags out an alarm on the GPIO0 or GPIO1 pin depending on the GPIO-program register settings (see Table 11). The alarm is asserted (under the alarm conditions) on the 12th falling edge of the SCLK pin in the same frame when a data conversion is in progress. The alarm output is reset on the tenth falling edge of the SCLK pin in the next frame.

#### 8.3.2 Device Power-up Sequence

Figure 49 illustrates the device power-up sequence. Manual mode is the default power-up channel-sequencing mode and channel-0 is the first channel by default. As explained previously, these devices offer program registers to configure user-programmable features (such as GPIO, alarm, and to preprogram the channel sequence for the auto modes). At power up or on reset, these registers are set to the default values listed in Table 1 to Table 11. Program these registers on power up or after reset. When configured, the device is ready to use in any of the three channel sequencing modes: manual, auto-1, and auto-2.





- A. The device continues operation in manual-mode channel 0 throughout the programming sequence and outputs valid conversion results. Changing the channel, range, or GPIO is possible by inserting extra frames in between two programming blocks. Bypassing any programming block is also possible if that feature in not intended for use.
- B. Reprogramming the device at any time during operation, regardless of what mode the device is in, is possible. During programming, the device continues operation in whatever mode it is in and outputs valid data.

Figure 49. Device Power-Up Sequence



#### 8.3.3 Analog Input

The ADS79x-Q1 device family offers 8-bit, 10-bit, and 12-bit ADCs with 4-channel, 8-channel, 12-channel, 16-channel multiplexers for analog input. The multiplexer output is available on the MXO pin. The AINP pin is the ADC input pin. The devices offers flexibility for a system designer as both MXO and AINP are accessible externally.

Figure 50 shows the equivalent circuit at the input and output of the multiplexer and the input of the converter during sampling. When the converter enters hold mode, the input impedance at AINP is greater than 1 G $\Omega$ .



Figure 50. ADC and MUX Equivalent Circuit

When the converter samples an input, the voltage difference between the AINP and AGND pins is captured on the internal capacitor array. The peak input current through the analog inputs depends upon a number of factors including sample rate, input voltage, and source impedance. The current into the ADS79xx-Q1 device charges the internal capacitor array during the sample period. After this capacitance is fully charged, there is no further input current.

To maintain the linearity of the converter, the Ch0 through Chn and AINP inputs must be within the input range limits specified. Outside of these ranges, converter linearity may not meet specifications.

#### 8.3.4 Reference

The ADS79xx-Q1 device can operate with an external 2.5-V  $\pm 10$ -mV reference. A clean, low-noise, well-decoupled reference voltage on the REF pin is required to ensure good performance from the converter. A low-noise, band-gap reference (such as the REF5025 device) can be used to drive this pin. A 10- $\mu$ F ceramic decoupling capacitor is required between the REF and GND pins of the converter. Place the capacitor as close as possible to the device pins.

### 8.3.5 Power Saving

The ADS79xx-Q1 device offers a power-down feature to save power when not in use. There are two ways to power down the device. The device can be powered down by writing the DI05 bit equal to 1 in the mode control register (see Table 1, Table 2, and Table 5). In this case, the device powers down on the 16th falling edge of the SCLK pin in the next data frame. Another way to power down the device is through the GPIO pins. The GPIO3 pin can act as a PD input (see Table 11 for assigning this functionality to the GPIO3 pin) which is an asynchronous and active-low input. The device powers down instantaneously after the GPIO3 pin (PD) equals 0. The device powers up again on the CS falling edge when the DI05 bit equals 0 in the mode control register, and the GPIO3 pin (PD) equals 1.

#### 8.4 Device Functional Modes

### 8.4.1 Channel Sequencing Modes

There are three modes for channel sequencing, including *manual mode*, *auto-1 mode*, and *auto-2 mode*. Mode selection occurs by writing into the *control register* (see Table 1, Table 2, and Table 5). A new multiplexer channel is selected on the second falling edge of SCLK (as shown in Figure 45) in all three modes.



#### **Device Functional Modes (continued)**

**Manual mode:** When configured to operate in manual mode, the next selected channel is programmed in each frame and the device selects the programmed channel in the next frame. On power up or after reset the default channel is channel-0 and the device is in manual mode.

**Auto-1 mode:** In this mode the device scans pre-programmed channels in ascending order. A new multiplexer channel is selected every frame on the second falling edge of the SCLK pin. A separate program register preprograms the channel sequence. Table 3 and Table 4 show auto-1 program register settings.

When programmed, the device retains the program register settings until the device is powered down, reset, or reprogrammed. The device is allowed to exit and reenter the auto-1 mode any number of times without disturbing the program register settings.

The auto-1 program register is reset to F, FF, FFF, or FFFF (hex) for the 4-channel, 8-channel, 12-channel, or 16-channel devices, respectively, upon device power up or reset (implying the device scans all channels in ascending order).

Auto-2 mode: In this mode the user can configure the program register to select the last channel in the scan sequence. The device scans all channels from channel-0 up to, and including, the last channel in ascending order. The multiplexer channel is selected every frame on the second falling edge of the SCLK pin. A separate program register preprograms the last channel in the sequence (multiplexer depth). Table 6 lists the auto-2 program register settings for selection of the last channel in the sequence.

When programmed, the device retains the program register settings until the device is powered down, reset, or reprogrammed. The device is allowed to exit and re-enter auto-2 mode any number of times, without disturbing the program register settings.

On power up or reset, bits D9 to D6 of the auto-2 program register are reset to 3, 7, B, or F (hex) 4-channel, 8-channel, 12-channel or 16-channel devices, respectively (implying the device scans all channels in ascending order).

#### 8.4.2 Device Programming and Mode Control

The following sections describe device programming and mode control. The ADS79xx-Q1 device feature two types of registers to configure and operate the devices in different modes. These registers are referred as configuration registers. The two types of configuration registers are mode control registers and program registers.

#### 8.4.2.1 Mode Control Register

A mode control register is configured to operate the device in one of three channel sequencing modes, either manual mode, auto-1 mode, or auto-2 mode. This register is also used to control user programmable features, such as range selection, device power-down control, GPIO read control, and writing output data into the GPIO pins.

## 8.4.2.2 Program Registers

The program registers are used for device-configuration settings and are typically programmed once on power up or after device reset. There are different program registers including auto-1 mode programming for preprogramming the channel sequence, auto-2 mode programming for selection of the last channel in the sequence, alarm programming for all 16 channels (or 4, 8, or 12 channels depending on the device), and GPIO for individual pin configuration, such as GPI or GPO or a preassigned function.

#### 8.4.3 Operating In Manual Mode

Figure 51 illustrates details regarding entering and running in manual channel-sequencing mode. Table 1 lists the mode control register settings for manual mode in detail. Note that there are no program registers for manual mode.



## **Device Functional Modes (continued)**



Figure 51. Entering and Running in Manual Channel-Sequencing Mode



# **Device Functional Modes (continued)**

# Table 1. Mode-Control Register Settings for Manual Mode

|         |                |                     | DESCRIPTION                                                                                                                                                                                                           |                                                             |                    |                       |  |  |  |  |
|---------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------|-----------------------|--|--|--|--|
| BITS    | RESET<br>STATE | LOGIC<br>STATE      |                                                                                                                                                                                                                       | FUNCTI                                                      | ON                 |                       |  |  |  |  |
| DI15-12 | 0001           | 0001                | Selects manual mode                                                                                                                                                                                                   |                                                             |                    |                       |  |  |  |  |
| DI11    | 0              | 1                   | Enables programming of                                                                                                                                                                                                | bits DI06 through DI00                                      |                    |                       |  |  |  |  |
|         |                | 0                   | Device retains values of                                                                                                                                                                                              | bits DI06 through DI00 from                                 | the previous frame |                       |  |  |  |  |
| DI10-07 | 0000           | = LSB.              | '                                                                                                                                                                                                                     | s of the next channel to be seel-0, 0001 represents channe  |                    | . DI10 = MSB and DI07 |  |  |  |  |
| DI06    | 0              | 0                   | Selects 2.5-V input range                                                                                                                                                                                             | elects 2.5-V input range (range 1)                          |                    |                       |  |  |  |  |
|         |                | 1                   | Selects 5-V input range                                                                                                                                                                                               | elects 5-V input range (range 2)                            |                    |                       |  |  |  |  |
| DI05    | 0              | 0                   | Device normal operation                                                                                                                                                                                               | (no power down)                                             |                    |                       |  |  |  |  |
|         |                | 1                   | Device powers down on                                                                                                                                                                                                 | 16th SCLK falling edge                                      |                    |                       |  |  |  |  |
| DI04    | 0              | 0                   |                                                                                                                                                                                                                       | e current channel address of version result on bits DO11 th |                    | 5 through DO12        |  |  |  |  |
|         |                | 1                   | The GPIO3 through GPIO0 data (both input and output) is mapped onto bits DO15 through DO12 in the order shown below. Lower data bits DO11 through DO00 represent the 12-bit conversion result of the current channel. |                                                             |                    |                       |  |  |  |  |
|         |                |                     | DOI5                                                                                                                                                                                                                  | DOI4                                                        | DOI3               | DOI2                  |  |  |  |  |
|         |                |                     | GPIO3                                                                                                                                                                                                                 | GPIO2                                                       | GPIO1              | GPIO0                 |  |  |  |  |
| DI03-00 | 0000           |                     |                                                                                                                                                                                                                       | gured as an output. The devicorresponding GPIO informat     |                    | he channel which is   |  |  |  |  |
|         |                | DI03 DI02 DI01 DI00 |                                                                                                                                                                                                                       |                                                             |                    |                       |  |  |  |  |
|         |                | _                   | GPIO3                                                                                                                                                                                                                 | GPIO2                                                       | GPIO1              | GPIO0                 |  |  |  |  |



#### 8.4.4 Operating In Auto-1 Mode

Figure 52 shows a flowchart containing the details regarding entering and running in auto-1 channel-sequencing mode. Table 2 lists the mode control register settings for auto-1 mode in detail.



Figure 52. Entering and Running in Auto-1 Channel-Sequencing Mode



### Table 2. Mode-Control Register Settings for Auto-1 Mode

|         | DECET          |                |                                                   | DESCRIPTION                                                                                 |                       |                     |  |  |  |  |
|---------|----------------|----------------|---------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------|---------------------|--|--|--|--|
| BITS    | RESET<br>STATE | LOGIC<br>STATE |                                                   | FUNCT                                                                                       | ION                   |                     |  |  |  |  |
| DI15-12 | 0001           | 0010           | Selects auto-1 mode                               |                                                                                             |                       |                     |  |  |  |  |
| DI11    | 0              | 1              | Enables programming of I                          | bits DI10 through DI00                                                                      |                       |                     |  |  |  |  |
|         |                | 0              | Device retains values of b                        | evice retains values of bits DI10 through DI00 from previous frame                          |                       |                     |  |  |  |  |
| DI10    | 0              | 1              | The channel counter is re                         | ne channel counter is reset to the lowest programmed channel in the auto-1 program register |                       |                     |  |  |  |  |
|         |                | 0              | The channel counter incre                         | ements every conversion (n                                                                  | o reset)              |                     |  |  |  |  |
| DI09-07 | 000            | xxx            | Do not care                                       | not care                                                                                    |                       |                     |  |  |  |  |
| DI06    | 0              | 0              | Selects 2.5-V input range                         | (range 1)                                                                                   |                       |                     |  |  |  |  |
|         |                | 1              | Selects 5-V input range (r                        | elects 5-V input range (range 2)                                                            |                       |                     |  |  |  |  |
| DI05    | 0              | 0              | Device normal operation (                         | (no powerdown)                                                                              |                       |                     |  |  |  |  |
|         |                | 1              | Device powers down on the                         | he 16th SCLK falling edge                                                                   |                       |                     |  |  |  |  |
| DI04    | 0              | 0              | SDO outputs current char result on DO11 through D | nnel address of the channel 000.                                                            | on DO1512 followed by | 12-bit conversion   |  |  |  |  |
|         |                | 1              |                                                   | a (both input and output) is<br>bits DO11 through DO00 r                                    |                       |                     |  |  |  |  |
|         |                |                | DO15                                              | DO14                                                                                        | DO13                  | DO12                |  |  |  |  |
|         |                |                | GPIO3                                             | GPIO2                                                                                       | GPIO1                 | GPIO0               |  |  |  |  |
| DI03-00 | 0000           |                |                                                   | jured as an output. The devorresponding GPIO informa                                        |                       | ne channel which is |  |  |  |  |
|         |                |                | DI03                                              | DI02                                                                                        | DI01                  | DI00                |  |  |  |  |
|         |                |                | GPIO3                                             | GPIO2                                                                                       | GPIO1                 | GPIO0               |  |  |  |  |

The auto-1 program register is programmed (once on power up or reset) to preselect the channels for the auto-1 sequence, as shown in Figure 53. The auto-1 program-register programming requires two  $\overline{CS}$  frames for complete programming. In the first  $\overline{CS}$  frame, the device enters the auto-1 register programming sequence, and in the second frame the device programs the auto-1 program register. For complete details see Table 2, Table 3, and Table 4.





#### A. Per Table 3 and Table 4.

B. The device continues operation in the selected mode during programming. The SDO pin is valid, however changing the range or writing the GPIO data into the device during programming is not possible.

Figure 53. Auto-1 Register Programming Flowchart

Table 3. Program Register Settings for Auto-1 Mode

| BITS    | RESET   |                                                                                    | DESCRIPTION                                                                                                                                                                                                                                       |  |  |  |  |  |
|---------|---------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ыз      | STATE   | LOGIC STATE                                                                        | FUNCTION                                                                                                                                                                                                                                          |  |  |  |  |  |
| FRAME 1 |         |                                                                                    |                                                                                                                                                                                                                                                   |  |  |  |  |  |
| DI15-12 | NA      | The device enters auto-1 program sequence. Device programming occurs in the frame. |                                                                                                                                                                                                                                                   |  |  |  |  |  |
| DI11-00 | NA      | Do not care                                                                        | not care                                                                                                                                                                                                                                          |  |  |  |  |  |
| FRAME 2 | •       | •                                                                                  |                                                                                                                                                                                                                                                   |  |  |  |  |  |
| DI15-00 | All 1's | 1 (individual bit)                                                                 | A particular channel is programmed to be selected in the channel scanning sequence. The channel numbers are mapped one-to-one with respect to the SDI bits. For example, DI15 $\rightarrow$ Ch15, DI14 $\rightarrow$ Ch14 DI00 $\rightarrow$ Ch00 |  |  |  |  |  |
|         |         | 0 (individual bit)                                                                 | A particular channel is programmed to be skipped in the channel scanning sequence. The channel numbers are mapped one-to-one with respect to the SDI bits. For example, DI15 $\rightarrow$ Ch15, DI14 $\rightarrow$ Ch14 DI00 $\rightarrow$ Ch00  |  |  |  |  |  |



### Table 4. Mapping of Channels to SDI Bits

| DEVICE <sup>(1)</sup> |      | SDI BITS |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
|-----------------------|------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|                       | DI15 | DI14     | DI13 | DI12 | DI11 | DI10 | DI09 | DI08 | DI07 | DI06 | DI05 | DI04 | DI03 | DI02 | DI01 | DI00 |
| 4 Channel             | Х    | Х        | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    | 1/0  | 1/0  | 1/0  | 1/0  |
| 8 Channel             | Х    | Χ        | Χ    | Χ    | Χ    | Χ    | Χ    | Х    | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  |
| 12 Channel            | Х    | Х        | Х    | Х    | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  |
| 16 Channel            | 1/0  | 1/0      | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  |

<sup>(1)</sup> When operating in auto-1 mode, the device only scans the channels programmed to be selected.

## 8.4.5 Operating In Auto-2 Mode

Figure 54 illustrates the details regarding entering and running in auto-2 channel-sequencing mode. Table 5 lists the mode-control register settings for auto-2 mode in detail.

Table 5. Mode-Control Register Settings for Auto-2 Mode

|         |                |                |                           | DESCRIPTION                                                          |          |                 |  |  |  |  |
|---------|----------------|----------------|---------------------------|----------------------------------------------------------------------|----------|-----------------|--|--|--|--|
| BITS    | RESET<br>STATE | LOGIC<br>STATE |                           | FUNCT                                                                | ION      |                 |  |  |  |  |
| DI15-12 | 0001           | 0011           | Selects auto-2 mode       |                                                                      |          |                 |  |  |  |  |
| DI11    | 0              | 1              | Enables programming of    | bits DI10 through DI00                                               |          |                 |  |  |  |  |
|         |                | 0              | The device retains values | e device retains values of DI10 through DI00 from the previous frame |          |                 |  |  |  |  |
| DI10    | 0              | 1              | The channel number is re  | eset to Ch-00                                                        |          |                 |  |  |  |  |
|         |                | 0              | The channel counter incre | ements every conversion (n                                           | o reset) |                 |  |  |  |  |
| DI09-07 | 000            | xxx            | Do not care               | not care                                                             |          |                 |  |  |  |  |
| DI06    | 0              | 0              | Selects 2.5-V input range | (range 1)                                                            |          |                 |  |  |  |  |
|         |                | 1              | Selects 5-V input range ( | elects 5-V input range (range 2)                                     |          |                 |  |  |  |  |
| DI05    | 0              | 0              | Device normal operation   | (no powerdown)                                                       |          |                 |  |  |  |  |
|         |                | 1              | The device powers down    | on the 16th SCLK falling ed                                          | dge      |                 |  |  |  |  |
| DI04    | 0              | 0              |                           | current channel address of oversion result on bits DO11              |          | 15 through DO12 |  |  |  |  |
|         |                | 1              |                           | a (both input and output) is<br>er data bits DO11 through D          |          |                 |  |  |  |  |
|         |                |                | DO15                      | DO14                                                                 | DO13     | DO12            |  |  |  |  |
|         |                |                | GPIO3                     | GPIO2                                                                | GPIO1    | GPIO0           |  |  |  |  |
| DI03-00 | 0000           |                |                           | gured as an output. The devorresponding GPIO informa                 |          | channel that is |  |  |  |  |
|         |                |                | DI03                      | DI02                                                                 | DI01     | DI00            |  |  |  |  |
|         |                |                | GPIO3                     | GPIO2                                                                | GPIO1    | GPIO0           |  |  |  |  |





Figure 54. Entering and Running in Auto-2 Channel-Sequencing Mode



The auto-2 program register is programmed (once on power up or reset) to preselect the last channel (or sequence depth) in the auto-2 sequence. Unlike auto-1 program-register programming, auto-2 program-register programming requires only one CS frame for complete programming. Figure 55 and Table 6 provide complete details.



A. See Table 6.

B. The device continues operation in the selected mode during programming. The SDO pin is valid, however changing the range or writing the GPIO data into the device during programming is not possible.

Figure 55. Auto-2 Register Programming Flowchart

Table 6. Program Register Settings for Auto-2 Mode

|         | RESET<br>STATE | DESCRIPTION    |                                                                                                                                                                                                                                                                                            |  |
|---------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BITS    |                | LOGIC<br>STATE | FUNCTION                                                                                                                                                                                                                                                                                   |  |
| DI15-12 | NA             | 1001           | The auto-2 program register is selected for programming                                                                                                                                                                                                                                    |  |
| DI11-10 | NA             | Do not care    |                                                                                                                                                                                                                                                                                            |  |
| DI09-06 | NA             | aaaa           | This 4-bit data represents the address of the last channel in the scanning sequence. During device operation in auto-2 mode, the channel counter begins at CH-00 and increments every frame until the counter equals aaaa. The channel counter then rolls over to CH-00 in the next frame. |  |
| DI05-00 | NA             | Do not care    |                                                                                                                                                                                                                                                                                            |  |

### 8.4.6 Continued Operation In A Selected Mode

When a device is programmed to operate in one of the modes, the user can continue to operate in the same mode. Table 7 lists mode-control register settings to continue operating in a selected mode.

Table 7. Continued Operation in a Selected Mode

|         | RESET<br>STATE | DESCRIPTION                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|---------|----------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BITS    |                | LOGIC<br>STATE                                                            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| DI15-12 | 0001           | 0000                                                                      | The device continues to operate in the selected mode. In auto-1 and auto-2 modes the channel counter increments normally, whereas in the manual mode the device continues with the last selected channel. The device ignores data on bits DI11-DI00 and continues operating as per the previous settings. This feature is provided so that the SDI pin can be held low when no changes are required in the mode-control register settings. |  |
| DI11-00 | All 0          | The device ignores these bits when bit DI15-12 is set to 0000 logic state |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |



#### 8.5 Digital Output Code

As discussed previously in the *Device Operation* section, the digital output of the ADS79xx-Q1 devices is SPI<sup>TM</sup> compatible. Table 8, Table 9, and Table 10 list the output codes corresponding to various analog input voltages.

Table 8. Ideal Input Voltages and Output Codes for 8-Bit Devices (ADS7958, ADS7959, ADS7960, and ADS7961)

| DESCRIPTION                 | ANA                                    | LOG VALUE                                  | DIGITAL OUTPUT<br>STRAIGHT BINARY |          |
|-----------------------------|----------------------------------------|--------------------------------------------|-----------------------------------|----------|
|                             |                                        |                                            | BINARY CODE                       | HEX CODE |
| Full-scale range            | Range 1 $\rightarrow$ V <sub>ref</sub> | Range 2 $\rightarrow$ 2 x V <sub>ref</sub> | _                                 | _        |
| Least-significant bit (LSB) | V <sub>ref</sub> / 256                 | 2 x V <sub>ref</sub> / 256                 |                                   | _        |
| Full scale                  | V <sub>ref</sub> – 1 LSB               | 2 x V <sub>ref</sub> – 1 LSB               | 1111 1111                         | FF       |
| Midscale                    | V <sub>ref</sub> / 2                   | V <sub>ref</sub>                           | 1000 0000                         | 80       |
| Midscale – 1 LSB            | V <sub>ref</sub> / 2 – 1 LSB           | V <sub>ref</sub> – 1 LSB                   | 0111 1111                         | 7F       |
| Zero                        | 0 V                                    | 0 V                                        | 0000 0000                         | 00       |

Table 9. Ideal Input Voltages and Output Codes for 10-Bit Devices (ADS7958, ADS7959, ADS7960, and ADS7961)

| DESCRIPTION                 | A                                      | NALOG VALUE                                       |              | DIGITAL OUTPUT<br>STRAIGHT BINARY |  |
|-----------------------------|----------------------------------------|---------------------------------------------------|--------------|-----------------------------------|--|
|                             |                                        |                                                   | BINARY CODE  | HEX CODE                          |  |
| Full-scale range            | Range 1 $\rightarrow$ V <sub>ref</sub> | Range 2 $\rightarrow$ 2 $\times$ V <sub>ref</sub> | _            | _                                 |  |
| Least-significant bit (LSB) | V <sub>ref</sub> / 1024                | 2 × V <sub>ref</sub> / 1024                       | _            | _                                 |  |
| Full scale                  | V <sub>ref</sub> – 1 LSB               | 2 V <sub>ref</sub> – 1 LSB                        | 11 1111 1111 | 3FF                               |  |
| Midscale                    | V <sub>ref</sub> / 2                   | V <sub>ref</sub>                                  | 10 0000 0000 | 200                               |  |
| Midscale – 1 LSB            | V <sub>ref</sub> / 2 – 1 LSB           | V <sub>ref</sub> - 1 LSB                          | 01 1111 1111 | 1FF                               |  |
| Zero                        | 0 V                                    | 0 V                                               | 00 0000 0000 | 000                               |  |

Table 10. Ideal Input Voltages and Output Codes for 12-Bit Devices (ADS7950, ADS7951, ADS7952, and ADS7953)

| DESCRIPTION                 | Al                                     | NALOG VALUE                                | _              | DIGITAL OUTPUT<br>STRAIGHT BINARY |  |
|-----------------------------|----------------------------------------|--------------------------------------------|----------------|-----------------------------------|--|
|                             |                                        |                                            | BINARY CODE    | HEX CODE                          |  |
| Full-scale range            | Range 1 $\rightarrow$ V <sub>ref</sub> | Range 2 $\rightarrow$ 2 x V <sub>ref</sub> | _              | _                                 |  |
| Least-significant bit (LSB) | V <sub>ref</sub> / 4096                | 2 × V <sub>ref</sub> / 4096                | _              | _                                 |  |
| Full scale                  | V <sub>ref</sub> – 1 LSB               | 2 × V <sub>ref</sub> – 1 LSB               | 1111 1111 1111 | FFF                               |  |
| Midscale                    | V <sub>ref</sub> / 2                   | $V_{ref}$                                  | 1000 0000 0000 | 800                               |  |
| Midscale – 1 LSB            | V <sub>ref</sub> / 2 – 1 LSB           | V <sub>ref</sub> – 1 LSB                   | 0111 1111 1111 | 7FF                               |  |
| Zero                        | 0 V                                    | 0 V                                        | 0000 0000 0000 | 000                               |  |



### 8.6 Programming: GPIO

#### 8.6.1 GPIO Registers

The device has four general-purpose input and output (GPIO) pins. Each of the four pins can be independently programmed as general purpose output (GPO) or general purpose input (GPI). Using the GPIOs pins for some preassigned functions (see Table 11) is possible. The GPO data can be written into the device through the SDI line. The device refreshes the GPO data on every  $\overline{CS}$  falling edge as per the SDI data written in the previous frame. Similarly, the device latches the GPI status on the  $\overline{CS}$  falling edge and outputs it on the SDO pin (if the GPI pin is read-enabled by writing bit DIO4 equal to 1 during the previous frame) in the same frame starting on the  $\overline{CS}$  falling edge.

Figure 56 shows the details regarding programming the GPIO registers. Table 11 lists the details regarding GPIO-register programming settings.



A. See Table 12 for DI11 to DI00 data.

B. The device continues its operation in selected mode during programming. SDO is valid, however changing the range or writing GPIO data into the device during programming is not possible.

Figure 56. GPIO Program-Register Programming Flowchart



# **Programming: GPIO (continued)**

#### **Table 11. GPIO Program-Register Settings**

|           | DECET          |                      | DESCRIPTION                                                                                                                                                    |  |  |  |  |  |
|-----------|----------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BITS      | RESET<br>STATE | LOGIC STATE FUNCTION |                                                                                                                                                                |  |  |  |  |  |
| DI15-12   | NA             | 0100                 | The device selects GPIO program registers for programming.                                                                                                     |  |  |  |  |  |
| DI11-10   | 00             | 00                   | Do not program these bits to any logic state other than 00.                                                                                                    |  |  |  |  |  |
| DI09      | 0              | 1                    | The device resets all registers in the next $\overline{\text{CS}}$ frame to the reset state shown in the corresponding tables (the device also resets itself). |  |  |  |  |  |
|           |                | 0                    | Device normal operation.                                                                                                                                       |  |  |  |  |  |
| DI08      | 0              | 1                    | The device configures the GPIO3 pin as the device power-down input.                                                                                            |  |  |  |  |  |
|           |                | 0                    | The GPIO3 pin remains a general-purpose input or output.                                                                                                       |  |  |  |  |  |
| DI07      | 0              | 1                    | The device configures the GPIO2 pin as a device-range input.                                                                                                   |  |  |  |  |  |
|           |                | 0                    | The GPIO2 pin remains a general-purpose input or output.                                                                                                       |  |  |  |  |  |
| DI06-04   | 000            | 000                  | The GPIO1 and GPIO0 pins remain a general-purpose input or output.                                                                                             |  |  |  |  |  |
|           |                | xx1                  | The device configures the GPIO0 pin as a high-alarm or low-alarm output. This output is active high. GPIO1 remains general-purpose input or output.            |  |  |  |  |  |
|           |                | 010                  | The device configures GPIO0 as a high-alarm output. This output is active high. The GPIO1 pin remains a general-purpose input or output.                       |  |  |  |  |  |
|           |                | 100                  | The device configures GPIO1 as a low-alarm output. This output is active high. The GPIO0 pin remains a general-purpose input or output.                        |  |  |  |  |  |
|           |                | 110                  | The device configures GPIO1 as a low-alarm output and the GPIO0 pin as a high-alarm output. These outputs are active high.                                     |  |  |  |  |  |
| Note: The | e following s  | ettings are          | valid for the GPIO pins that are not assigned a specific function through bits DI08 to DI04                                                                    |  |  |  |  |  |
| DI03      | 0              | 1                    | The GPIO3 pin is configured as general-purpose output.                                                                                                         |  |  |  |  |  |
|           |                | 0                    | The GPIO3 pin is configured as general-purpose input.                                                                                                          |  |  |  |  |  |
| DI02      | 0              | 1                    | The GPIO2 pin is configured as general-purpose output.                                                                                                         |  |  |  |  |  |
|           |                | 0                    | The GPIO2 pin is configured as general-purpose input.                                                                                                          |  |  |  |  |  |
| DI01      | 0              | 1                    | The GPIO1 pin is configured as general-purpose output.                                                                                                         |  |  |  |  |  |
|           |                | 0                    | The GPIO1 pin is configured as general-purpose input.                                                                                                          |  |  |  |  |  |
| DI00      | 0              | 1                    | The GPIO0 pin is configured as general-purpose output.                                                                                                         |  |  |  |  |  |
|           |                | 0                    | The GPIO0 pin is configured as general-purpose input.                                                                                                          |  |  |  |  |  |

#### 8.6.2 Alarm Thresholds for GPIO Pins

Each channel has two alarm program registers, one for setting the high alarm threshold and the other for setting the low alarm threshold. For ease of programming, two alarm programming registers per channel, corresponding to four consecutive channels, are assembled into one group (a total of eight registers). There are four of these groups for 16-channel devices, and one, two or three of these groups for the 12-, 8-, or 4-channel devices, respectively. Table 12 lists the grouping of the various channels for each device in the ADS79xx-Q1 family. Figure 57 illustrates the details regarding programming the alarm thresholds. Table 13 lists the details regarding the alarm-program register settings.

**Table 12. Grouping of Alarm Program Registers** 

| GROUP<br>NUMBER | REGISTERS                                         | APPLICABLE FOR DEVICE                                                                                        |
|-----------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 0               | High and low alarm for channel 0, 1, 2, and 3     | ADS750, ADS7952, ADS7951, and ADS7953; ADS7954, ADS7956, and ADS7957; ADS7958, ADS7959, ADS7960, and ADS7961 |
| 1               | High and low alarm for channel 4, 5, 6, and 7     | ADS7951, ADS7952, and ADS7953; ADS7956, and ADS7957; ADS7959, ADS7960, and ADS7961                           |
| 2               | High and low alarm for channel 8, 9, 10, and 11   | ADS7953 and ADS7952, ADS7957 and ADS7956, ADS7961 and ADS7960                                                |
| 3               | High and low alarm for channel 12, 13, 14, and 15 | ADS7953, ADS7957, and ADS7961                                                                                |

Each alarm group requires nine  $\overline{CS}$  frames for programming the respective alarm thresholds. In the first frame the device enters the programming sequence and in each subsequent frame the device programs one of the registers from the group. The device offers a feature to program less than eight registers in one programming sequence. The device exits the alarm threshold programming sequence in the next frame after encountering the first exit alarm program bit high.



- A. xx indicates a group of four channels (see Table 12).
- B. Per Table 12.
- C. The device continues operation in the selected mode during programming. The SDO pin is valid, however changing the range or writing the GPIO data into the device during programming is not possible.

Figure 57. Alarm Program Register Programming Flowchart



**STRUMENTS** 

ZHCSCF3A -MAY 2014-REVISED AUGUST 2014

# **Table 13. Alarm Program Register Settings**

|                       |                                                                                                                                                                                                                                                                                               |                | DESCRIPTION                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| BITS                  | RESET STATE                                                                                                                                                                                                                                                                                   | LOGIC<br>STATE | FUNCTION                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| FRAME 1               |                                                                                                                                                                                                                                                                                               |                |                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|                       |                                                                                                                                                                                                                                                                                               | 1100           | The device enters alarm programming sequence for group 0                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| DI15-12               | NA                                                                                                                                                                                                                                                                                            | 1101           | The device enters alarm programming sequence for group 1                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| DI15-12               | INA                                                                                                                                                                                                                                                                                           | 1110           | The device enters alarm programming sequence for group 2                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|                       |                                                                                                                                                                                                                                                                                               | 1111           | The device enters alarm programming sequence for group 3                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| Note: Bits binary for |                                                                                                                                                                                                                                                                                               | the alarm pr   | ogramming request for group bb. Here, bb represents the alarm programming group number in                                                                                                                                                       |  |  |  |  |  |  |  |  |
| DI11-14               | NA                                                                                                                                                                                                                                                                                            | Do not car     | re                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| FRAME 2               | AND ONWARDS                                                                                                                                                                                                                                                                                   |                |                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| DI15-14               | NA                                                                                                                                                                                                                                                                                            | cc             | Where <i>cc</i> represents the lower two bits of the channel number in binary format. The device programs the alarm for the channel represented by the binary number <i>bbcc</i> . Note that <i>bb</i> is programmed in the first frame.        |  |  |  |  |  |  |  |  |
| DIAO                  | NA                                                                                                                                                                                                                                                                                            | 1              | High-alarm register selection                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| DI13                  |                                                                                                                                                                                                                                                                                               | 0              | Low-alarm register selection                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                       |                                                                                                                                                                                                                                                                                               | 0              | Continue alarm programming sequence in next frame                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| DI12                  | NA                                                                                                                                                                                                                                                                                            | 1              | Exit alarm programming in the next frame. <b>Note</b> : If the alarm programming sequence is not terminated using this feature then the device remains in the alarm programming sequence state and all SDI data is treated as alarm thresholds. |  |  |  |  |  |  |  |  |
| DI11-10               | NA                                                                                                                                                                                                                                                                                            | xx             | Do not care                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
| DI09-00               | All ones for high plarm register.  All ones for high clarm register.  This 10-bit data represents the alarm threshold. The 10-bit alarm threshold is compared with the upper 10-word of the 12-bit conversion result. The device sets off an alarm when the conversion result is higher (high |                |                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |



# 9 Application and Implementation

### 9.1 Application Information

In general applications, when the internal multiplexer is updated, the previously converted channel charge is stored in the 15-pF internal input capacitance that disturbs the voltage at the newly selected channel. This disturbance is expected to settle to 1 LSB during sampling (acquisition) time to avoid degrading converter performance. The initial absolute disturbance error at the channel input must be less than 0.5 V to prevent source current saturation or slewing that causes significantly long settling times. Fortunately, significantly reducing disturbance error is easy to accomplish by simply placing a large enough capacitor at the input of each channel. Specifically, with a 150-pF capacitor, instantaneous charge distribution keeps disturbance error below 0.46 V because the internal input capacitance can only hold up to 75 pC (or 5 V x 15 pF). The remaining error must be corrected by the voltage source at each input, with impedance low enough to settle within 1 LSB. The following application examples explain the considerations for the input source impedance (R<sub>SOURCE</sub>).

# 9.2 Typical Applications

### 9.2.1 Unbuffered Multiplexer Output (MXO)

This application is the most typical application, but requires the lowest  $R_{SOURCE}$  for good performance. In this configuration, the 2xREF range allows larger source impedance than the 1xREF range because the 1xREF range LSB size is smaller, thus making it more sensitive to settling error.



A. A restriction on the source impedance exists.  $R_{SOURCE} \le 100~\Omega$  for the 1xREF 12-bit settling at 1 MSPS or  $R_{SOURCE} \le 250~\Omega$  for the 1xREF 12-bit settling at 1 MSPS .

Figure 58. Application Diagram for an Unbuffered MXO

#### 9.2.1.1 Design Requirements

The design is optimized to show the input source impedance ( $R_{SOURCE}$ ) between the 100  $\Omega$  to 10,000  $\Omega$  required to meet the 1-LSB settling at 12-bit, 10-bit, and 8-bit resolutions at different throughput in 1xREF (2.5-V) and 2xREF (5-V) input ranges.

#### 9.2.1.2 Detailed Design Procedure

Although the required input source impedance can be estimated assuming a 0.5-V initial error and exponential recovery during sampling (acquisition) time, this estimation over-simplifies the complex interaction between the converter and source, thus yielding inaccurate estimates. Thus, this design uses an iterative approach with the converter itself to provide reliable impedance values.

To determine the actual maximum source impedance for a particular resolution and sampling rate, two subsequent channels are set at least 95% of the full-scale range apart. With a 1xREF range and 2.5  $V_{ref}$ , the channel difference is at least 2.375 V. With 2xREF and 2.5  $V_{ref}$ , the difference is at least 4.75 V. With a source impedance between 100  $\Omega$  to 10,000  $\Omega$ , the conversion runs at a constant rate and a channel update is issued that captures the first couple samples after the update. This process is repeated at least 100 times to remove any noise and to show a clear settling error. The first sample after the channel update is then compared against the second one. If the first and second samples are more than 1 LSB apart, throughput rate is reduced until the settling error becomes 1 LSB, which then sets the maximum throughput for the selected impedance. The whole process is repeated for nine different impedances between 100  $\Omega$  to 10,000  $\Omega$ .



# **Typical Applications (continued)**

### 9.2.1.3 Application Curves

These curves show the R<sub>SOURCE</sub> for an unbuffered MXO.





Figure 59. 2xREF Input Range Settling without an MXO Buffer

Figure 60. 1xREF Input Range Settling without an MXO Buffer

# 9.2.2 OPA192 Buffered Multiplexer Output (MXO)

The use of a buffer relaxes the  $R_{SOURCE}$  requirements to an extent. Charge from the sample-and-hold capacitor no longer dominates as a residual charge from a previous channel. Although having good performance is possible with a larger impedance using the OPA192, the output capacitance of the MXO also holds the previous channel charge and cannot be isolated, which limits how large the input impedance can finally be for good performance. In this configuration, the 1xREF range allows slightly higher impedance because the OPA192 (20 V/ $\mu$ s) slews approximately 2.5 V in contrast to the 2xREF range that requires the OPA192 to slew approximately 5 V.



A. Restriction on the source impedance exists.  $R_{(SOURCE)} \le 500 \Omega$  for a 12-bit settling at 1 MSPS with both 1xREF and 2xREF ranges.

Figure 61. Application Diagram for an OPA192 Buffered MXO

#### 9.2.2.1 Design Requirements

The design is optimized to show the input source impedance ( $R_{SOURCE}$ ) between the 100  $\Omega$  to 10,000  $\Omega$  required to meet a 1-LSB settling at 12-bit, 10-bit, and 8-bit resolutions at different throughput in 1xREF (2.5 V) and 2xREF (5 V) input ranges.



# Typical Applications (continued)

#### 9.2.2.2 Detailed Design Procedure

The design procedure is similar to the unbuffered-MXO application, but includes an operation amplifier in unity gain as a buffer. The most important parameter for multiplexer buffering is slew rate. The amplifier must finish slewing before the start of sampling (acquisition) to keep the buffer operating in small-signal mode during sampling (acquisition) time. Also, between the buffer output and converter input (INP), there must be a capacitor large enough to keep the buffer in small-signal operation during sampling (acquisition) time. Because 150 pF is large enough to protect the buffer form hold charge from internal capacitors, this value selected along with the lowest impedance that allows the op amp to remain stable.

The converter allows the MXO to settle approximately 600 ns before sampling. During this time, the buffer slews and then enters small-signal operation. For a 5-V step change, slew rate stays constant during the first 4 V. The last 1 V includes a transition from slewing and non-slewing. Thus, the buffer cannot be assumed to keep a constant slew during the 600 ns available for MXO settling. Assuming that the last 1-V slew is reduced to half is recommended. For this reason, slew is 10 V/ $\mu$ s or (5 V $_{ref}$  + 1 V) / 0.6  $\mu$ s to account for the 1-V slow slew. The OPA192 has a 20-V/us slew, and is capable of driving 150 pF with more than a 50° phase margin with a 50- $\Omega$  or 100- $\Omega$  R $_{iso}$ , making the OPA192 an ideal selection for the ADS79xx-Q1 family of converters.

#### 9.2.2.3 Application Curves

These curves show the R<sub>SOURCE</sub> for an OPA192 buffered MXO.





Figure 62. 2xREF Input Range Settling with an OPA192 MXO Buffer

Figure 63. 1xREF Input Range Settling with an OPA192 MXO Buffer

#### 9.3 Do's and Don'ts

- Use capacitors to decouple the dynamic current transients at each pins, including reference, supply, and input signal.
- Do not place capacitors on the MXO pin. This placement causes issues with the signal settling when the multiplexer changes channels.
- Depending on the PCB layout, there can be parasitic inductance on the SCLK trace that causes ringing. To
  minimize ringing, do not place a capacitor at the SCLK pin. Instead, place a small resistor in series with the
  SCLK pin to slow down the clock edges.

# 10 Power-Supply Recommendations

The devices are designed to operate from an analog supply voltage  $(V_{(+VA)})$  range between 2.7 V and 5.25 V and a digital supply voltage  $(V_{(+VBD)})$  range between 1.7 V and 5.25 V. Both supplies must be well regulated. The analog supply is always greater than or equal to the digital supply. A 1- $\mu$ F ceramic decoupling capacitor is required at each supply pin and must be placed as close as possible to the device.



# 11 Layout

### 11.1 Layout Guidelines

- A copper fill area underneath the device ties the AGND, BDGND, AINM, and REFM pins together. This copper fill area must also be connected to the analog ground plane of the PCB using at least four vias.
- The power sources must be clean and properly decoupled by placing a capacitor close to each of the three supply pins, as shown in Figure 64. To minimize ground inductance, ensure that each capacitor ground pin is connected to a grounding via by a very short and thick trace.
- The REFP pin requires a 10-µF ceramic capacitor to meet performance specifications. Place the capacitor directly next to the device. This capacitor ground pin must be routed to the REFM pin by a very short trace, as shown in Figure 64.
- Do not place any vias between a capacitor pin and a device pin.

#### NOTE

The full-power bandwidth of the converter makes the ADC sensitive to high frequencies in digital lines. Organize components in the PCB by keeping digital lines apart from the analog signal paths. This design configuration is critical to minimize crosstalk. For example, in Figure 64, input drivers are expected to be on the left of the converter and the microcontroller on the right.

# 11.2 Layout Example



Figure 64. Layout Example



### 12 器件和文档支持

#### 12.1 文档支持

#### 12.1.1 相关文档

相关文档如下:

- REF5025 数据表, SBOS410
- OPA192 数据表, SBOS620

# 12.2 相关链接

以下表格列出了快速访问链接。 范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

|            |       | 17.   | 加入此汉  |       |       |
|------------|-------|-------|-------|-------|-------|
| 部件         | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
| ADS7950-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7951-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7952-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7953-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7954-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7956-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7957-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7958-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7959-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7960-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS7961-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

表 14. 相关链接

# 12.3 商标

SPI is a trademark of Motorola Inc.

All other trademarks are the property of their respective owners.

### 12.4 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 12.5 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

### 13 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ADS7950QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 30   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7950Q                | Samples |
| ADS7951QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 30   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7951Q                | Samples |
| ADS7952QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 38   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7952Q                | Samples |
| ADS7953QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 38   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7953Q                | Samples |
| ADS7954QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 30   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7954Q                | Samples |
| ADS7956QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 38   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7956Q                | Samples |
| ADS7957QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 38   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7957Q                | Samples |
| ADS7958QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 30   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7958Q                | Samples |
| ADS7959QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 30   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7959Q                | Samples |
| ADS7960QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 38   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7960Q                | Samples |
| ADS7961QDBTRQ1   | ACTIVE     | TSSOP        | DBT                | 38   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7961Q                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS7950QDBTRQ1 | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| ADS7951QDBTRQ1 | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| ADS7952QDBTRQ1 | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| ADS7953QDBTRQ1 | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| ADS7954QDBTRQ1 | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| ADS7956QDBTRQ1 | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| ADS7957QDBTRQ1 | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| ADS7958QDBTRQ1 | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| ADS7959QDBTRQ1 | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| ADS7960QDBTRQ1 | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| ADS7961QDBTRQ1 | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |



www.ti.com 3-Jun-2022



\*All dimensions are nominal

| 7 til dilliciololio die Hollina |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ADS7950QDBTRQ1                  | TSSOP        | DBT             | 30   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7951QDBTRQ1                  | TSSOP        | DBT             | 30   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7952QDBTRQ1                  | TSSOP        | DBT             | 38   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7953QDBTRQ1                  | TSSOP        | DBT             | 38   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7954QDBTRQ1                  | TSSOP        | DBT             | 30   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7956QDBTRQ1                  | TSSOP        | DBT             | 38   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7957QDBTRQ1                  | TSSOP        | DBT             | 38   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7958QDBTRQ1                  | TSSOP        | DBT             | 30   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7959QDBTRQ1                  | TSSOP        | DBT             | 30   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7960QDBTRQ1                  | TSSOP        | DBT             | 38   | 2000 | 356.0       | 356.0      | 35.0        |
| ADS7961QDBTRQ1                  | TSSOP        | DBT             | 38   | 2000 | 356.0       | 356.0      | 35.0        |



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Analog to Digital Converters - ADC category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

MCP37211-200I/TE AD9235BCPZRL7-40 HT7316ARQZ ADS1100A3IDBVR HI1175JCB HI3-574AJN-5 HI5714/4CB HI5746KCA
HI5766KCAZ HI5766KCBZ ISOSD61TR ES7201 AD7266BSUZ-REEL AD7708BRZ-REEL7 CLM2543IDW CLM2543CDW
MCP3004T-I/SL ADS7853IPWR GP9301BXI-F10K-D1V10-SH GP9301BXI-F10K-N-SH GP9101-F50-C1H1-SW GP9301BXI-F5K-N-SW
GP9101-F10K-N-SW GP9301BXI-F4K-D1V10-SH GP9301BXI-F1K-L5H2-SH LTC2484IDD#TRPBF AD9245BCPZRL7-20 SSP1120
ADS8332IBRGER ADS8168IRHBR HT7705ARWZ ADS9224RIRHBR ADC101S051CIMF AD7779ACPZ-RL AD7714YRUZ-REEL
LTC2447IUHF#PBF AD9235BRUZRL7-20 AD7888ARUZ-REEL AD7606BBSTZ-RL AD7998BRUZ-1REEL AD7276ARMZ-REEL
AD7712ARZ-REEL AD7997BRUZ-1REEL LTC2348ILX-16#PBF AD2S1210BSTZ-RL7 AD7711ARZ-REEL7 AD7865ASZ-1REEL
AD7923BRUZ-REEL AD7495ARZ-REEL7 AD9629BCPZRL7-40