

# 16-Bit, 250kSPS, Serial, CMOS, Sampling ANALOG-TO-DIGITAL CONVERTER

Check for Samples: ADS8519

## **FEATURES**

- 0V to 8.192V, ±5V, and ±10V Input Ranges
- 93dB SNR with 20kHz Input
- ±1.5LSB Max INL
- ±1LSB Max DNL; 16 Bits, No Missing Codes
- SPI™-Compatible Serial Output with Daisy-Chain (TAG) Feature and 3-State Bus
- 5V Analog Supply, 1.65V to 5.25V I/O Supply
- Pinout Similar to 16-Bit ADS7809 (Low-Speed) and 12-Bit ADS7808 and ADS8508
- No External Precision Resistors Required
- Uses Internal or External Reference
- 110mW Typ Power Dissipation at 250kSPS
- 28-Pin SSOP Package
- Simple DSP Interface

## **APPLICATIONS**

- Industrial Process Control
- Data Acquisition Systems
- Digital Signal Processing
- Medical Equipment
- Instrumentation

#### DESCRIPTION

The ADS8519 is a complete 16-bit sampling analog-to-digital (A/D) converter using state-of-the-art CMOS structures. It contains a complete 16-bit, capacitor-based, successive approximation register (SAR) A/D converter with sample-and-hold, reference, clock, and a serial data interface. Data can be output using the internal clock or synchronized to an external data clock. The ADS8519 also provides an output synchronization pulse for ease-of-use with standard DSP processors.

The ADS8519 is specified at a 250kSPS sampling rate over the full temperature range. Internal precision resistors provide various input ranges including ±10V, ±5V, and 0V to 8.192V, while the innovative design allows operation from a single 5V supply with power dissipation under 125mW.

The ADS8519 is available in a 28-pin SSOP package, and is fully specified for operation over the industrial –40°C to +85°C temperature range.



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI is a trademark of Motorola, Inc.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT   | MINIMUM<br>INL<br>(LSB) | NO<br>MISSING<br>CODES           | MINIMUM<br>SINAD<br>(dB) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QTY |
|-----------|-------------------------|----------------------------------|--------------------------|-----------------------------------|------------------|-----------------------|--------------------|-------------------------|
| ADS8519IB | .4 5                    | 16-Bit 90 –40°C to +85°C SSOP-28 |                          | SSOP-28                           | DD               | ADS8519IBDB           | Tube, 50           |                         |
| AD20213IB | ±1.5                    | 10-011                           | 90                       | –40°C to +85°C                    | 55UP-26          | DB                    | ADS8519IBDBR       | Tape and Reel, 2000     |
| ADS8519I  | . 0                     | 45 Di4                           | 07                       | -40°C to +85°C                    | CCOD 20          | DD                    | ADS8519IDB         | Tube, 50                |
| AD202191  | ±3                      | 15-Bit                           | 87                       | -40°C to +85°C                    | SSOP-28          | DB                    | ADS8519IDBR        | Tape and Reel, 2000     |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS(1) (2)

Over operating free-air temperature range (unless otherwise noted).

|                                   |                  | UNIT                                     |
|-----------------------------------|------------------|------------------------------------------|
|                                   | R1 <sub>IN</sub> | ±25V                                     |
| Analag inputa                     | R2 <sub>IN</sub> | ±25V                                     |
| Analog inputs                     | R3 <sub>IN</sub> | ±25V                                     |
|                                   | REF              | +V <sub>ANA</sub> + 0.3V to AGND2 – 0.3V |
|                                   | DGND, AGND2      | ±0.3V                                    |
| Ground voltage differences        | V <sub>ANA</sub> | 6V                                       |
|                                   | $V_{DIG}$        | 6V                                       |
| Digital inputs                    |                  | -0.3V to +V <sub>DIG</sub> + 0.3V        |
| Internal power dissipation        |                  | 700mW                                    |
| Maximum junction temperature      |                  | +165°C                                   |
| Lead temperature (soldering, 10s) |                  | +300°C                                   |

<sup>(1)</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

At  $T_A = -40$ °C to +85°C,  $f_s = 250$ kSPS, and  $V_{DIG} = V_{ANA} = 5$ V, using internal reference (unless otherwise specified).

|                               |                     | Α   | DS8519I |     | ADS8519IB |     |     |      |
|-------------------------------|---------------------|-----|---------|-----|-----------|-----|-----|------|
| PARAMETER                     | TEST CONDITIONS     | MIN | TYP     | MAX | MIN       | TYP | MAX | UNIT |
| Resolution                    |                     |     |         | 16  |           |     | 16  | Bits |
| ANALOG INPUT                  | ·                   |     |         |     |           |     |     |      |
| Voltage ranges <sup>(1)</sup> |                     |     |         |     |           |     |     |      |
| Impedance <sup>(1)</sup>      |                     |     |         |     |           |     |     |      |
| Capacitance                   |                     |     | 50      |     |           | 50  |     | pF   |
| THROUGHPUT SPEED              | ·                   |     |         |     |           |     |     |      |
| Conversion cycle time         | Acquire and convert |     |         | 4   |           |     | 4   | μs   |
| Throughput rate               |                     | 250 |         |     | 250       |     |     | kSPS |

(1) ±10V, ±5V, 0V to 8.192V, etc. (see Table 2)

Submit Documentation Feedback

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

At  $T_A = -40$ °C to +85°C,  $f_s = 250$ kSPS, and  $V_{DIG} = V_{ANA} = 5$ V, using internal reference (unless otherwise specified).

|        |                                                                                  |                                  | A     | ADS8519I |       | Α     | DS8519IB |       |                    |
|--------|----------------------------------------------------------------------------------|----------------------------------|-------|----------|-------|-------|----------|-------|--------------------|
|        | PARAMETER                                                                        | TEST CONDITIONS                  | MIN   | TYP      | MAX   | MIN   | TYP      | MAX   | UNIT               |
| DC ACC | CURACY                                                                           | '                                |       |          |       |       |          |       |                    |
| INL    | Integral linearity error                                                         |                                  | -3    |          | 3     | -1.5  |          | 1.5   | LSB <sup>(2)</sup> |
| DNL    | Differential linearity error                                                     |                                  | -2    |          | 2     | -1    |          | 1     | LSB                |
|        | No missing codes                                                                 |                                  | 15    |          |       | 16    |          |       | Bits               |
|        | Transition noise (3)                                                             |                                  |       | 0.67     |       |       | 0.67     |       | LSB                |
|        | Full-scale ±10V range                                                            | Internal reference               | -0.5  |          | 0.5   | -0.25 |          | 0.25  |                    |
|        | error <sup>(4) (5)</sup> All other ranges                                        | Internal reference               | -0.5  | -0.05    | 0.5   | -0.5  | -0.05    | 0.5   | %FSR               |
|        | Full-scale error drift                                                           | Internal reference               |       | ±7       |       |       | ±7       |       | ppm/°C             |
|        | Full-scale ±10V range                                                            | External reference               | -0.05 | 0.003    | 0.05  | -0.05 | 0.003    | 0.05  |                    |
|        | error <sup>(4) (5)</sup> All other ranges                                        | External reference               | -0.5  |          | 0.5   | -0.5  |          | 0.5   | %FSR               |
|        | Full-scale error drift                                                           | External reference               |       | ±2       |       |       | ±2       |       | ppm/°C             |
|        | Bipolar zero error <sup>(4)</sup>                                                |                                  | -4    |          | 4     | -2    |          | 2     | mV                 |
|        | Bipolar zero error drift                                                         |                                  |       | ±2       |       |       | ±2       |       | ppm/°C             |
|        | Unipolar zero error <sup>(4)</sup> 8.192V                                        |                                  | -20   | 6        | 20    | -20   | 6        | 20    | mV                 |
|        | Unipolar zero error drift                                                        |                                  |       | ±0.4     |       |       | ±0.4     |       | ppm/°C             |
|        | Recovery to rated accuracy after power down                                      | 1μF capacitor to CAP             |       | 1        |       |       | 1        |       | ms                 |
|        | Power supply sensitivity (V <sub>DIG</sub> = V <sub>ANA</sub> = V <sub>D</sub> ) | +4.75V < V <sub>D</sub> < +5.25V | -8    |          | 8     | -8    |          | 8     | LSB                |
| AC ACC | CURACY                                                                           | <u> </u>                         |       |          |       |       |          |       |                    |
| SFDR   | Spurious-free dynamic range                                                      | $f_I = 20kHz$                    | 95    | 100      |       | 97    | 100      |       | dB <sup>(6)</sup>  |
| THD    | Total harmonic distortion                                                        | $f_I = 20kHz$                    |       | -96      | -94   |       | -98      | -96   | dB                 |
| CINIAD | 0: 1: / : " " ( )                                                                | f <sub>I</sub> = 20kHz           | 87    | 91       |       | 90    | 92       |       | dB                 |
| SINAD  | Signal-to-(noise+distortion)                                                     | -60dB Input                      |       | 30       |       |       | 32       |       | dB                 |
| SNR    | Signal-to-noise ratio                                                            | $f_I = 20kHz$                    | 88    | 92       |       | 91    | 93       |       | dB                 |
|        | Full-power bandwidth <sup>(7)</sup>                                              |                                  |       | 500      |       |       | 500      |       | kHz                |
| SAMPL  | ING DYNAMICS                                                                     | <u> </u>                         |       |          |       |       |          |       |                    |
|        | Aperture delay                                                                   |                                  |       | 5        |       |       | 5        |       | ns                 |
|        | Transient response                                                               | FS step                          |       |          | 2     |       |          | 2     | μS                 |
|        | Overvoltage recovery <sup>(8)</sup>                                              |                                  |       | 150      |       |       | 150      |       | ns                 |
| REFER  | ENCE                                                                             | · ·                              |       |          |       |       |          |       |                    |
|        | Internal reference voltage                                                       | No load                          | 4.076 | 4.096    | 4.116 | 4.076 | 4.096    | 4.116 | V                  |
|        | Internal reference source current (must use external buffer)                     |                                  |       | 1        |       |       | 1        |       | μА                 |
|        | Internal reference drift                                                         |                                  |       | 8        |       |       | 8        |       | ppm/°C             |
|        | External reference voltage range for specified linearity                         |                                  | 3.9   | 4.096    | 4.2   | 3.9   | 4.096    | 4.2   | V                  |
|        | External reference current drain                                                 | External 4.096V ref.             |       |          | 100   |       |          | 100   | μА                 |

- (2) LSB means Least Significant Bit. For the  $\pm 10V$  input range, one LSB is  $305\mu V$ .
- (3) Typical rms noise at worst-case transitions and temperatures.
- (4) As measured with circuit shown in Figure 29 and Figure 30.
- (5) For bipolar input ranges, full-scale error is the worst case of -Full-Scale or +Full-Scale uncalibrated deviation from ideal first and last code transitions, divided by the transition voltage (not divided by the full-scale range) and includes the effect of offset error. For unipolar input ranges, full-scale error is the deviation of the last code transition divided by the transition voltage. It also includes the effect of offset error.
- (6) All specifications in dB are referred to a full-scale ±10V input.
- (7) Full-power bandwidth is defined as the full-scale input frequency at which signal-to-(noise + distortion) degrades to 60dB.
- (8) Recovers to specified performance after 2 x FS input overvoltage.



## **ELECTRICAL CHARACTERISTICS (continued)**

At  $T_A = -40$ °C to +85°C,  $f_S = 250$ kSPS, and  $V_{DIG} = V_{ANA} = 5$ V, using internal reference (unless otherwise specified).

|                  |                                                                                  |                                                                    | Α                           | DS8519I                   |                        | ΑI                         | OS8519IB                   |                        |      |
|------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------|---------------------------|------------------------|----------------------------|----------------------------|------------------------|------|
|                  | PARAMETER                                                                        | TEST CONDITIONS                                                    | MIN                         | TYP                       | MAX                    | MIN                        | TYP                        | MAX                    | UNIT |
| DIGITA           | L INPUTS                                                                         |                                                                    |                             |                           | '                      |                            |                            |                        |      |
|                  | Logic levels                                                                     |                                                                    |                             |                           |                        |                            |                            |                        |      |
| $V_{IL}$         | Low-level input voltage (9)                                                      | V <sub>DIG</sub> = 1.65V to 5.25V                                  | -0.3                        |                           | 0.6                    | -0.3                       |                            | 0.6                    | V    |
| V <sub>IH</sub>  | High-level input voltage <sup>(9)</sup>                                          | V <sub>DIG</sub> = 1.65V to 5.25V                                  | 0.5 x V <sub>DIG</sub>      |                           | V <sub>DIG</sub> + 0.3 | 0.5 x V <sub>DIG</sub>     |                            | V <sub>DIG</sub> + 0.3 | V    |
| I <sub>IL</sub>  | Low-level input current                                                          | V <sub>IL</sub> = 0V                                               |                             |                           | ±10                    |                            |                            | ±10                    | μА   |
| I <sub>IH</sub>  | High-level input current                                                         | V <sub>IH</sub> = 5V                                               |                             |                           | ±10                    |                            |                            | ±10                    | μА   |
| DIGITA           | L OUTPUTS                                                                        |                                                                    |                             |                           |                        |                            |                            |                        |      |
|                  | Data format                                                                      |                                                                    | Ser                         | ial, 16-bits              |                        | Ser                        | ial, 16-bits               | ;                      |      |
|                  | Data coding                                                                      |                                                                    |                             | 's compler<br>aight binar |                        |                            | 2's compler<br>raight bina |                        |      |
|                  | Pipeline delay                                                                   |                                                                    | Conversion re<br>after comp |                           |                        | Conversion r<br>after comp | esults only<br>pleted con  |                        |      |
|                  | Data clock                                                                       |                                                                    |                             | ble for inte              |                        |                            | ble for inte               |                        |      |
|                  | Internal clock (output only when transmitting data)                              | EXT/INT low                                                        |                             | 9                         |                        |                            | 9                          |                        | MHz  |
|                  | External clock (can run continually but not recommended for optimum performance) | EXT/INT high                                                       | 0.1                         |                           | 26                     | 0.1                        |                            | 26                     | MHz  |
| $V_{OL}$         | Low-level output voltage                                                         | I <sub>SINK</sub> = 1.6mA,<br>V <sub>DIG</sub> = 1.65V to 5.25V    |                             |                           | 0.45                   |                            |                            | 0.45                   | V    |
| $V_{OH}$         | High-level output voltage                                                        | $I_{SOURCE} = 500 \mu A,$<br>$V_{DIG} = 1.65 V \text{ to } 5.25 V$ | V <sub>DIG</sub> – 0.45     |                           |                        | $V_{DIG} - 0.45$           |                            |                        | ٧    |
|                  | Leakage current                                                                  | Hi-Z state,<br>V <sub>OUT</sub> = 0V to V <sub>DIG</sub>           |                             |                           | ±5                     |                            |                            | ±5                     | μА   |
|                  | Output capacitance                                                               | Hi-Z state                                                         |                             |                           | 15                     |                            |                            | 15                     | pF   |
| POWER            | R SUPPLIES                                                                       |                                                                    |                             |                           |                        |                            |                            |                        |      |
| $V_{DIG}$        | Digital input voltage                                                            | Must be ≤ V <sub>ANA</sub>                                         | 1.65                        |                           | 5.25                   | 1.65                       |                            | 5.25                   | V    |
| $V_{ANA}$        | Analog input voltage                                                             | Must be ≤ V <sub>ANA</sub>                                         | 4.75                        | 5                         | 5.25                   | 4.75                       | 5                          | 5.25                   | V    |
| $I_{DIG}$        | Digital input current                                                            | Must be ≤ V <sub>ANA</sub>                                         |                             | 0.1                       | 1                      |                            | 0.1                        | 1                      | mA   |
| I <sub>ANA</sub> | Analog input current                                                             | Must be ≤ V <sub>ANA</sub>                                         |                             | 22                        | 25                     |                            | 22                         | 25                     | mA   |
| POWER            | R DISSIPATION                                                                    |                                                                    |                             | ·                         |                        |                            |                            |                        |      |
|                  | PWRD Low                                                                         | f <sub>S</sub> = 250kSPS                                           |                             | 110                       | 125                    |                            | 110                        | 125                    | mW   |
|                  | PWRD High                                                                        |                                                                    |                             | 20                        |                        |                            | 20                         |                        | μW   |
| TEMPE            | RATURE RANGE                                                                     |                                                                    |                             |                           |                        |                            |                            |                        |      |
|                  | Specified performance                                                            |                                                                    | -40                         |                           | +85                    | -40                        |                            | +85                    | °C   |
|                  | Derated performance <sup>(10)</sup>                                              |                                                                    | -55                         |                           | +125                   | -55                        |                            | +125                   | °C   |
|                  | Storage                                                                          |                                                                    | -65                         | ·                         | +150                   | -65                        |                            | +150                   | °C   |
| $\theta_{JA}$    | Thermal resistance                                                               |                                                                    |                             | 67                        |                        |                            | 67                         |                        | °C/W |

Submit Documentation Feedback

 <sup>(9)</sup> TTL-compatible at 5V supply.
 (10) The internal reference may not be started correctly beyond the industrial temperature range (-40°C to +85°C); therefore, use of an external reference is recommended.



## **PIN CONFIGURATION**

## DB PACKAGE (TOP VIEW)





## **Pin Assignments**

| P                | IN                                 |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|------------------|------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME             | NO.                                | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| AGND1            | 2                                  | _   | Analog ground. Used internally as ground reference point. Minimal current flow.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| AGND2            | 9                                  | _   | Analog ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| BUSY             | 25                                 | 0   | Busy output. Falls when a conversion is started, and remains low until the conversion is completed and the data are latched into the output shift register.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| CS               | 24                                 | _   | Chip select. Internally ORed with R/C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| CAP              | 6                                  |     | Reference buffer capacitor, 2.2µF tantalum capacitor to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| DATA             | 17                                 | 0   | Serial data output. Data are synchronized to DATACLK, with the format determined by the level of SB/BTC. In the external clock mode, after 16 bits of data, the ADS8519 outputs the level input on TAG as long as $\overline{CS}$ is low and R/ $\overline{C}$ is high (see Figure 8 and Figure 9). If EXT/INT is low, data are valid on both the rising and falling edges of DATACLK, and between conversions DATA stays at the level of the TAG input when the conversion was started.                                                                                             |  |  |  |  |  |
| DATACLK          | 16                                 | I/O | Either an input or an output, depending on the EXT/INT level. Output data are synchronized to this clock. If EXT/INT is low, DATACLK transmits 16 pulses after each conversion, and then remains low between conversions.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| DGND             | 14                                 | _   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| EXT/INT          | 13                                 | _   | Selects external or internal clock for transmitting data. If high, data are output synchronized to the clock input on DATACLK. If low, a convert command initiates the transmission of the data from the previous conversion, along with 16 clock pulses output on DATACLK.                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| NC               | 5, 8, 10, 11,<br>18, 20, 22,<br>23 | _   | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| PWRD             | 26                                 | I   | Power down input. If high, conversions are inhibited and power consumption is significantly reduced. Results from the previous conversion are maintained in the output shift register.                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| R/C              | 21                                 | I   | Read/convert input. With $\overline{\text{CS}}$ low, a falling edge on R/ $\overline{\text{C}}$ puts the internal sample-and-hold into the hold state and starts a conversion. When EXT/ $\overline{\text{INT}}$ is low, this also initiates the transmission of the data results from the previous conversion. If EXT/ $\overline{\text{INT}}$ is high, a rising edge on R/ $\overline{\text{C}}$ with $\overline{\text{CS}}$ low, or a falling edge on $\overline{\text{CS}}$ with R/ $\overline{\text{C}}$ high, initiates the transmission of data from the previous conversion. |  |  |  |  |  |
| REF              | 7                                  | I/O | Reference input/output. Outputs internal 4.096V reference. Can also be driven by external system reference. In both cases, bypass to ground with a 2.2μF tantalum capacitor.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| R1 <sub>IN</sub> | 1                                  | I   | Analog input. See Table 2 for input range connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| R2 <sub>IN</sub> | 3                                  | I   | Analog input. See Table 2 for input range connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| R3 <sub>IN</sub> | 4                                  | 1   | Analog input. See Table 2 for input range connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| SB/BTC           | 12                                 | I   | Select straight binary or binary two's complement data output format. If high, data are output in a straight binary format. If low, data are output in a binary two's complement format.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| SYNC             | 15                                 | 0   | Sync output. This pin is used to supply a data synchronization pulse when the EXT level is high and at least one external clock pulse has occurred when not in the read mode. See the <i>External DATACLK</i> section for the external clock mode description.                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| TAG              | 19                                 | I   | Tag input for use in the external clock mode. If EXT is high, digital data input from TAG is output on DATA with a delay that depends on the external clock mode. See Figure 8 and Figure 9.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| V <sub>ANA</sub> | 27                                 | I   | Analog supply input. Nominally +5V. Connect directly to pin 20, and decouple to ground with $0.1\mu F$ ceramic and $10\mu F$ tantalum capacitors.                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| $V_{DIG}$        | 28                                 | I   | Digital supply input. Connect directly to pin 19.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |

www.ti.com

## TIMING REQUIREMENTS, $T_A = -40$ °C to +85°C

|                                      | PARAMETER                                                                                             | MIN | TYP | MAX | UNIT |
|--------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>w1</sub>                      | Pulse duration, convert                                                                               | 40  |     |     | ns   |
| $t_{d1}$                             | Delay time, $\overline{\text{BUSY}}$ from R/ $\overline{\text{C}}$ low                                |     | 6   | 20  | ns   |
| $t_{w2}$                             | Pulse duration, BUSY low                                                                              |     |     | 2.2 | μS   |
| t <sub>d2</sub>                      | Delay time, BUSY, after end of conversion                                                             |     | 5   |     | ns   |
| t <sub>d3</sub>                      | Delay time, aperture                                                                                  |     | 5   |     | ns   |
| $t_{conv}$                           | Conversion time                                                                                       |     |     | 2.2 | μS   |
| t <sub>acq</sub>                     | Acquisition time                                                                                      | 1.8 |     |     | μS   |
| t <sub>conv</sub> + t <sub>acq</sub> | Cycle time                                                                                            |     |     | 4   | μS   |
| t <sub>d4</sub>                      | Delay time, R/C Low to internal DATACLK output                                                        |     | 270 |     | ns   |
| t <sub>c1</sub>                      | Cycle time, internal DATACLK                                                                          |     | 110 |     | ns   |
| t <sub>d5</sub>                      | Delay time, data valid to internal DATACLK high                                                       | 15  | 35  |     | ns   |
| $t_{d6}$                             | Delay time, data valid after internal DATACLK low                                                     | 20  | 35  |     | ns   |
| t <sub>c2</sub>                      | Cycle time, external DATACLK                                                                          | 35  |     |     | ns   |
| t <sub>w3</sub>                      | Pulse duration, external DATACLK high                                                                 | 15  |     |     | ns   |
| $t_{w4}$                             | Pulse duration, external DATACLK low                                                                  | 15  |     |     | ns   |
| t <sub>su1</sub>                     | Setup time, $R/\overline{C}$ rise/fall to external DATACLK high                                       | 15  |     |     | ns   |
| t <sub>su2</sub>                     | Setup time, $R/\overline{C}$ transition to $\overline{CS}$ transition                                 | 10  |     |     | ns   |
| t <sub>d7</sub>                      | Delay time, SYNC, after external DATACLK high                                                         | 3   |     | 35  | ns   |
| t <sub>d8</sub>                      | Delay time, data valid from external DATACLK high                                                     | 2   |     | 13  | ns   |
| t <sub>d9</sub>                      | Delay time, CS rising edge to external DATACLK rising edge                                            | 10  |     |     | ns   |
| t <sub>d10</sub>                     | Delay time, previous data available after $\overline{\text{CS}}$ , $\text{R}/\overline{\text{C}}$ low | 2   |     |     | μS   |
| t <sub>su3</sub>                     | Setup time, BUSY transition to first external DATACLK                                                 | 5   |     |     | ns   |
| t <sub>d11</sub>                     | Delay time, final external DATACLK to BUSY rising edge                                                |     |     | 1   | μS   |
| t <sub>su4</sub>                     | Setup time, TAG valid                                                                                 | 0   |     |     | ns   |
| t <sub>h1</sub>                      | Hold time, TAG valid                                                                                  | 2   |     |     | ns   |

## **TIMING DIAGRAMS**



Figure 1. Critical Timing





Figure 2. Basic Conversion Timing: Internal DATACLK (Read Previous Data During Conversion)



Figure 3. Basic Conversion Timing: External DATACLK





Figure 4. Read After Conversion (Discontinuous External DATACLK)



Figure 5. Read During Conversion (Discontinuous External DATACLK)





Figure 6. Read After Conversion With SYNC (Discontinuous External DATACLK)



Figure 7. Read During Conversion With SYNC (Discontinuous External DATACLK)





Figure 8. Conversion and Read Timing with Continuous External DATACLK (EXT/INT Tied High) Read After Conversions (Not Recommended)





Figure 9. Conversion and Read Timing with Continuous External DATACLK (EXT/INT Tied High) Read Previous Conversion Results During Conversion (Not Recommended)

8000

7000

6000

5000

4000

3000

2000

1000

65530



## TYPICAL CHARACTERISTICS

## SUPPLY CURRENT

#### vs

#### FREE-AIR TEMPERATURE



### Figure 11.

## INTERNAL VOLTAGE REFERENCE

#### vs



Figure 12.

# BIPOLAR ZERO ERROR

65532

Code Figure 10.

2

65534

65533

#### FREE-AIR TEMPERATURE

712

65531

**HISTOGRAM** 

6930



Figure 13.

# POSITIVE FULL-SCALE ERROR vs FREE-AIR TEMPERATURE



Figure 14.

#### NEGATIVE FULL-SCALE ERROR VS FREE-AIR TEMPERATURE



9 14.

# POSITIVE FULL-SCALE ERROR vs FREE-AIR TEMPERATURE



Figure 16.

#### NEGATIVE FULL-SCALE ERROR vs FREE-AIR TEMPERATURE



Figure 17.

# SPURIOUS FREE DYNAMIC RANGE vs

#### vs FREE-AIR TEMPERATURE



Figure 18.



## TYPICAL CHARACTERISTICS (continued)





Figure 19.

## SIGNAL-TO-NOISE RATIO vs FREE-AIR TEMPERATURE



Figure 20.

**SIGNAL-TO-NOISE AND** DISTORTION

## FREE-AIR TEMPERATURE



Figure 21.

#### **SIGNAL-TO-NOISE AND DISTORTION** vs

## **INPUT FREQUENCY**



Figure 22.

#### **SIGNAL-TO-NOISE RATIO** vs

## **INPUT FREQUENCY**



Figure 23.

## SPURIOUS FREE DYNAMIC RANGE

## **INPUT FREQUENCY**



Figure 24.

## TOTAL HARMONIC DISTORTION





## TYPICAL CHARACTERISTICS (continued)



Figure 26.



#### **BASIC OPERATION**

Two signals control conversion in the ADS8519:  $\overline{CS}$  and R/ $\overline{C}$ . These two signals are internally ORed together. To start a conversion, the chip must be selected ( $\overline{CS}$  low) and the conversion signal must be active (R/ $\overline{C}$  low). Either signal can be brought low first. Conversion starts on the falling edge of the second signal.  $\overline{BUSY}$  goes low when conversion starts and returns high after the data from that conversion are shifted into the internal storage register. Sampling begins when  $\overline{BUSY}$  goes high.

To reduce the number of control pins,  $\overline{CS}$  can be tied low permanently. The R/ $\overline{C}$  pin then controls conversion and data reading exclusively. In the external clock mode, this configuration means that the ADS8519 clocks out data whenever R/ $\overline{C}$  is brought high and the external clock is active. In the internal clock mode, data are clocked out every convert cycle, regardless of the states of  $\overline{CS}$  and R/ $\overline{C}$ . The ADS8519 provides a TAG input for cascading multiple converters together.

## **READING DATA**

The conversion result is available as soon as BUSY returns to high; therefore, data always represent the conversion previously completed, even when it is read during a conversion. The ADS8519 outputs serial data in either straight binary or binary two's complement format. The SB/BTC pin controls the format. data are shifted out MSB first. The first conversion immediately following a power-up does not produce a valid conversion result.

Data can be clocked out with either the internally-generated clock or with an external clock. The EXT/INT pin controls this function. If an external clock is used, the TAG input can be used to daisy-chain multiple ADS8519 data pins together.



#### INTERNAL DATACLK

In the internal clock mode, data for the previous conversion are clocked out during each conversion period. The internal data clock is synchronized to the internal conversion clock so that it does not interfere with the conversion process.

The DATACLK pin becomes an output when EXT/ $\overline{\text{INT}}$  is low. 16 clock pulses are generated at the beginning of each conversion after timing  $t_{d4}$  is satisfied (that is, previous conversion results can only be read during the current conversion). DATACLK returns to low when it is inactive. The 16 bits of serial data are shifted out of the DATA pin synchronous to this clock, with each bit available on a rising and then a falling edge. The DATA pin then returns to the state of the TAG pin input sensed at the start of transmission.

#### **EXTERNAL DATACLK**

The external clock mode offers several ways to retrieve conversion results. However, care must be taken to avoid corrupting the data because the external clock cannot be synchronized to the internal conversion clock.

When EXT/INT is set high, the R/C and CS signals control the read state. When the read state is initiated, the result from the previously completed conversion is shifted out of the DATA pin synchronous to the external clock that is connected to the DATACLK pin. Each bit is available on a falling and then a rising edge. The maximum external clock speed of 28.5MHz allows data to be shifted out quickly either at the beginning of conversion or the beginning of sampling.

There are several modes of operation available when using an external clock. It is recommended that the external clock run only while reading data. This mode is the discontinuous clock mode. Because the external clock is not synchronized to the internal clock that controls conversion, slight changes in the external clock can cause conflicts that can corrupt the conversion process. Specifications with a continuously running external clock cannot be ensured. It is especially important that the external clock does not run during the second half of the conversion cycle (approximately the time period specified by t<sub>d11</sub>; see the *Timing Requirements* table).

In the discontinuous clock mode, data can be read during conversion or during sampling, with or without a SYNC pulse. Data read during a conversion must meet the  $t_{d11}$  timing specification. Data read during sampling must be complete before starting a conversion.

Whether reading during sampling or during conversion, a SYNC pulse is generated whenever at least one rising edge of the external clock occurs while the device is not in the read state. In the *Discontinuous External Clock with SYNC* mode, a SYNC pulse follows the first rising edge after the read command. Data are shifted out after the SYNC pulse. The first rising clock edge after the read command generates a SYNC pulse. The SYNC pulse can be detected on the next falling edge and then the next rising edge. Successively, each bit can be read first on the falling edge and then on the next rising edge. Thus, 17 clock pulses after the read command are required to read on the falling edge; 18 clock pulses are necessary to read on the rising edge.

If the clock is entirely inactive when not in the read state, no SYNC pulse is generated. In this case, the first rising clock edge shifts out the MSB. The MSB can be read on the first falling edge or on the next rising edge. In this *Discontinuous External Clock with No SYNC* mode, 16 clocks are necessary to read the data on the falling edge and 17 clocks for reading on the rising edge. Data always represent the conversion already completed. Table 1 summarizes the required DATACLK pulses.

**Table 1. DATACLK Pulses** 

|                                 | DATACLK PULSES REQUIRED |              |  |  |  |
|---------------------------------|-------------------------|--------------|--|--|--|
| DESCRIPTION                     | WITH SYNC               | WITHOUT SYNC |  |  |  |
| Read on falling edge of DATACLK | 17                      | 16           |  |  |  |
| Read on rising edge of DATACLK  | 18                      | 17           |  |  |  |

Submit Documentation Feedback

www.ti.com



#### **TAG FEATURE**

The TAG feature allows the data from multiple ADS8519 converters to be read on a single serial line. The converters are cascaded together using the DATA pins as outputs and the TAG pins as inputs, as illustrated in Figure 28. The DATA pin of the last converter drives the processor serial data input. Data are then shifted through each converter, synchronous to the externally supplied data clock, onto the serial data line. The internal clock cannot be used for this configuration.

The preferred timing uses the discontinuous, external data clock during the sampling period. Data must be read during the sampling period because there is not sufficient time to read data from multiple converters during a conversion period without violating the t<sub>d11</sub> constraint (see External DATACLK section). The sampling period must be sufficiently long to allow all data words to be read before starting a new conversion.

In Figure 28, note that a null bit separates the data word from each converter. The state of the DATA pin at the end of a read cycle reflects the state of the TAG pin at the start of the cycle. This condition is true in all read modes, including the internal clock mode. For example, when a single converter is used in the internal clock mode, the state of the TAG pin determines the state of the DATA pin after all 16 bits have shifted out. When multiple converters are cascaded together, this state forms the null bit that separates the words. Thus, with the TAG pin of the first converter grounded as shown in Figure 28, the null bit becomes a zero between each data word.



Figure 28. Timing of TAG Feature With Single Conversion (Using External DATACLK)



### **ANALOG INPUTS**

The ADS8519 has three analog input ranges, as shown in Table 2. The offset specification is factory-calibrated with internal resistors. The gain specification is factory-calibrated with 0.1%, 0.25W, external resistors, as shown in Figure 29 and Figure 30. The external resistors can be omitted if a larger gain error is acceptable or if using software calibration. The hardware trim circuitry shown in Figure 29 and Figure 30 can reduce the error to zero.

Table 2. Input Range Connections (see Figure 29 and Figure 30 for complete information)

| ANALOG<br>INPUT<br>RANGE | CONNECT R1 <sub>IN</sub> TO | CONNECT R2 <sub>IN</sub> TO | CONNECT R3 <sub>IN</sub> TO | IMPEDANCE |
|--------------------------|-----------------------------|-----------------------------|-----------------------------|-----------|
| ±10V                     | $V_{IN}$                    | AGND                        | CAP                         | 8.88kΩ    |
| ±10V                     | AGND                        | $V_{IN}$                    | CAP                         | 8.88kΩ    |
| ±5V                      | $V_{IN}$                    | $V_{IN}$                    | CAP                         | 6.08kΩ    |
| 0V to 8.192V             | AGND                        | AGND                        | V <sub>IN</sub>             | 5.95kΩ    |



Figure 29. Offset/Gain Circuits for Unipolar Input Ranges





Figure 30. Offset/Gain Circuits for Bipolar Input Ranges

Analog input pins  $R1_{IN}$ ,  $R2_{IN}$ , and  $R3_{IN}$  have  $\pm 25V$  overvoltage protection. The input signal must be referenced to AGND1. This referencing minimizes the ground-loop problem typical to analog designs. The analog input should be driven by a low-impedance source. A typical driving circuit using the OPA627 or OPA132 is shown in Figure 30.

The ADS8519 can operate with its internal 4.096V reference or an external reference. An external reference connected to pin 7 (REF) bypasses the internal reference. The external reference must drive the  $4k\Omega$  resistor that separates pin 6 from the internal reference (see the illustration on page 1). The load varies with the difference between the internal and external reference voltages. The external reference voltage can vary from 3.9V to 4.2V. The internal reference is approximately 4.096V. The reference, whether internal or external, is buffered internally with the output on pin 6 (CAP).

The ADS8519 is factory-tested with  $2.2\mu F$  capacitors connected to pin 6 (CAP) and pin 7 (REF). Each capacitor should be placed as close as possible to its pin. The capacitor on pin 7 band-limits the internal reference noise. A smaller capacitor can be used, but it may degrade SNR and SINAD The capacitor on pin 6 stabilizes the reference buffer and provides switching charge to the CDAC during conversion. Capacitors smaller than  $1\mu F$  may cause the buffer to become unstable and not hold sufficient charge for the CDAC. The parts are tested to specifications with  $2.2\mu F$ , so larger capacitors are not necessary. The equivalent series resistance (ESR) of these compensation capacitors is also critical. Keep the total ESR under  $3\Omega$ . See the *Typical Characteristics* section concerning how ESR affects performance.



Neither the internal reference nor the buffer should be used to drive an external load. Such loading can degrade performance. Any load on the internal reference causes a voltage drop across the  $4k\Omega$  resistor and affects gain. The internal buffer is capable of driving  $\pm 2mA$  loads, but any load can cause perturbations of the reference at the CDAC, degrading performance. It should be pointed out that, unlike other devices with a similar input structure, the ADS8519 does not require a second high-speed amplifier used as a buffer to isolate the CAP pin from the signal-dependent current in the R3<sub>IN</sub> pin, but can tolerate it if one does exist.

The external reference voltage can vary from 3.9V to 4.2V. The reference voltage determines the size of the least significant bit (LSB). The larger reference voltages produce a larger LSB, which can improve SNR. Smaller reference voltages can degrade SNR.



Figure 31. Typical Driving Circuitry (±10V, No Trim)

**Table 3. Control Truth Table** 

| SPECIFIC FUNCTION                                        | CS    | R/C   | BUSY  | EXT/INT | DATACLK | PWRD | SB/BTC | OPERATION                                                                                |
|----------------------------------------------------------|-------|-------|-------|---------|---------|------|--------|------------------------------------------------------------------------------------------|
| Initiate conversion and                                  | 1 > 0 | 0     | 1     | 0       | Output  | 0    | х      | Initiates conversion <i>n</i> . Data from conversion <i>n</i> - 1                        |
| output data using internal clock                         | 0     | 1 > 0 | 1     | 0       | Output  | 0    | х      | clocked out on DATA synchronized to 16 clock pulses output on DATACLK.                   |
|                                                          | 1 > 0 | 0     | 1     | 1       | Input   | 0    | х      | Initiates conversion n.                                                                  |
|                                                          | 0     | 1 > 0 | 1     | 1       | Input   | 0    | х      | Initiates conversion n.                                                                  |
| Initiate conversion and output data using external clock | 1 > 0 | 1     | 1     | 1       | Input   | х    | х      | Outputs data with or without SYNC pulse. See the <i>Reading Data</i> section.            |
| S. G.                | 1 > 0 | 1     | 0     | 1       | Input   | 0    | х      | Outputs data with or without SYNC pulse. See                                             |
|                                                          | 0     | 0 > 1 | 0     | 1       | Input   | 0    | х      | Reading Data section.                                                                    |
| No actions                                               | 0     | 0     | 0 > 1 | х       | х       | 0    | х      | This is an acceptable condition.                                                         |
| Power down                                               | х     | х     | х     | х       | х       | 0    | х      | Analog circuitry powered. Conversion can proceed                                         |
| Power down                                               | х     | х     | х     | х       | х       | 1    | х      | Analog circuitry disabled. Data from previous conversion maintained in output registers. |
| Selecting output format                                  | х     | х     | х     | х       | х       | х    | 0      | Serial data are output in binary twos complement format.                                 |
|                                                          | Х     | х     | х     | х       | Х       | х    | 1      | Serial data are output in straight binary format.                                        |

www.ti.com

## Table 4. Output Codes and Ideal Input Voltages

| DESCRIPTION                 | AA.       | NALOG INPUT RA | NGE          | DIGITAL OUTPUT                  |          |                                  |          |  |  |  |
|-----------------------------|-----------|----------------|--------------|---------------------------------|----------|----------------------------------|----------|--|--|--|
| Full-scale range            | ±10V      | ±5V            | 0V to 8.192V | BINARY TWOS COMP<br>(SB/BTC LOW |          | STRAIGHT BINARY<br>(SB/BTC HIGH) |          |  |  |  |
| Least significant bit (LSB) | 305μV     | 153μV          | 125μV        | BINARY CODE                     | HEX CODE | BINARY CODE                      | HEX CODE |  |  |  |
| +Full-scale<br>(FS – 1LSB)  | 9.999695V | 4.999847V      | 8.191875V    | 0111 1111 1111 1111             | 7FFF     | 1111 1111 1111 1111              | FFFF     |  |  |  |
| Midscale                    | 0V        | 0V             | 4.096V       | 0000 0000 0000 0000             | 0000     | 1000 0000 0000 0000              | 8000     |  |  |  |
| One LSB below midscale      | –305μV    | 153μV          | 4.095975V    | 1111 1111 1111 1111             | FFFF     | 0111 1111 1111 1111              | 7FFF     |  |  |  |
| -Full scale                 | -10V      | -5V            | 0V           | 1000 0000 0000 0000             | 8000     | 0000 0000 0000 0000              | 0000     |  |  |  |



Figure 32. Gain Adjust Trim



## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision C (June, 2009) to Revision D                                                                                                            | Page |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed input/output description for SB/BTC pin (pin 12)                                                                                                     | 6    |
| Cł | hanges from Revision B (October, 2008) to Revision C                                                                                                         | Page |
| •  | Changed external reference voltage range min value from 2.5V to 3.9V and max value from 4.1V to 4.2V                                                         | 3    |
| •  | Corrected pin names and numbers in paragraphs discussing internal and external reference operation and factory testing of device with $2.2\mu F$ capacitors. | 19   |

www.ti.com 7-Oct-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ADS8519IBDB      | ACTIVE     | SSOP         | DB                 | 28   | 50             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 85    | ADS8519I<br>B           | Samples |
| ADS8519IBDBG4    | ACTIVE     | SSOP         | DB                 | 28   | 50             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 85    | ADS8519I<br>B           | Samples |
| ADS8519IBDBR     | ACTIVE     | SSOP         | DB                 | 28   | 2000           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 85    | ADS8519I<br>B           | Samples |
| ADS8519IDB       | ACTIVE     | SSOP         | DB                 | 28   | 50             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 85    | ADS8519I                | Samples |
| ADS8519IDBR      | ACTIVE     | SSOP         | DB                 | 28   | 2000           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 85    | ADS8519I                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

www.ti.com 7-Oct-2021

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Ī | Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ŀ | ADS8519IBDBR | SSOP            | DB                 | 28 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |
| Ī | ADS8519IDBR  | SSOP            | DB                 | 28 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS8519IBDBR | SSOP         | DB              | 28   | 2000 | 350.0       | 350.0      | 43.0        |
| ADS8519IDBR  | SSOP         | DB              | 28   | 2000 | 350.0       | 350.0      | 43.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ADS8519IBDB   | DB           | SSOP         | 28   | 50  | 530    | 10.5   | 4000   | 4.1    |
| ADS8519IBDBG4 | DB           | SSOP         | 28   | 50  | 530    | 10.5   | 4000   | 4.1    |
| ADS8519IDB    | DB           | SSOP         | 28   | 50  | 530    | 10.5   | 4000   | 4.1    |



SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Analog to Digital Converters - ADC category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

MCP37211-200I/TE AD9235BCPZRL7-40 HT7316ARQZ ADS1100A3IDBVR HI1175JCB HI3-574AJN-5 HI5714/4CB HI5746KCA
HI5766KCAZ HI5766KCBZ ISOSD61TR ES7201 AD7266BSUZ-REEL AD7708BRZ-REEL7 CLM2543IDW CLM2543CDW
MCP3004T-I/SL ADS7853IPWR GP9301BXI-F10K-D1V10-SH GP9301BXI-F10K-N-SH GP9101-F50-C1H1-SW GP9301BXI-F5K-N-SW
GP9101-F10K-N-SW GP9301BXI-F4K-D1V10-SH GP9301BXI-F1K-L5H2-SH LTC2484IDD#TRPBF AD9245BCPZRL7-20 SSP1120
ADS8332IBRGER ADS8168IRHBR HT7705ARWZ ADS9224RIRHBR ADC101S051CIMF AD7779ACPZ-RL AD7714YRUZ-REEL
LTC2447IUHF#PBF AD9235BRUZRL7-20 AD7888ARUZ-REEL AD7606BBSTZ-RL AD7998BRUZ-1REEL AD7276ARMZ-REEL
AD7712ARZ-REEL AD7997BRUZ-1REEL LTC2348ILX-16#PBF AD2S1210BSTZ-RL7 AD7711ARZ-REEL7 AD7865ASZ-1REEL
AD7923BRUZ-REEL AD7495ARZ-REEL7 AD9629BCPZRL7-40