









CC3235MODS, CC3235MODSF, CC3235MODAS, CC3235MODASF

ZHCSKT8B - FEBRUARY 2020 - REVISED MAY 2021

# CC3235MODx 和 CC3235MODAx SimpleLink™ Wi-Fi CERTIFIED™ 双频带无线天线 MCU 模块

## 1 特性

- 完全集成的绿色 RoHS 模块,包括所有必需的时 钟、SPI 闪存和无源器件
- 802.11a/b/g/n: 2.4GHz 和 5GHz
- 经 FCC、IC/ISED、ETSI/CE、MIC 和 SRRC 认 证 1
- 经 FIPS 140-2 1 级验证的内部 IC
- 多层安全特性可帮助开发人员保护身份信息、数据 和软件 IP
- 低功耗模式适用于电池供电应用
- 与 2.4GHz 无线电共存
- 工业温度: 40°C 至 +85°C
- CC3235MODx 多内核架构、片上系统 (SoC)
- CC3235MODAx 模块包含集成 PCB 天线,可轻松 集成到主机系统中
- 1.27mm 间距 QFM 封装,实现轻松组装和低成本 PCB 设计
- 可转让的 Wi-Fi 联盟®认证
- 应用微控制器子系统:
  - ®运行频率为 80MHz 的 Arm® Cortex®-M4 内核
  - 用户专用存储器
    - 256KB RAM
    - 可选的 1MB 可执行文件闪存
  - 多种外设和计时器
    - McASP 支持两个 I2S 通道
    - SD、SPI、I<sup>2</sup>C、UART
    - 8 位同步成像仪接口
    - 4 通道 12 位 ADC
    - 4 个具有 16 位 PWM 模式的通用计时器 (GPT)
    - 看门狗计时器
    - 多达 27 个 GPIO 引脚
    - 调试接口:JTAG、cJTAG、SWD
- Wi-Fi 网络处理器子系统:
  - Wi-Fi<sup>®</sup>内核:
    - 802.11 a/b/g/n 2.4GHz 和 5GHz
    - 模式:
      - 接入点 (AP)
      - 基站 (STA)
      - Wi-Fi Direct<sup>®</sup>(仅在 2.4GHz 受支持)

- 安全性:
  - WEP
  - WPA<sup>™</sup>/ WPA2<sup>™</sup> PSK
  - WPA2 企业
  - WPA3™ 个人版
  - WPA3™ 企业版
- 互联网和应用协议:
  - HTTP 服务器、mDNS、DNS-SD 和 DHCP
  - IPv4 和 IPv6 TCP/IP 堆栈
  - 16 BSD 套接字 (完全安全的 TLS v1.2 和 SSL 3.0)
- 内置的电源管理子系统:
  - 可配置的低功耗配置(始终开启、间歇性连 接、标签)
  - 高级低功耗模式
  - 集成式直流/直流稳压器
- 多层安全特性:
- 独立执行环境
- 网络安全
- 设备身份和密钥
- 硬件加速器加密引擎(AES、DES、SHA/MD5 和 CRC)
- 文件系统安全 (加密、身份验证、访问控制)
- 初始安全编程
- 软件篡改检测
- 安全引导
- 证书注册请求 (CSR)
- 每个设备具有唯一密钥对
- 应用吞吐量
  - UDP: 16Mbps
  - TCP: 13Mbps
- 电源管理子系统:
  - 集成式直流/直流转换器支持宽电源电压范围:
    - 单电源电压, VBAT: 2.3V 至 3.6V
  - 高级低功耗模式:
    - 关断:1µA,休眠:5.5µA
    - 低功耗深度睡眠 (LPDS): 120µA
    - 空闲连接(MCU 处于 LPDS 状态):710µA
    - RX 流量 (MCU 处于活动模式): 59 mA
    - TX 流量(MCU 处于活动模式):223 mA

<sup>1</sup> 有关使用 SRRC ID 认证的更多信息,请联系 TI: www.ti.com.cn/tool/cn/SIMPLELINK-CC3XXX-CERTIFICATION





- Wi-Fi TX 功率
  - 2.4 GHz : 1 DSSS 时为 16dBm
  - 5 GHz: 6 OFDM 时为 15.1dBm
- Wi-Fi RX 灵敏度
  - 2.4 GHz: 1 DSSS 时为 -94.5dBm
- 5 GHz: 6 OFDM 时为 -89dBm
- 其他集成元件
  - 40.0MHz 晶体
  - 32.768kHz 晶体 (RTC)
  - 32Mb SPI 串行闪存
  - 射频滤波器、双工器和无源器件
- 尺寸兼容的 QFM 封装
  - CC3235MODx:1.27mm 间距、
    - 63 引脚、20.5mm × 17.5mm
  - CC3235MODAx: 1.27mm 间距、
     63 引脚、20.5mm × 25.0mm
- 模块支持 SimpleLink 开发人员生态系统

## 3 描述

使用此完全可编程的无线微控制器 (MCU) 模块开始您的设计,它经过 FCC、IC/ISED、ETSI/CE、MIC 和 SRRC 认证,且具有内置双带 Wi-Fi 连接。该模块集成有 40MHz 晶体、32.768kHz RTC 时钟、32Mb SPI 串行闪存、射频滤波器、双工器和无源器件。

### SimpleLink<sup>™</sup> CC3235MODx 模块提供两种型号:

- CC3235MODS 包括 256KB RAM、IoT 网络安全性、器件身份和密钥以及 MCU 级安全特性,例如文件系统加密、用户 IP (MCU 图像)加密、安全启动和调试安全性。
- CC3235MODSF 基于 CC3235MODS 而构建,除了 256KB RAM 以外,还集成了一个用户专用的 1MB 可执 行文件闪存。

SimpleLink<sup>™</sup> CC3235MODAx 模块提供两种型号:

- CC3235MODAS包括 256KB RAM、IoT 网络安全性、器件身份和密钥以及 MCU 级安全特性,例如文件系统加密、用户 IP (MCU 图像)加密、安全启动和调试安全性。
- CC3235MODASF 基于 CC3235MODAS 而构建,除了 256KB RAM 以外,还集成了一个用户专用的 1MB 可 执行文件闪存。

德州仪器 (TI) 的 SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> CC3235MODx 和 CC3235MODAx 模块系列专为物联网而设计,是集成了 两个物理隔离片上 MCU 的无线模块。

- 应用处理器 Arm<sup>®</sup> Cortex<sup>®</sup>-M4 MCU,具有用户专用的 256KB RAM 和可选的 1MB 可执行闪存。
- 用以运行所有 Wi-Fi 和互联网逻辑层的网络处理器此基于 ROM 的子系统完全减轻了主机 MCU 的负载,包括 一个 802.11 a/b/g/n 双频带 2.4GHz 和 5GHz 无线电、基带和带有强大硬件加密引擎的 MAC。

这一代引进了可进一步简化物联网连接的新功能。主要新特性包括:

- 802.11a/b/g/n: 2.4GHz 和 5GHz 支持
- 2.4GHz 与低功耗 Bluetooth ® 无线电共存
- 天线分集
- 经 FIPS 140-2 1 级验证的内部 IC 增强了安全性:认证。
- 可同时打开更多安全套接字(多达16个)
- 证书注册请求 (CSR)
- 在线证书状态协议 (OCSP)
- 针对具有低功耗功能以及其他功能的 IoT 应用经过 Wi-Fi 联盟®认证
- 降低模板包传输负载的无主机模式
- 改善了快速扫描

## 2 应用

- 对于物联网应用,例如:
  - 医疗和保健
    - 多参数患者监护仪
    - 心电图 (ECG)
    - 电子病床和床控制器
    - 远程保健系统
  - 楼宇和住宅自动化:
    - HVAC 系统和恒温器
    - 视频监控、可视门铃和低功耗摄像头
    - 楼宇安全系统和电子锁
  - 电器
  - 资产跟踪
  - 工厂自动化
  - 电网基础设施

CC3235MODx 和 CC3235MODAx 器件系列是 SimpleLink MCU 平台的一部分,该平台是一个常见、易用的开发 环境,基于单核软件开发套件 (SDK),具有丰富的工具集和参考设计。E2E<sup>™</sup> 支持论坛支持 Wi-Fi、低功耗蓝牙、 低于 1GHz 和主机 MCU。关于更多信息,请访问 www.ti.com.cn/simplelink 或 www.ti.com.cn/simplelinkwifi。

| 器件型号              | 封装       | 封装尺寸(标称值)       |
|-------------------|----------|-----------------|
| CC3235MODSM2MOB   | QFM (63) | 20.5mm × 17.5mm |
| CC3235MODSF12MOB  | QFM (63) | 20.5mm × 17.5mm |
| CC3235MODASM2MON  | QFM (63) | 20.5 mm × 25 mm |
| CC3235MODASF12MON | QFM (63) | 20.5 mm × 25 mm |

# 器件信息<sup>(1)</sup>

(1) 如需更多信息,请参阅节13。



## 4 功能方框图

图 4-1 显示了 CC3235MODx 模块的功能方框图。



图 4-1. CC3235MODx 功能方框图



图 4-2 显示了 CC3235MODAx 模块的功能方框图。







图 4-3 显示了 CC3235x 硬件概述。



图 4-3. CC3235x 硬件概览



图 4-4 显示了 CC3235x 嵌入式软件的概述。



图 4-4. CC3235x 嵌入式软件概览

Copyright © 2021 Texas Instruments Incorporated



## **Table of Contents**

| 1 | 特性                                                                   | 1              |
|---|----------------------------------------------------------------------|----------------|
| 2 | 应用                                                                   | 2              |
| 3 | 描述                                                                   | 2              |
|   | 功能方框图                                                                |                |
| 5 | Revision History                                                     | <mark>8</mark> |
| 6 | Device Comparison                                                    | 9              |
|   | 6.1 Related Products                                                 |                |
| 7 | Terminal Configuration and Functions                                 |                |
|   | 7.1 CC3235MODx and CC3235MODAx Pin Diagram                           |                |
|   | 7.2 Pin Attributes and Pin Multiplexing                              |                |
|   | 7.3 Signal Descriptions                                              | 31             |
|   | 7.4 Drive Strength and Reset States for Analog-                      | ~~             |
|   | Digital Multiplexed Pins                                             | 36             |
|   | 7.5 Pad State After Application of Power to Chip, but                | 20             |
|   | Before Reset Release<br>7.6 Connections for Unused Pins              | 30             |
| 0 | Specifications                                                       |                |
| 0 | 8.1 Absolute Maximum Ratings                                         |                |
|   | 8.2 ESD Ratings                                                      |                |
|   | 8.3 Recommended Operating Conditions                                 |                |
|   | 8.4 Current Consumption (CC3235MODS and                              |                |
|   | CC3235MODAS)                                                         | 38             |
|   | 8.5 Current Consumption (CC3235MODSF and                             |                |
|   | CC3235MODASF)                                                        |                |
|   | 8.6 TX Power Control for 2.4 GHz Band                                |                |
|   | 8.7 TX Power Control for 5 GHz                                       |                |
|   | 8.8 Brownout and Blackout Conditions                                 |                |
|   | 8.9 Electrical Characteristics for GPIO Pins                         |                |
|   | 8.10 CC3235MODAx Antenna Characteristics                             |                |
|   | 8.11 WLAN Receiver Characteristics                                   |                |
|   | 8.12 WLAN Transmitter Characteristics                                |                |
|   | 8.13 BLE and WLAN Coexistence Requirements<br>8.14 Reset Requirement |                |
|   | 8.15 Thermal Resistance Characteristics for MOB                      | 50             |
|   | and MON Packages                                                     | 50             |
|   | 8.16 Timing and Switching Characteristics                            |                |
| 9 | Detailed Description.                                                |                |
| č | 9.1 Overview                                                         |                |
|   | 9.2 Functional Block Diagram                                         |                |
|   | 9.3 Arm Cortex-M4 Processor Core Subsystem                           |                |
|   |                                                                      |                |

| 9.4 Wi-Fi Network Processor Subsystem            |                 |
|--------------------------------------------------|-----------------|
| 9.5 Security                                     | <mark>68</mark> |
| 9.6 FIPS 140-2 Level 1 Certification             |                 |
| 9.7 Power-Management Subsystem                   |                 |
| 9.8 Low-Power Operating Mode                     | 70              |
| 9.9 Memory                                       |                 |
| 9.10 Restoring Factory Default Configuration     | 75              |
| 9.11 Boot Modes                                  |                 |
| 9.12 Hostless Mode                               |                 |
| 9.13 Device Certification and Qualification      |                 |
| 9.14 Module Markings                             |                 |
| 9.15 End Product Labeling                        | 80              |
| 9.16 Manual Information to the End User          | 80              |
| 10 Applications, Implementation, and Layout      | <mark>81</mark> |
| 10.1 Typical Application                         |                 |
| 10.2 Device Connection and Layout Fundamentals   | <mark>88</mark> |
| 10.3 PCB Layout Guidelines                       | <mark>88</mark> |
| 11 Environmental Requirements and SMT            |                 |
| Specifications                                   |                 |
| 11.1 PCB Bending                                 |                 |
| 11.2 Handling Environment                        |                 |
| 11.3 Storage Condition                           |                 |
| 11.4 PCB Assembly Guide                          |                 |
| 11.5 Baking Conditions                           | <mark>96</mark> |
| 11.6 Soldering and Reflow Condition              |                 |
| 12 Device and Documentation Support              |                 |
| 12.1 Development Tools and Software              |                 |
| 12.2 Firmware Updates                            |                 |
| 12.3 Device Nomenclature                         |                 |
| 12.4 Documentation Support                       |                 |
| 12.5 Related Links                               | 102             |
| 12.6 支持资源                                        | 102             |
| 12.7 Trademarks                                  |                 |
| 12.8 Electrostatic Discharge Caution             | 103             |
| 12.9 Glossary                                    | 103             |
| 13 Mechanical, Packaging, and Orderable          |                 |
| Information                                      |                 |
| 13.1 Mechanical, Land, and Solder Paste Drawings |                 |
| 13.2 Package Option Addendum                     | 104             |
|                                                  |                 |

## **5 Revision History**

Changes from August 20, 2020 to May 13, 2021 (from Revision A (Aug 2020) to Revision B (May 2021))

| • | 向节 1 "安全"中的 Wi-Fi 网络处理器子系统添加了 WPA3 企业版                   | 1    |
|---|----------------------------------------------------------|------|
| • | 更改了图 4-1                                                 | 4    |
|   | Added WPA3 enterprise to <sup>†</sup> 9.4                |      |
|   | Added WPA3 Enterprise to <sup>†</sup> 9.4.1              |      |
| • | Added WPA3 enterprise to Wi-Fi security Feature in 表 9-1 | 66   |
| • | Changed 🛽 12-1                                           | . 99 |
|   | •                                                        |      |

Page



## 6 Device Comparison

 $\frac{1}{8}$  6-2 shows the features supported across different CC3x35 modules.

### 表 6-1. Device Features Comparison

| FEATURE                                               |                                      | DEVICE                     |                            |  |
|-------------------------------------------------------|--------------------------------------|----------------------------|----------------------------|--|
| FEATURE                                               | CC3135MOD                            | CC3235MODS                 | CC3235MODSF                |  |
| On-board chip                                         | CC3135                               | CC3235S                    | CC3235SF                   |  |
| On-board ANT                                          | No                                   | No                         | No                         |  |
| sFlash                                                | 32-Mbit                              | 32-Mbit                    | 32-Mbit                    |  |
| Regulatory certifications                             | FCC, IC/ISED, ETSI/CE, MIC           | FCC, IC/ISED, ETSI/CE, MIC | FCC, IC/ISED, ETSI/CE, MIC |  |
| Wi-Fi Alliance <sup>®</sup> Certification             | Yes                                  | Yes                        | Yes                        |  |
| Input voltage                                         | 2.3 V to 3.6 V                       | 2.3 V to 3.6 V             | 2.3 V to 3.6 V             |  |
| Package                                               | 17.5 mm × 20.5 mm QFM                | 17.5 mm × 20.5 mm QFM      | 17.5 mm × 20.5 mm QFM      |  |
| Operating temperature range                           | - 40°C to +85°C                      | - 40°C to +85°C            | - 40°C to +85°C            |  |
| Classification                                        | Wi-Fi Network Processor              | Wireless Microcontroller   | Wireless Microcontroller   |  |
| Standard                                              | 802.11 a/b/g/n                       | 802.11 a/b/g/n             | 802.11 a/b/g/n             |  |
| Frequency                                             | 2.4 GHz, 5 GHz                       | 2.4 GHz, 5 GHz             | 2.4 GHz, 5 GHz             |  |
| TCP/IP Stack                                          | IPv4, IPv6                           | IPv4, IPv6                 | IPv4, IPv6                 |  |
| Secured sockets                                       | 16                                   | 16                         | 16                         |  |
| Integrated MCU                                        | -                                    | Arm Cortex-M4 at 80 MHz    | Arm Cortex-M4 at 80 MHz    |  |
|                                                       | ON-CHIP APPLI                        | CATION MEMORY              |                            |  |
| RAM                                                   | -                                    | 256KB                      | 256KB                      |  |
| Flash                                                 | -                                    | -                          | 1MB                        |  |
|                                                       | PERIPHERALS                          | AND INTERFACES             |                            |  |
| Universal Asynchronous<br>Receiver/Transmitter (UART) | 1                                    | 2                          | 2                          |  |
| Serial Port Interface (SPI)                           | 1                                    | 1                          | 1                          |  |
| Multichannel Audio Serial Port (McASP)- I2S or PCM    | -                                    | 2-ch                       | 2-ch                       |  |
| Inter-Integrated Circuit (I <sup>2</sup> C)           | egrated Circuit (I <sup>2</sup> C) – |                            | 1                          |  |
| Analog-to-digital converter (ADC)                     | gital converter (ADC) -              |                            | 4-ch, 12-bit               |  |
| Parallel interface (8-bit PI)                         | -                                    | 1                          | 1                          |  |
| General-purpose timers                                | -                                    | 4                          | 4                          |  |
| Multimedia card (MMC / SD)                            | -                                    | 1                          | 1                          |  |
|                                                       | SECURITY                             | FEATURES                   |                            |  |

Copyright © 2021 Texas Instruments Incorporated



### 表 6-1. Device Features Comparison (continued)

| FEATURE                               |                                                                                           | DEVICE                                                                                                                      |                                                                                                                             |  |  |  |  |
|---------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| FEATURE                               | CC3135MOD                                                                                 | CC3235MODS                                                                                                                  | CC3235MODSF                                                                                                                 |  |  |  |  |
| Additional networking security        | Unique Device Identity<br>Trusted Root-Certificate Catalog<br>TI Root-of-Trust Public key | Unique Device Identity<br>Trusted Root-Certificate Catalog<br>TI Root-of-Trust Public key                                   | Unique Device Identity<br>Trusted Root-Certificate Catalog<br>TI Root-of-Trust Public key                                   |  |  |  |  |
| Hardware acceleration                 | Hardware Crypto Engines                                                                   | Hardware Crypto Engines                                                                                                     | Hardware Crypto Engines                                                                                                     |  |  |  |  |
| Secure boot                           | -                                                                                         | Yes                                                                                                                         | Yes                                                                                                                         |  |  |  |  |
| Enhanced Application Level Security - |                                                                                           | File system security<br>Secure key storage<br>Software tamper detection<br>Cloning protection<br>Initial secure programming | File system security<br>Secure key storage<br>Software tamper detection<br>Cloning protection<br>Initial secure programming |  |  |  |  |
| FIPS 140-2 Level 1 Certification      | Yes                                                                                       | Yes                                                                                                                         | Yes                                                                                                                         |  |  |  |  |

### 表 6-2. Device Features Comparison

| FEATURE                                               | DEVICE                     |                            |                            |                                                 |                                                 |  |  |  |
|-------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------------------------------------|-------------------------------------------------|--|--|--|
| FEATURE                                               | CC3135MOD                  | CC3235MODS                 | CC3235MODSF                | CC3235MODAS                                     | CC3235MODASF                                    |  |  |  |
| On-board chip                                         | CC3135                     | CC3235S                    | CC3235SF                   | CC3235S                                         | CC3235SF                                        |  |  |  |
| On-board ANT                                          | No                         | No                         | No                         | Yes                                             | Yes                                             |  |  |  |
| sFlash                                                | 32-Mbit                    | 32-Mbit                    | 32-Mbit                    | 32-Mbit                                         | 32-Mbit                                         |  |  |  |
| Regulatory certifications                             | FCC, IC/ISED, ETSI/CE, MIC | FCC, IC/ISED, ETSI/CE, MIC | FCC, IC/ISED, ETSI/CE, MIC | FCC, IC/ISED, ETSI/CE, MIC, SRRC <sup>(1)</sup> | FCC, IC/ISED, ETSI/CE, MIC, SRRC <sup>(1)</sup> |  |  |  |
| Wi-Fi Alliance <sup>®</sup> Certification             | Yes                        | Yes                        | Yes                        | Yes                                             | Yes                                             |  |  |  |
| Input voltage                                         | 2.3 V to 3.6 V                                  | 2.3 V to 3.6 V                                  |  |  |  |
| Package                                               | 17.5 mm × 20.5 mm QFM      | 17.5 mm × 20.5 mm QFM      | 17.5 mm × 20.5 mm QFM      | 25.0 mm × 20.5 mm QFM                           | 25.0 mm × 20.5 mm QFM                           |  |  |  |
| Operating temperature range                           | - 40°C to +85°C                                 | - 40°C to +85°C                                 |  |  |  |
| Classification                                        | Wi-Fi Network Processor    | Wireless Microcontroller   | Wireless Microcontroller   | Wireless Microcontroller                        | Wireless Microcontroller                        |  |  |  |
| Standard                                              | 802.11 a/b/g/n             | 802.11 a/b/g/n             | 802.11 a/b/g/n             | 802.11 a/b/g/n                                  | 802.11 a/b/g/n                                  |  |  |  |
| Frequency                                             | 2.4 GHz, 5 GHz                                  | 2.4 GHz, 5 GHz                                  |  |  |  |
| TCP/IP Stack                                          | IPv4, IPv6                 | IPv4, IPv6                 | IPv4, IPv6                 | IPv4, IPv6                                      | IPv4, IPv6                                      |  |  |  |
| Secured Sockets                                       | 16                         | 16                         | 16                         | 16                                              | 16                                              |  |  |  |
| Integrated MCU                                        | -                          | Arm Cortex-M4 at 80 MHz    | Arm Cortex-M4 at 80 MHz    | Arm Cortex-M4 at 80 MHz                         | Arm Cortex-M4 at 80 MHz                         |  |  |  |
|                                                       |                            | ON-CHIP APP                | LICATION MEMORY            |                                                 |                                                 |  |  |  |
| RAM                                                   | -                          | 256KB                      | 256KB                      | 256KB                                           | 256KB                                           |  |  |  |
| Flash                                                 |                            | -                          | 1MB                        | -                                               | 1MB                                             |  |  |  |
|                                                       |                            | PERIPHERALS                | AND INTERFACES             |                                                 |                                                 |  |  |  |
| Universal Asynchronous<br>Receiver/Transmitter (UART) | 1                          | 2                          | 2                          | 2                                               | 2                                               |  |  |  |
| Serial Port Interface (SPI)                           | PI) 1 1                    |                            | 1                          | 1                                               | 1                                               |  |  |  |



## 表 6-2. Device Features Comparison (continued)

| FEATURE                                                                                | DEVICE                  |                                                                                                                             |                                                                                                                             |                                                                                                                             |                                                                                           |  |  |  |
|----------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|--|--|
| FEATORE                                                                                | CC3135MOD               | CC3235MODS                                                                                                                  | CC3235MODSF                                                                                                                 | CC3235MODAS                                                                                                                 | CC3235MODASF                                                                              |  |  |  |
| Multichannel Audio Serial Port<br>(McASP)- I2S or PCM                                  | -                       | 2-ch                                                                                                                        | 2-ch                                                                                                                        | 2-ch                                                                                                                        | 2-ch                                                                                      |  |  |  |
| Inter-Integrated Circuit (I <sup>2</sup> C)                                            | -                       | 1                                                                                                                           | 1                                                                                                                           | 1                                                                                                                           | 1                                                                                         |  |  |  |
| Analog-to-digital converter (ADC)                                                      | -                       | 4-ch, 12-bit                                                                                                                | 4-ch, 12-bit                                                                                                                | 4-ch, 12-bit                                                                                                                | 4-ch, 12-bit                                                                              |  |  |  |
| Parallel interface (8-bit PI)                                                          | -                       | 1                                                                                                                           | 1                                                                                                                           | 1                                                                                                                           | 1                                                                                         |  |  |  |
| General-purpose timers                                                                 | -                       | 4                                                                                                                           | 4                                                                                                                           | 4                                                                                                                           | 4                                                                                         |  |  |  |
| Multimedia card (MMC / SD) -                                                           |                         | 1                                                                                                                           | 1                                                                                                                           | 1                                                                                                                           | 1                                                                                         |  |  |  |
|                                                                                        | 1                       | SECURITY                                                                                                                    | FEATURES                                                                                                                    |                                                                                                                             |                                                                                           |  |  |  |
| Additional networking security Trusted Root-Certificate Catalog Trusted Root-Certifica |                         | Unique Device Identity<br>Trusted Root-Certificate Catalog<br>TI Root-of-Trust Public key                                   | Unique Device Identity<br>Trusted Root-Certificate Catalog<br>TI Root-of-Trust Public key                                   | Unique Device Identity<br>Trusted Root-Certificate Catalog<br>TI Root-of-Trust Public key                                   | Unique Device Identity<br>Trusted Root-Certificate Catalog<br>TI Root-of-Trust Public key |  |  |  |
| Hardware acceleration                                                                  | Hardware Crypto Engines | Hardware Crypto Engines                                                                                                     | Hardware Crypto Engines                                                                                                     | Hardware Crypto Engines                                                                                                     | Hardware Crypto Engines                                                                   |  |  |  |
| Secure boot                                                                            | -                       | Yes                                                                                                                         | Yes                                                                                                                         | Yes                                                                                                                         | Yes                                                                                       |  |  |  |
| Enhanced Application Level                                                             |                         | File system security<br>Secure key storage<br>Software tamper detection<br>Cloning protection<br>Initial secure programming | File system security<br>Secure key storage<br>Software tamper detection<br>Cloning protection<br>Initial secure programming | File system security<br>Secure key storage<br>Software tamper detection<br>Cloning protection<br>Initial secure programming |                                                                                           |  |  |  |
| FIPS 140-2 Level 1 Certification                                                       | Yes                     | Yes                                                                                                                         | Yes                                                                                                                         | Yes                                                                                                                         | Yes                                                                                       |  |  |  |

(1) Contact TI for more information on using SRRC ID Certification: www.ti.com/tool/SIMPLELINK-CC3XXX-CERTIFICATION



## **6.1 Related Products**

For information about other devices in this family of products or related products see the links below.

| The SimpleLink™ MCU<br>Portfolio                               | offers a single development environment that delivers flexible hardware, software and tool options for customers developing wired and wireless applications. With 100 percent code reuse across host MCUs, Wi-Fi <sup>®</sup> , Bluetooth <sup>®</sup> low energy, Sub-1GHz devices and more, choose the MCU or connectivity standard that fits your design. A one-time investment with the SimpleLink software development kit (SDK) allows you to reuse often, opening the door to create unlimited applications. |
|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SimpleLink™ Wi-Fi <sup>®</sup><br>Family                       | The SimpleLink Wi-Fi Family offers several Internet-on-a chip solutions, which<br>address the need of battery operated, security enabled products. Texas instruments<br>offers a single chip wireless microcontroller and a wireless network processor which<br>can be paired with any MCU, to allow developers to design new wi-fi products, or<br>upgrade existing products with wi-fi capabilities.                                                                                                              |
| BoosterPack™ Plug-In<br>Modules                                | BoosterPack <sup>™</sup> Plug-In Modules extend the functionality of TI LaunchPad Kit.<br>Application specific BoosterPack Plug in modules allow you to explore a broad range<br>of applications, including capacitive touch, wireless sensing, LED Lighting control, and<br>more. Stack multiple BoosterPack modules onto a single LaunchPad kit to further<br>enhance the functionality of your design.                                                                                                           |
| Reference Designs for<br>CC3200, CC3220, and<br>CC3235 Modules | TI Designs Reference Design Library is a robust reference design library spanning analog, embedded processor and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs and design files to speed your time to market.                                                                                                                                                                                                             |
| SimpleLink™ Wi-Fi <sup>®</sup><br>CC3235 SDK                   | The SDK contains drivers for the CC3235 programmable MCU, sample applications, and documentation required to start development with CC3235x solutions.                                                                                                                                                                                                                                                                                                                                                              |



## 7 Terminal Configuration and Functions 7.1 CC3235MODx and CC3235MODAx Pin Diagram

图 7-1 shows the pin diagram for the CC3235MODx module.



图 7-1 shows the approximate location of pins on the module.

图 7-1. CC3235MODx Pin Diagram Bottom View

图 7-2 shows the pin diagram for the CC3235MODAx module.





## 7.2 Pin Attributes and Pin Multiplexing

节 7.2.1 lists the pin descriptions of the CC3235MODx and CC3235MODAx module.



### 7.2.1 Module Pin Descriptions

|     | MODULE PIN       |     | MODULE PIN TYPE <sup>(1)</sup> CC3235 DEVICE PIN |                                                                                                                                                                                                     | CC3235 DEVICE PIN |  |
|-----|------------------|-----|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|
| NO. | NAME             |     | NO.                                              | MODULE PIN DESCRIPTION                                                                                                                                                                              |                   |  |
| 1   | GND              | -   | -                                                | Ground                                                                                                                                                                                              |                   |  |
| 2   | GND              | -   | -                                                | Ground                                                                                                                                                                                              |                   |  |
| 3   | GPIO10           | I/O | 1                                                | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 4   | GPIO11           | I/O | 2                                                | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 5   | GPIO14           | I/O | 5                                                | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 6   | GPIO15           | I/O | 6                                                | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 7   | GPIO16           | I/O | 7                                                | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 8   | GPIO17           | I/O | 8                                                | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 9   | GPIO12           | I/O | 3                                                | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 10  | GPIO13           | I/O | 4                                                | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 11  | GPIO22           | I/O | 15                                               | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 12  | JTAG_TDI         | I/O | 16                                               | JTAG TDI input. Leave unconnected if not used on product <sup>(2)</sup>                                                                                                                             |                   |  |
| 13  | FLASH_SPI_MISO   | I   | -                                                | External serial flash programming: SPI data in                                                                                                                                                      |                   |  |
| 14  | FLASH_SPI_nCS_IN | I   | -                                                | External serial flash programming: SPI chip select (active low)                                                                                                                                     |                   |  |
| 15  | FLASH_SPI_CLK    | l   | -                                                | External serial flash programming: SPI clock                                                                                                                                                        |                   |  |
| 16  | GND              | -   | -                                                | Ground                                                                                                                                                                                              |                   |  |
| 17  | FLASH_SPI_MOSI   | 0   | -                                                | External serial flash programming: SPI data out                                                                                                                                                     |                   |  |
| 18  | JTAG_TDO         | I/O | 17                                               | JTAG TDO output. Leave unconnected if not used on product <sup>(1)</sup>                                                                                                                            |                   |  |
| 19  | GPIO28           | I/O | 18                                               | GPIO <sup>(2)</sup>                                                                                                                                                                                 |                   |  |
| 20  | NC               | -   | -                                                | No Connect                                                                                                                                                                                          |                   |  |
| 21  | JTAG_TCK         | I/O | 19                                               | JTAG TCK input. Leave unconnected if not used on product. <sup>(2)</sup> An internal 100-k $\Omega$ pulldown resistor is tied to this pin.                                                          |                   |  |
| 22  | JTAG_TMS         | I/O | 20                                               | JTAG TMS input. Leave unconnected if not used on product. <sup>(2)</sup>                                                                                                                            |                   |  |
| 23  | SOP2             | -   | 21                                               | An internal 100-k $\Omega$ pulldown resistor is tied to this SOP pin. An external 10-k $\Omega$ resistor is required to pull this pin high. See $\ddagger$ 9.11.1 for SOP[2:0] configuration modes. |                   |  |
| 24  | SOP1             | -   | 34                                               | An internal 100-k $\Omega$ pulldown resistor is tied to this SOP pin. An external 10-k $\Omega$ resistor is required to pull this pin high. See $\ddagger$ 9.11.1 for SOP[2:0] configuration modes. |                   |  |
| 25  | GND              | -   | -                                                | Ground                                                                                                                                                                                              |                   |  |
| 26  | GND              | -   | -                                                | Ground                                                                                                                                                                                              |                   |  |
| 27  | GND              | -   | -                                                | Ground                                                                                                                                                                                              |                   |  |
| 28  | GND              | -   | -                                                | Ground                                                                                                                                                                                              |                   |  |



|     | MODULE PIN                                 |       | CC3235 DEVICE PIN |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|-----|--------------------------------------------|-------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME                                       |       |                   | MODULE PIN DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 29  | GND                                        | -     | -                 | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 30  | GND                                        | -     | -                 | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 31  | CC3235MODx: RF ABG band<br>CC3235MODAx: NC | I/O   | 31                | 2.4 GHz and 5 GHz RF input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 32  | GND                                        | -     | -                 | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 33  | NC                                         | -     | -                 | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 34  | SOP0                                       | -     | 35                | An internal 100-k $\Omega$ pulldown resistor is tied to this SOP pin. An external 10-k $\Omega$ resistor is required to pull this pin high. See $\ddagger$ 9.11.1 for SOP[2:0] configuration modes.                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 35  | nRESET                                     | I     | 32                | There is an internal, 100-k $\Omega$ pullup resistor option from the nRESET pin to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 36  | VBAT_RESET                                 | -     | 37                | <ul> <li>VBAT_RESET. Note: VBAT_RESET is not connected to VBAT1 or VBAT2 within the module. The following connection schemes are recommended:</li> <li>Connect nRESET to a switch, external controller, or host, only if nRESET will be in a defined state under all operating conditions. Leave VBAT_RESET unconnected to save power.</li> <li>If nRESET cannot be in a defined state under all operating conditions, connect VBAT_RESET to the main module power supply (VBAT1 and VBAT2). Due to the internal pullup resistor a leakage current of 3.3 V / 100 k Ω is expected.</li> </ul> |  |
| 37  | VBAT1                                      | Power | 39                | Power supply for the module, must be connected to battery (2.3 V to 3.6 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 38  | GND                                        | -     | -                 | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 39  | NC                                         | -     | 47                | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 40  | VBAT2                                      | Power | 10, 44, 54        | Power supply for the module, must be connected to battery (2.3 V to 3.6 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 41  | NC                                         | -     | -                 | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 42  | GPIO30                                     | I/O   | 53                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 43  | GND                                        | -     | -                 | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 44  | GPIO0                                      | I/O   | 50                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 45  | NC                                         | -     | -                 | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 46  | GPIO1                                      | I/O   | 55                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 47  | GPIO2                                      | I/O   | 57                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 48  | GPIO3                                      | I/O   | 58                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 49  | GPIO4                                      | I/O   | 59                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 50  | GPIO5                                      | I/O   | 60                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 51  | GPIO6                                      | I/O   | 61                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 52  | GPIO7                                      | I/O   | 62                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 53  | GPIO8                                      | I/O   | 63                | GPIO <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

Submit Document Feedback 16

Copyright © 2021 Texas Instruments Incorporated



#### CC3235MODS, CC3235MODSF, CC3235MODAS, CC3235MODASF

ZHCSKT8B - FEBRUARY 2020 - REVISED MAY 2021

|     | MODULE PIN |      | MODULE PIN TYPE <sup>(1)</sup> |                     | CC3235 DEVICE PIN | MODULE PIN DESCRIPTION |
|-----|------------|------|--------------------------------|---------------------|-------------------|------------------------|
| NO. | NAME       | TIPE | NO.                            |                     |                   |                        |
| 54  | GPIO9      | I/O  | 64                             | GPIO <sup>(2)</sup> |                   |                        |
| 55  | GND        | -    | -                              | Thermal ground      |                   |                        |
| 56  | GND        | -    | -                              | Thermal ground      |                   |                        |
| 57  | GND        | -    | -                              | Thermal ground      |                   |                        |
| 58  | GND        | -    | -                              | Thermal ground      |                   |                        |
| 59  | GND        | -    | -                              | Thermal ground      |                   |                        |
| 60  | GND        | -    | -                              | Thermal ground      |                   |                        |
| 61  | GND        | -    | -                              | Thermal ground      |                   |                        |
| 62  | GND        | -    | -                              | Thermal ground      |                   |                        |
| 63  | GND        | -    | -                              | Thermal ground      |                   |                        |

(1) I = input; O = output; I/O = bidirectional

(2) For pin multiplexing details, see  $\frac{1}{2}$  7-1.

The module makes extensive use of pin multiplexing to accommodate the large number of peripheral functions in the smallest possible package. To achieve this configuration, pin multiplexing is controlled using a combination of hardware configuration (at module reset) and register control.

The board and software designers are responsible for the proper pin multiplexing configuration. Hardware does not ensure that the proper pin multiplexing options are selected for the peripherals or interface mode used. 表 7-1 describes the general pin attributes and presents an overview of pin multiplexing. All pin multiplexing options are configurable using the pin MUX registers. The following special considerations apply:

- All I/Os support drive strengths of 2, 4, and 6 mA. Drive strength is individually configurable for each pin.
- All I/Os support 10-µA pullup and pulldown resistors.
- By default, all I/Os float in the Hibernate state. However, the default state can be changed by SW.
- All digital I/Os are non fail-safe.



#### Note

If an external device drives a positive voltage to the signal pads and the CC3235MODx or CC3235MODAx module is not powered, DC is drawn from the other device. If the drive strength of the external device is adequate, an unintentional wakeup and boot of the CC3235MODx or CC3235MODAx module can occur. To prevent current draw, TI recommends any one of the following conditions:

- All devices interfaced to the CC3235MODx and CC3235MODAx module must be powered from the same power rail as the chip.
- Use level shifters between the device and any external devices fed from other independent rails.
- The nRESET pin of the CC3235MODx and CC3235MODAx module must be held low until the VBAT supply to the module is driven and stable.
- All GPIO pins default to high impedance unless programmed by the MCU. The bootloader sets the TDI, TDO, TCK, TMS, and Flash\_SPI pins to mode 1. All the other pins are left in the Hi-Z state.

The ADC inputs are tolerant up to 1.8 V (see  $\frac{1}{8}$  8-24 for more details about the usable range of the ADC). On the other hand, the digital pads can tolerate up to 3.6 V. Hence, take care to prevent accidental damage to the ADC inputs. TI recommends first disabling the output buffers of the digital I/Os corresponding to the desired ADC channel (that is, converted to Hi-Z state), and thereafter disabling the respective pass switches (S7 [Pin 47], S8 [Pin 48], S9 [Pin 49], and S10 [Pin 50]). For more information, see  $\frac{1}{8}$  7-3.

| GENERA   | L PIN ATTRIB | UTES |                               |                                   |                       | FUNCTION                                |                                             |             |                              |                         | PAD STAT                | ES                      |            |
|----------|--------------|------|-------------------------------|-----------------------------------|-----------------------|-----------------------------------------|---------------------------------------------|-------------|------------------------------|-------------------------|-------------------------|-------------------------|------------|
| Pkg. Pin | Pin Alias    | Use  | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.            | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name | Signal Description           | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>      | nRESET = 0 |
| 1        | GND          | GND  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | GND         | GND                          | N/A                     | N/A                     | N/A                     | N/A        |
| 2        | GND          | GND  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | GND         | GND                          | N/A                     | N/A                     | N/A                     | N/A        |
|          |              |      |                               |                                   |                       |                                         | 0                                           | GPIO10      | GPIO                         | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |      |                               |                                   |                       |                                         | 1                                           | I2C_SCL     | I <sup>2</sup> C clock       | I/O<br>(open<br>drain)  | Hi-Z,<br>Pull,<br>Drive |                         |            |
| 3        | GPIO10       | I/O  | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_10<br>(0x4402 E0C8) | 3                                           | GT_PWM06    | Pulse-width<br>modulated O/P | 0                       | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
|          |              |      |                               |                                   |                       |                                         | 7                                           | UART1_TX    | UART TX data                 | 0                       | 1                       | 1                       |            |
|          |              |      |                               |                                   |                       |                                         | 6                                           | SDCARD_CLK  | SD card clock                | 0                       | 0                       | 1                       |            |
|          |              |      |                               |                                   |                       |                                         | 12                                          | GT_CCP01    | Timer capture port           | I                       | Hi-Z,<br>Pull,<br>Drive |                         |            |

### 表 7-1. Pin Attributes and Pin Multiplexing



| GENERA   | L PIN ATTRIE | UTES |                               | 1                                 | ~ 1=1.1 11            | FUNCTION                     |                                             | viuitipiexing (co  |                               |                         | PAD STAT                | FS                 |            |
|----------|--------------|------|-------------------------------|-----------------------------------|-----------------------|------------------------------|---------------------------------------------|--------------------|-------------------------------|-------------------------|-------------------------|--------------------|------------|
| Pkg. Pin | Pin Alias    | Use  | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg. | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name        | Signal Description            | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup> | nRESET = 0 |
|          |              |      |                               |                                   |                       |                              | 0                                           | GPIO11             | GPIO                          | I/O                     | Hi-Z,<br>Pull,<br>Drive |                    |            |
|          |              |      |                               |                                   |                       |                              | 1                                           | I2C_SDA            | I <sup>2</sup> C data         | I/O<br>(open<br>drain)  | Hi-Z,<br>Pull,<br>Drive |                    |            |
|          |              |      |                               |                                   |                       |                              | 3                                           | GT_PWM07           | Pulse-width<br>modulated O/P  | 0                       | Hi-Z,<br>Pull,<br>Drive |                    |            |
|          |              |      |                               |                                   |                       | GPIO_PAD_                    | 4                                           | pXCLK (XVCLK)      | Free clock to parallel camera | 0                       | 0                       | Hi-Z,              |            |
| 4        | GPIO11       | I/O  | Yes                           | No                                | No                    | CONFIG_11<br>(0x4402 E0CC)   | 6                                           | SDCARD_CMD         | SD card command line          | I/O<br>(open<br>drain)  | Hi-Z,<br>Pull,<br>Drive | Pull,<br>Drive     | Hi-Z       |
|          |              |      |                               |                                   |                       |                              | 7                                           | UART1_RX           | UART RX data                  | I                       | Hi-Z,<br>Pull,<br>Drive |                    |            |
|          |              |      |                               |                                   |                       |                              | 12                                          | GT_CCP02           | Timer capture port            | I                       | Hi-Z,<br>Pull,<br>Drive |                    |            |
|          |              |      |                               |                                   |                       |                              | 13                                          | MCAFSX             | I2S audio port<br>frame sync  | 0                       | Hi-Z,<br>Pull,<br>Drive |                    |            |
|          |              |      |                               |                                   |                       |                              | 0                                           | GPIO14             | GPIO                          | I/O                     |                         |                    |            |
|          |              |      |                               |                                   |                       | GPIO_PAD_                    | 5                                           | I2C_SCL            | I <sup>2</sup> C clock        | I/O<br>(open<br>drain)  | Hi-Z,                   | Hi-Z,              |            |
| 5        | GPIO14       | I/O  | No                            | No                                | No                    | CONFIG_14<br>(0x4402 E0D8)   | 7                                           | GSPI_CLK           | General SPI clock             | I/O                     | Pull,<br>Drive          | Pull,<br>Drive     | Hi-Z       |
|          |              |      |                               |                                   |                       |                              | 4                                           | pDATA8<br>(CAM_D4) | Parallel camera<br>data bit 4 | I                       | DIIVE                   |                    |            |
|          |              |      |                               |                                   |                       |                              | 12                                          | GT_CCP05           | Timer capture port            | I                       |                         |                    |            |



| GENERA   | L PIN ATTRIE | UTES |                               |                                   |                       | FUNCTION                                |                                             | in proxing (or      | •                             |                         | PAD STAT                | ES                      |            |
|----------|--------------|------|-------------------------------|-----------------------------------|-----------------------|-----------------------------------------|---------------------------------------------|---------------------|-------------------------------|-------------------------|-------------------------|-------------------------|------------|
| Pkg. Pin | Pin Alias    | Use  | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.            | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name         | Signal Description            | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>      | nRESET = 0 |
|          |              |      |                               |                                   |                       |                                         | 0                                           | GPIO15              | GPIO                          | I/O                     |                         |                         |            |
|          |              |      |                               |                                   |                       |                                         | 5                                           | I2C_SDA             | I <sup>2</sup> C data         | I/O<br>(open<br>drain)  |                         |                         |            |
| 6        | GPIO15       | I/O  | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_15                  | 7                                           | GSPI_MISO           | General SPI MISO              | I/O                     | Hi-Z,<br>Pull,          | Hi-Z,<br>Pull,          | Hi-Z       |
|          | GFIOIS       | 1/0  | NO                            | NO                                | NO                    | (0x4402 E0DC)                           | 4                                           | pDATA9<br>(CAM_D5)  | Parallel camera<br>data bit 5 | I                       | Drive                   | Drive                   | 111-2      |
|          |              |      |                               |                                   |                       |                                         | 13                                          | GT_CCP06            | Timer capture port            | I                       |                         |                         |            |
|          |              |      |                               |                                   |                       |                                         | 8                                           | SDCARD_<br>DATA0    | SD card data                  | I/O                     |                         |                         |            |
|          |              |      |                               |                                   |                       |                                         |                                             |                     |                               |                         | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |      |                               |                                   |                       |                                         | 0                                           | GPIO16              | GPIO                          | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |      |                               |                                   |                       |                                         |                                             |                     |                               |                         | Hi-Z,<br>Pull,<br>Drive |                         |            |
| 7        | GPIO16       | I/O  | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_16<br>(0x4402 E0E0) | 7                                           | GSPI_MOSI           | General SPI MOSI              | I/O                     | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
|          |              |      |                               |                                   |                       |                                         | 4                                           | pDATA10<br>(CAM_D6) | Parallel camera<br>data bit 6 | I                       | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |      |                               |                                   |                       |                                         | 5                                           | UART1_TX            | UART1 TX data                 | 0                       | 1                       |                         |            |
|          |              |      |                               |                                   |                       |                                         | 13                                          | GT_CCP07            | Timer capture port            | I                       | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |      |                               |                                   |                       |                                         | 8                                           | SDCARD_CLK          | SD card clock                 | 0                       | Zero                    |                         |            |



| 表 7-1 Pin      | Attributes and | Pin I | Multiplexing  | (continued) |  |
|----------------|----------------|-------|---------------|-------------|--|
| · (人 /・I. FIII | Allindules and | ГШІІ  | wulliplexilig | continueu   |  |

| GENERA   | L PIN ATTRIB | UTES |                               |                                   |                       | FUNCTION                                |                                             | nuitiplexing (c     |                                    |                         | PAD STAT                | ES                      |            |
|----------|--------------|------|-------------------------------|-----------------------------------|-----------------------|-----------------------------------------|---------------------------------------------|---------------------|------------------------------------|-------------------------|-------------------------|-------------------------|------------|
| Pkg. Pin | Pin Alias    | Use  | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.            | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name         | Signal Description                 | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>      | nRESET = 0 |
|          |              |      |                               |                                   |                       |                                         | 0                                           | GPIO17              | GPIO                               | I/O                     |                         |                         |            |
|          |              |      |                               |                                   |                       |                                         | 5                                           | UART1_RX            | UART1 RX data                      | I                       |                         |                         |            |
| 8        | GPIO17       | I/O  | Yes                           | No                                | No                    | GPIO_PAD_<br>CONFIG 17                  | 7                                           | GSPI_CS             | General SPI chip select            | I/O                     | Hi-Z,<br>Pull,          | Hi-Z,<br>Pull,          | Hi-Z       |
| Ū        |              |      | 100                           |                                   | 110                   | (0x4402 E0E4)                           | 4                                           | pDATA11<br>(CAM_D7) | Parallel camera<br>data bit 7      | I                       | Drive                   | Drive                   |            |
|          |              |      |                               |                                   |                       |                                         | 8                                           | SDCARD_<br>CMD      | SD card command line               | I/O                     |                         |                         |            |
|          |              |      |                               |                                   |                       |                                         | 0                                           | GPIO12              | GPIO                               | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |      |                               |                                   |                       |                                         | 3                                           | McACLK              | I2S audio port clock output        | о                       | Hi-Z,<br>Pull,<br>Drive |                         |            |
| 9        | GPIO12       | I/O  | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_12<br>(0x4402 E0D0) | 4                                           | pVS (VSYNC)         | Parallel camera<br>vertical sync   | I                       | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
|          |              |      |                               |                                   |                       | (0x4402 E0D0)                           | 5                                           | I2C_SCL             | I <sup>2</sup> C clock             | I/O<br>(open<br>drain)  | Hi-Z,<br>Pull,<br>Drive | Dive                    |            |
|          |              |      |                               |                                   |                       |                                         | 7                                           | UART0_TX            | UART0 TX data                      | 0                       | 1                       |                         |            |
|          |              |      |                               |                                   |                       |                                         | 12                                          | GT_CCP03            | Timer capture port                 | I                       | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |      |                               |                                   |                       |                                         | 0                                           | GPIO13              | GPIO                               | I/O                     |                         |                         |            |
|          |              |      |                               |                                   |                       | GPIO_PAD_                               | 5                                           | I2C_SDA             | l <sup>2</sup> C data              | I/O<br>(open<br>drain)  | Hi-Z,                   | Hi-Z,                   |            |
| 10       | GPIO13       | I/O  | Yes                           | No                                | No                    | CONFIG_13<br>(0x4402 E0D4)              | 4                                           | pHS (HSYNC)         | Parallel camera<br>horizontal sync | I                       | Pull,<br>Drive          | Pull,<br>Drive          | Hi-Z       |
|          |              |      |                               |                                   |                       |                                         | 7                                           | UART0_RX            | UART0 RX data                      | I                       |                         |                         |            |
|          |              |      |                               |                                   |                       |                                         | 12                                          | GT_CCP04            | Timer capture port                 | I                       |                         |                         |            |



| GENERA   | L PIN ATTRIB             | UTES |                               |                                   |                       | FUNCTION                                |                                             |                      | ·                                                     |                         | PAD STAT                               | ES                      |            |
|----------|--------------------------|------|-------------------------------|-----------------------------------|-----------------------|-----------------------------------------|---------------------------------------------|----------------------|-------------------------------------------------------|-------------------------|----------------------------------------|-------------------------|------------|
| Pkg. Pin | Pin Alias                | Use  | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.            | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name          | Signal Description                                    | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>                    | Hib <sup>(2)</sup>      | nRESET = 0 |
|          |                          |      |                               |                                   |                       |                                         | 0                                           | GPIO22               | GPIO                                                  | I/O                     |                                        |                         |            |
| 11       | GPIO22                   | I/O  | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_22<br>(0x4402 E0F8) | 7                                           | McAFSX               | I2S audio port<br>frame sync                          | 0                       | Hi-Z,<br>Pull,<br>Drive                | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
|          |                          |      |                               |                                   |                       |                                         | 5                                           | GT_CCP04             | Timer capture port                                    | I                       |                                        | 2                       |            |
|          |                          |      |                               |                                   |                       |                                         | 1                                           | TDI                  | JTAG TDI. Reset default pinout.                       | I                       | Hi-Z,<br>Pull,                         |                         |            |
|          |                          |      |                               |                                   | Muxed                 | GPIO_PAD_                               | 0                                           | GPIO23               | GPIO                                                  | I/O                     | Drive                                  | Hi-Z,                   |            |
| 12       | JTAG_TDI                 | I/O  | No                            | No                                | with JTAG<br>TDI      | CONFIG_23<br>(0x4402 E0FC)              | 2                                           | UART1_TX             | UART1 TX data                                         | 0                       | 1                                      | Pull,<br>Drive          | Hi-Z       |
|          |                          |      |                               |                                   |                       | (0x4402 E0FC)                           | 9                                           | I2C_SCL              | I2C clock                                             | I/O<br>(open<br>drain)  | Hi-Z,<br>Pull,<br>Drive                | Drive                   |            |
| 13       | FLASH_<br>SPI_<br>MISO   | N/A  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | FLASH_SPI_MISO       | Data from SPI<br>serial flash (fixed<br>default)      | N/A                     | Hi-Z                                   | Hi-Z                    | Hi-Z       |
| 14       | FLASH_<br>SPI_<br>nCS_IN | N/A  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | FLASH_SPI_nCS_<br>IN | Chip select to SPI<br>serial flash (fixed<br>default) | N/A                     | 1                                      | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
| 15       | FLASH_<br>SPI_CLK        | N/A  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | FLASH_SPI_<br>CLK    | Clock to SPI serial flash (fixed default)             | N/A                     | Hi-Z,<br>Pull,<br>Drive <sup>(3)</sup> | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
| 16       | GND                      | GND  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | GND                  | GND                                                   | N/A                     | N/A                                    | N/A                     | N/A        |
| 17       | FLASH_<br>SPI_<br>MOSI   | N/A  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | FLASH_SPI_MOSI       | Data to SPI serial<br>flash (fixed default)           | N/A                     | Hi-Z,<br>Pull,<br>Drive <sup>(3)</sup> | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |



| 表 7-1. Pin Attributes and Pin Multiplexing (continue | 表 7-1. Pir | outes and Pin Multiple | exing (continued) |
|------------------------------------------------------|------------|------------------------|-------------------|
|------------------------------------------------------|------------|------------------------|-------------------|

| GENERA   | L PIN ATTRIB | UTES           |                               |                                   |                        | FUNCTION                                |                                             |             |                                           |                         | PAD STAT                | ES                        |            |
|----------|--------------|----------------|-------------------------------|-----------------------------------|------------------------|-----------------------------------------|---------------------------------------------|-------------|-------------------------------------------|-------------------------|-------------------------|---------------------------|------------|
| Pkg. Pin | Pin Alias    | Use            | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG  | Dig. Pin Mux<br>Config. Reg.            | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name | Signal Description                        | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>        | nRESET = 0 |
|          |              |                |                               |                                   |                        |                                         | 1                                           | TDO         | JTAG TDO. Reset default pinout.           | 0                       |                         |                           |            |
|          |              |                |                               |                                   |                        |                                         | 0                                           | GPIO24      | GPIO                                      | I/O                     | ]                       |                           |            |
|          |              |                |                               |                                   |                        |                                         | 5                                           | PWM0        | Pulse-width<br>modulated O/P              | 0                       | <br>                    | Driven<br>high in         |            |
| 18       | JTAG TDO     | I/O            | Yes                           | No                                | Muxed<br>with JTAG     | GPIO_PAD_<br>CONFIG 24                  | 2                                           | UART1_RX    | UART1 RX data                             | I                       | Hi-Z,<br>Pull,          | SWD;<br>driven            | Hi-Z       |
|          | 000          | ., C           |                               |                                   | TDO                    | (0x4402 E100)                           | 9                                           | I2C_SDA     | l <sup>2</sup> C data                     | I/O<br>(open<br>drain)  | Drive                   | low in 4-<br>wire<br>JTAG |            |
|          |              |                |                               |                                   |                        |                                         | 4                                           | GT_CCP06    | Timer capture port                        | I                       | 1                       |                           |            |
|          |              |                |                               |                                   |                        |                                         | 6                                           | McAFSX      | I2S audio port<br>frame sync              | 0                       |                         |                           |            |
| 19       | GPIO28       | I/O            | No                            | No                                | No                     | GPIO_PAD_<br>CONFIG_40<br>(0x4402 E140) | 0                                           | GPIO28      | GPIO                                      | I/O                     | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive   | Hi-Z       |
| 20       | NC           | WLAN<br>analog | N/A                           | N/A                               | N/A                    | N/A                                     | N/A                                         | NC          | Reserved                                  | N/A                     | N/A                     | N/A                       | N/A        |
| 21       | JTAG_TCK     | I/O            | No                            | No                                | Muxed<br>with<br>JTAG/ | GPIO_PAD_<br>CONFIG 28                  | 1                                           | ТСК         | JTAG/SWD TCK.<br>Reset default<br>pinout. | I                       | Hi-Z,<br>Pull,          | Hi-Z,<br>Pull,            | Hi-Z       |
|          | _            |                |                               |                                   | SWD-<br>TCK            | (0x4402 E110)                           | 8                                           | GT_PWM03    | Pulse-width<br>modulated O/P              | 0                       | Drive                   | Drive                     |            |
| 22       | JTAG_TMS     | I/O            | No                            | No                                | Muxed<br>with<br>JTAG/ | GPIO_PAD_<br>CONFIG_ 29                 | 1                                           | TMS         | JTAG/SWD TMS.<br>Reset default<br>pinout. | I/O                     | Hi-Z,<br>Pull,          | Hi-Z,<br>Pull,            | Hi-Z       |
|          |              |                |                               |                                   | SWD-<br>TMSC           | (0x4402 E114)                           | 0                                           | GPIO29      | GPIO                                      |                         | Drive                   | Drive                     |            |



## 表 7-1. Pin Attributes and Pin Multiplexing (continued)

| GENERA            | L PIN ATTRIE   | BUTES           |                               |                                   |                       | FUNCTION                                 |                                             | <u></u>                    |                                               |                         | PAD STAT                | ES                 |            |
|-------------------|----------------|-----------------|-------------------------------|-----------------------------------|-----------------------|------------------------------------------|---------------------------------------------|----------------------------|-----------------------------------------------|-------------------------|-------------------------|--------------------|------------|
| Pkg. Pin          | Pin Alias      | Use             | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.             | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name                | Signal Description                            | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup> | nRESET = 0 |
|                   |                |                 |                               |                                   |                       |                                          | 0                                           | GPIO25                     | GPIO                                          | 0                       | Hi-Z,<br>Pull,<br>Drive |                    |            |
|                   |                |                 |                               |                                   |                       |                                          | 9                                           | GT_PWM02                   | Pulse-width<br>modulated O/P                  | 0                       | Hi-Z,<br>Pull,<br>Drive |                    |            |
| 23 <sup>(4)</sup> | SOP2           | O only          | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_ 25<br>(0x4402 E104) | 2                                           | McAFSX                     | I2S audio port<br>frame sync                  | 0                       | Hi-Z,<br>Pull,<br>Drive | Driven<br>Low      | Hi-Z       |
|                   |                |                 |                               |                                   |                       |                                          | See <sup>(5)</sup>                          | TCXO_EN                    | Enable to optional<br>external 40-MHz<br>TCXO | 0                       | 0                       |                    |            |
|                   |                |                 |                               |                                   |                       |                                          | See <sup>(6)</sup>                          | SOP2                       | Sense-on-power 2                              | I                       | Hi-Z,<br>Pull,<br>Drive |                    |            |
| 24                | SOP1           | Config<br>sense | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | SOP1                       | Sense-on-power 1                              | N/A                     | N/A                     | N/A                | N/A        |
| 25                | GND            | GND             | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | GND                        | GND                                           | N/A                     | N/A                     | N/A                | N/A        |
| 26                | GND            | GND             | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | GND                        | GND                                           | N/A                     | N/A                     | N/A                | N/A        |
| 27                | GND            | GND             | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | GND                        | GND                                           | N/A                     | N/A                     | N/A                | N/A        |
| 28                | GND            | GND             | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | GND                        | GND                                           | N/A                     | N/A                     | N/A                | N/A        |
| 29                | GND            | GND             | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | GND                        | GND                                           | N/A                     | N/A                     | N/A                | N/A        |
| 30                | GND            | GND             | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | GND                        | GND                                           | N/A                     | N/A                     | N/A                | N/A        |
| 31                | RF_ABG         | WLAN<br>analog  | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | CC3235MODx:<br>RF ABG band | N/A                                           | N/A                     | N/A                     | N/A                | N/A        |
| 32                | GND            | GND             | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | GND                        | GND                                           | N/A                     | N/A                     | N/A                | N/A        |
| 33                | NC             | WLAN<br>analog  | N/A                           | N/A                               | N/A                   | N/A                                      |                                             | NC                         | Reserved                                      |                         |                         |                    |            |
| 34                | SOP0           | Config<br>sense | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | SOP0                       | Sense-on-power 0                              | N/A                     | N/A                     | N/A                | N/A        |
| 35                | nRESET         | Global reset    | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | nRESET                     | Master chip reset.<br>Active low.             | N/A                     | N/A                     | N/A                | N/A        |
| 36                | VBAT_<br>RESET | Global reset    | N/A                           | N/A                               | N/A                   | N/A                                      | N/A                                         | VBAT_RESET                 | VBAT to nRESET pullup resistor                | N/A                     | N/A                     | N/A                | N/A        |

24 Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



| GENERA   | L PIN ATTRIB | UTES            |                               |                                   |                       | FUNCTION                                |                                             | inantipioxilig (o |                                                                     |                         | PAD STAT                | ES                      |            |
|----------|--------------|-----------------|-------------------------------|-----------------------------------|-----------------------|-----------------------------------------|---------------------------------------------|-------------------|---------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|------------|
| Pkg. Pin | Pin Alias    | Use             | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.            | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name       | Signal Description                                                  | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>      | nRESET = 0 |
| 37       | VBAT1        | Supply<br>input | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | VBAT1             | Analog DC/DC<br>input (connected to<br>chip input supply<br>[VBAT]) | N/A                     | N/A                     | N/A                     | N/A        |
| 38       | GND          | GND             | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | GND               | GND                                                                 | N/A                     | N/A                     | N/A                     | N/A        |
| 39       | NC           | WLAN<br>analog  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | NC                | Reserved                                                            | N/A                     | N/A                     | N/A                     | N/A        |
| 40       | VBAT2        | Supply<br>input | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | VBAT2             | Analog input supply<br>VBAT                                         | N/A                     | N/A                     | N/A                     | N/A        |
| 41       | NC           | WLAN<br>analog  | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | NC                | Reserved                                                            | N/A                     | N/A                     | N/A                     | N/A        |
|          |              |                 |                               |                                   |                       |                                         | 0                                           | GPIO30            | GPIO                                                                | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |                 |                               |                                   |                       |                                         | 9                                           | UART0_TX          | UART0 TX data                                                       | 0                       | 1                       |                         |            |
|          |              |                 |                               | User                              |                       |                                         | 2                                           | McACLK            | I2S audio port clock                                                | 0                       | Hi-Z,<br>Pull,<br>Drive | 11: 7                   |            |
| 42       | GPIO30       | I/O             | No                            | config<br>not<br>required         | No                    | GPIO_PAD_<br>CONFIG_30<br>(0x4402 E118) | 3                                           | McAFSX            | I2S audio port<br>frame sync                                        | 0                       | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
|          |              |                 |                               |                                   |                       |                                         | 4                                           | GT_CCP05          | Timer capture port                                                  | I                       | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |                 |                               |                                   |                       |                                         | 7                                           | GSPI_MISO         | General SPI MISO                                                    | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |            |
| 43       | GND          | GND             | N/A                           | N/A                               | N/A                   | N/A                                     | N/A                                         | GND               | GND                                                                 | N/A                     | N/A                     | N/A                     | N/A        |



| 表 7-1. Pin Attributes and Pin Multiplexing (continued |
|-------------------------------------------------------|
|-------------------------------------------------------|

| GENERA   | L PIN ATTRIB | BUTES          |                               |                                   |                       | FUNCTION                               |                                             |               | · ·                                           |                         | PAD STAT                | ES                      |            |
|----------|--------------|----------------|-------------------------------|-----------------------------------|-----------------------|----------------------------------------|---------------------------------------------|---------------|-----------------------------------------------|-------------------------|-------------------------|-------------------------|------------|
| Pkg. Pin | Pin Alias    | Use            | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.           | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name   | Signal Description                            | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>      | nRESET = 0 |
|          |              |                |                               |                                   |                       |                                        | 0                                           | GPIO0         | GPIO                                          | I/O                     | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
|          |              |                |                               |                                   |                       |                                        | 12                                          | UART0_CTS     | UART0 Clear-to-<br>Send input (active<br>low) | I                       | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |                |                               |                                   |                       |                                        | 6                                           | McAXR1        | I2S audio port data<br>1 (RX/TX)              | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |            |
| 44       | GPIO0        | I/O            | No                            | User<br>config<br>not             | No                    | GPIO_PAD_<br>CONFIG_0<br>(0x4402 E0A0) | 7                                           | GT_CCP00      | Timer capture port                            | I                       | Hi-Z,<br>Pull,<br>Drive | Hi-Z,                   |            |
|          |              |                |                               | required                          |                       | (0,4402 E0A0)                          | 9                                           | GSPI_CS       | General SPI chip select                       | I/O                     | Hi-Z,<br>Pull,<br>Drive | Pull,<br>Drive          | Hi-Z       |
|          |              |                |                               |                                   |                       |                                        | 10                                          | UART1_RTS     | UART1 Request-to-<br>Send (active low)        | 0                       | 1                       |                         |            |
|          |              |                |                               |                                   |                       |                                        | 3                                           | UART0_RTS     | UART0 Request-to-<br>Send (active low)        | 0                       | 1                       |                         |            |
|          |              |                |                               |                                   |                       |                                        | 4                                           | McAXR0        | I2S audio port data<br>0 (RX/TX)              | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |            |
| 45       | NC           | WLAN<br>analog | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | NC            | Reserved                                      | N/A                     | N/A                     | N/A                     | N/A        |
|          |              |                |                               |                                   |                       |                                        | 0                                           | GPIO1         | GPIO                                          | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |            |
|          |              |                |                               |                                   |                       |                                        | 3                                           | UART0_TX      | UART0 TX data                                 | 0                       | 1                       | 1                       |            |
| 46       | GPIO1        | I/O            | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_1<br>(0x4402 E0A4) | 4                                           | pCLK (PIXCLK) | Pixel clock from<br>parallel camera<br>sensor | I                       | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |
|          |              |                |                               |                                   |                       |                                        | 6                                           | UART1_TX      | UART1 TX data                                 | 0                       | 1                       | 1                       |            |
|          |              |                |                               |                                   |                       |                                        | 7                                           | GT_CCP01      | Timer capture port                            | I                       | Hi-Z,<br>Pull,<br>Drive |                         |            |



| 表 7-1. Pir           | Attributes and Pin | Multiplexing | (continued) |
|----------------------|--------------------|--------------|-------------|
| - <b>N</b> I I I I I |                    | manupioning  | (oominaoa)  |

| GENERA            | GENERAL PIN ATTRIBUTES FUNCTION |                                                  |                               |                                   |                       |                                        |                                             |                         | PAD STATES                         |                         |                         |                              |            |
|-------------------|---------------------------------|--------------------------------------------------|-------------------------------|-----------------------------------|-----------------------|----------------------------------------|---------------------------------------------|-------------------------|------------------------------------|-------------------------|-------------------------|------------------------------|------------|
| Pkg. Pin          | Pin Alias                       | Use                                              | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.           | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name             | Signal Description                 | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>           | nRESET = 0 |
|                   |                                 |                                                  |                               |                                   |                       |                                        | See <sup>(5)</sup>                          | ADC_CH0                 | ADC channel 0<br>input (1.5-V max) | I                       | Hi-Z,<br>Pull,<br>Drive |                              |            |
|                   |                                 |                                                  |                               | 0                                 | GPIO2                 | GPIO                                   | I/O                                         | Hi-Z,<br>Pull,<br>Drive |                                    |                         |                         |                              |            |
| 47 <sup>(9)</sup> | GPIO2                           | Analog<br>input (up to<br>1.8 V)/<br>digital I/O | 165                           | See <sup>(8)</sup>                | No                    | GPIO_PAD_<br>CONFIG_2<br>(0x4402 E0A8) | 3                                           | UART0_RX                | UART0 RX data                      | I                       | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull, Hi-Z<br>Drive | Hi-Z       |
|                   |                                 |                                                  |                               |                                   |                       |                                        | 6                                           | UART1_RX                | UART1 RX data                      | I                       | Hi-Z,<br>Pull,<br>Drive |                              | l          |
|                   |                                 |                                                  |                               |                                   |                       |                                        | 7                                           | GT_CCP02                | Timer capture port                 | I                       | Hi-Z,<br>Pull,<br>Drive |                              |            |
|                   |                                 |                                                  |                               |                                   |                       |                                        | See <sup>(5)</sup>                          | ADC_CH1                 | ADC channel 1<br>input (1.5-V max) | I                       | Hi-Z,<br>Pull,<br>Drive |                              |            |
| 48 <sup>(9)</sup> | GPIO3                           | Analog<br>input (up to<br>1.8 V)/                | input (up to                  | See <sup>(8)</sup>                | No                    | GPIO_PAD_<br>CONFIG_3<br>(0x4402 E0AC) | 0                                           | GPIO3                   | GPIO                               | I/O                     | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive      | Hi-Z       |
|                   |                                 | digital I/O                                      |                               |                                   |                       | (0,4402 EUAC)                          | 6                                           | UART1_TX                | UART1 TX data                      | 0                       | 1                       | Dive                         | e          |
|                   |                                 |                                                  |                               |                                   |                       |                                        | 4                                           | pDATA7<br>(CAM_D3)      | Parallel camera<br>data bit 3      | I                       | Hi-Z,<br>Pull,<br>Drive |                              |            |



| GENERA            | GENERAL PIN ATTRIBUTES |                                |                               |                                   |                           | FUNCTION                               |                                             |                                    |                                    |                                   | PAD STATES              |                         |                         |       |      |       |      |     |                         |  |  |
|-------------------|------------------------|--------------------------------|-------------------------------|-----------------------------------|---------------------------|----------------------------------------|---------------------------------------------|------------------------------------|------------------------------------|-----------------------------------|-------------------------|-------------------------|-------------------------|-------|------|-------|------|-----|-------------------------|--|--|
| Pkg. Pin          | Pin Alias              | Use                            | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG     | Dig. Pin Mux<br>Config. Reg.           | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name                        | Signal Description                 | Signal<br>Directio<br>n           | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>      | nRESET = 0              |       |      |       |      |     |                         |  |  |
|                   |                        |                                |                               |                                   |                           | See <sup>(5)</sup>                     | ADC_CH2                                     | ADC channel 2<br>input (1.5-V max) | I                                  | Hi-Z,<br>Pull,<br>Drive           |                         |                         |                         |       |      |       |      |     |                         |  |  |
| 49 <sup>(9)</sup> | CRIO4                  | Analog<br>input (up to         | Yes                           | See <sup>(8)</sup>                | Vaa                       | GPIO_PAD_                              | 0                                           | GPIO4                              | GPIO I/O                           | I/O                               | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,          |                         |       |      |       |      |     |                         |  |  |
| 49 GPI04 1.8 V)   | 1.8 V)/<br>digital I/O | 1.8 V)/                        | See                           | Yes                               | CONFIG_4<br>(0x4402 E0B0) |                                        |                                             |                                    | 6                                  | UART1_RX                          | UART1 RX data           | I                       | Hi-Z,<br>Pull,<br>Drive | Drive | Hi-Z |       |      |     |                         |  |  |
|                   |                        |                                |                               |                                   |                           |                                        | 4                                           | pDATA6<br>(CAM_D2)                 | Parallel camera<br>data bit 2      | I                                 | Hi-Z,<br>Pull,<br>Drive |                         |                         |       |      |       |      |     |                         |  |  |
|                   |                        |                                |                               |                                   |                           |                                        | See <sup>(5)</sup>                          | ADC_CH3                            | ADC channel 3<br>input (1.5 V max) | I                                 | i-Z,<br>Pull,<br>Drive  |                         |                         |       |      |       |      |     |                         |  |  |
|                   |                        |                                |                               |                                   |                           |                                        |                                             |                                    |                                    |                                   |                         |                         |                         |       | 0    | GPIO5 | GPIO | I/O | Hi-Z,<br>Pull,<br>Drive |  |  |
| 50 <sup>(9)</sup> | GPIO5                  | Analog<br>input up to<br>1.5 V | No                            | See <sup>(8)</sup>                | No                        | GPIO_PAD_<br>CONFIG_5<br>(0x4402 E0B4) | 4                                           | pDATA5<br>(CAM_D1)                 | Parallel camera<br>data bit 1      | I                                 | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive | Hi-Z                    |       |      |       |      |     |                         |  |  |
|                   |                        |                                |                               |                                   |                           |                                        |                                             | 6                                  | McAXR1                             | I2S audio port data<br>1 (RX, TX) | I/O                     | Hi-Z,<br>Pull,<br>Drive |                         |       |      |       |      |     |                         |  |  |
|                   |                        |                                |                               |                                   |                           |                                        | 7                                           | GT_CCP05                           | Timer capture port                 | I                                 | Hi-Z,<br>Pull,<br>Drive |                         |                         |       |      |       |      |     |                         |  |  |



| 表 7-1. Pin Attribut | es and Pin Multir | olexing (continued) |  |
|---------------------|-------------------|---------------------|--|

| GENERA   | L PIN ATTRIB | UTES   |                               |                                   | <u></u>               | FUNCTION                               |                                             | Nultiplexing (co          |                                               |                              | PAD STAT                         | PAD STATES         |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|----------|--------------|--------|-------------------------------|-----------------------------------|-----------------------|----------------------------------------|---------------------------------------------|---------------------------|-----------------------------------------------|------------------------------|----------------------------------|--------------------|------------------------------------|----------------|------|--|--|--|--|--|--|--|--|--|--|--|--|---|-----------|------------------------------------|---|---|-------|--|
| Pkg. Pin | Pin Alias    | Use    | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.           | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name               | Signal Description                            | Signal<br>Directio<br>n      | LPDS <sup>(1)</sup>              | Hib <sup>(2)</sup> | nRESET = 0                         |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              | 0 GPIO | GPIO6                         | GPIO                              | I/O                   | Hi-Z,<br>Pull,<br>Drive                |                                             |                           |                                               |                              |                                  |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       |                                        | 5                                           | UART0_RTS                 | UART0 Request-to-<br>Send (active low)        | 0                            | 1                                |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       | GPIO_PAD_                              | 4                                           | pDATA4<br>(CAM_D0)        | Parallel camera<br>data bit 0                 | I                            | Hi-Z,<br>Pull,<br>Drive          | Hi-Z,              |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
| 51       | GPIO6        | I/O    | No                            | No                                | No                    | CONFIG_6<br>(0x4402 E0B8)              | CONFIG_6<br>(0x4402 E0B8)                   | CONFIG_6<br>(0x4402 E0B8) | 3                                             | UART1_CTS                    | UART1 Clear to send (active low) | I                  | Hi-Z,<br>Pull,<br>Drive            | Pull,<br>Drive | Hi-Z |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       |                                        | 6                                           | UART0_CTS                 | UART0 Clear to send (active low)              | I                            | Hi-Z,<br>Pull,<br>Drive          |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       |                                        | 7                                           | GT_CCP06                  | Timer capture port                            | I                            | Hi-Z,<br>Pull,<br>Drive          |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       | GPIO_PAD_<br>CONFIG_7<br>(0x4402 E0BC) | 0                                           | GPI07                     | GPIO                                          | I/O                          | Hi-Z,<br>Pull,<br>Drive          |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
| 52       | GPIO7        | I/O    | No                            | No                                | No                    |                                        | 13                                          | McACLK                    | I2S audio port clock                          | 0                            | Hi-Z,<br>Pull,<br>Drive          | Hi-Z,<br>Pull,     | Hi-Z                               |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
| 02       |              |        | 110                           |                                   | 110                   |                                        |                                             |                           |                                               |                              |                                  |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  | 3 | UART1_RTS | UART1 Request to send (active low) | 0 | 1 | Drive |  |
|          |              |        |                               |                                   |                       |                                        |                                             |                           |                                               |                              | 10                               | UART0_RTS          | UART0 Request to send (active low) | 0              | 1    |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       |                                        | 11                                          | UART0_TX                  | UART0 TX data                                 | 0                            | 1                                |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       |                                        | 0                                           | GPIO8                     | GPIO                                          | I/O                          |                                  |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
| 53       | GPIO8        | 1/O No | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_8                  | 6                                           | SDCARD_IRQ                | Interrupt from SD<br>card (future<br>support) | I                            | Hi-Z,<br>Pull,                   | Hi-Z,<br>Pull,     | Hi-Z                               |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       | (0x4402 E0C0)                          |                                             | 7                         | McAFSX                                        | I2S audio port<br>frame sync | 0                                | Drive Driv         | Drive                              |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |
|          |              |        |                               |                                   |                       |                                        | 12                                          | GT_CCP06                  | Timer capture port                            | I                            |                                  |                    |                                    |                |      |  |  |  |  |  |  |  |  |  |  |  |  |   |           |                                    |   |   |       |  |

Copyright © 2021 Texas Instruments Incorporated



| GENERA   | GENERAL PIN ATTRIBUTES |     |                               |                                   |                       |                                        | FUNCTION                                    |                  |                                 |                         |                         | PAD STATES              |            |  |
|----------|------------------------|-----|-------------------------------|-----------------------------------|-----------------------|----------------------------------------|---------------------------------------------|------------------|---------------------------------|-------------------------|-------------------------|-------------------------|------------|--|
| Pkg. Pin | Pin Alias              | Use | Select as<br>Wakeup<br>Source | Config.<br>Addl.<br>Analog<br>Mux | Muxed<br>With<br>JTAG | Dig. Pin Mux<br>Config. Reg.           | Dig. Pin<br>Mux<br>Config.<br>Mode<br>Value | Signal Name      | Signal Description              | Signal<br>Directio<br>n | LPDS <sup>(1)</sup>     | Hib <sup>(2)</sup>      | nRESET = 0 |  |
|          |                        |     |                               |                                   |                       |                                        | 0                                           | GPIO9            | GPIO                            | I/O                     |                         |                         |            |  |
|          |                        |     |                               |                                   |                       |                                        | 3                                           | GT_PWM05         | Pulse-width<br>modulated O/P    | 0                       | ·                       |                         |            |  |
| 54       | GPIO9                  | I/O | No                            | No                                | No                    | GPIO_PAD_<br>CONFIG_9<br>(0x4402 E0C4) | 6                                           | SDCARD_<br>DATA0 | SD card data                    | I/O                     | Hi-Z,<br>Pull,<br>Drive | Hi-Z,<br>Pull,<br>Drive | Hi-Z       |  |
|          |                        |     |                               |                                   |                       | (                                      | 7                                           | McAXR0           | I2S audio port data<br>(RX, TX) | I/O                     |                         |                         |            |  |
|          |                        |     |                               |                                   |                       |                                        | 12                                          | GT_CCP00         | Timer capture port              | I                       |                         |                         |            |  |
| 55       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |
| 56       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |
| 57       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |
| 58       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |
| 59       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |
| 60       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |
| 61       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |
| 62       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |
| 63       | GND                    | GND | N/A                           | N/A                               | N/A                   | N/A                                    | N/A                                         | GND              | GND                             | N/A                     | N/A                     | N/A                     | N/A        |  |



## 7.3 Signal Descriptions

| 表 7-2. Signal Descriptions         |             |                   |             |                     |                                        |  |  |  |  |  |  |
|------------------------------------|-------------|-------------------|-------------|---------------------|----------------------------------------|--|--|--|--|--|--|
| FUNCTION                           | SIGNAL NAME | PIN<br>NO.        | PIN<br>TYPE | SIGNAL<br>DIRECTION | DESCRIPTION                            |  |  |  |  |  |  |
|                                    | ADC_CH0     | 47                | I/O         | I                   | ADC channel 0 input (maximum of 1.5 V) |  |  |  |  |  |  |
| ADC                                | ADC_CH1     | 48                | I/O         | I                   | ADC channel 1 input (maximum of 1.5 V) |  |  |  |  |  |  |
| ADC .                              | ADC_CH2     | 49                | I/O         | I                   | ADC channel 2 input (maximum of 1.5 V) |  |  |  |  |  |  |
|                                    | ADC_CH3     | 50                | I           | I                   | ADC channel 3 input (maximum of 1.5 V) |  |  |  |  |  |  |
|                                    | GPIO10      | 3                 | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    | GPIO14      | 5                 | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    | GPIO15      | 6                 | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    | GPIO16      | 7                 | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    | GPIO17      | 8                 | I/O         | I/O                 | _                                      |  |  |  |  |  |  |
|                                    | GPIO12      | 9                 | I/O         | I/O                 | _                                      |  |  |  |  |  |  |
| BLE/2.4 GHz                        | GPIO22      | 11                | I/O         | I/O                 |                                        |  |  |  |  |  |  |
| adio<br>coexistence <sup>(2)</sup> | GPIO28      | 19 <sup>(1)</sup> | I/O         | I/O                 | Coexistence inputs and outputs         |  |  |  |  |  |  |
|                                    | GPIO0       | 44                | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    | GPIO30      | 42 <sup>(1)</sup> | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    | GPIO5       | 50                | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    | GPIO6       | 51                | I/O         | I/O                 | _                                      |  |  |  |  |  |  |
|                                    | GPIO8       | 53                | I/O         | I/O                 | _                                      |  |  |  |  |  |  |
|                                    | GPIO9       | 54                | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
|                                    |             | 3                 | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    |             | 4                 | I/O         | 0                   | _                                      |  |  |  |  |  |  |
|                                    |             | 5                 | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
|                                    |             | 6                 | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
|                                    |             | 7                 | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
|                                    |             | 8                 | I/O         | I/O                 | _                                      |  |  |  |  |  |  |
|                                    |             | 9                 | I/O         | I/O                 |                                        |  |  |  |  |  |  |
|                                    |             | 10                | I/O         | 0                   | -                                      |  |  |  |  |  |  |
|                                    |             | 11                | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
| Hostless mode                      | НМ_Ю        | 19 <sup>(1)</sup> | I/O         | I/O                 | Hostless mode inputs and outputs       |  |  |  |  |  |  |
|                                    |             | 23                | 0           | 0                   |                                        |  |  |  |  |  |  |
|                                    |             | 42 <sup>(1)</sup> | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
|                                    |             | 44                | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
|                                    |             | 48                | 0           | 0                   | _                                      |  |  |  |  |  |  |
|                                    |             | 49                | 0           | 0                   | -                                      |  |  |  |  |  |  |
|                                    |             | 50                | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
|                                    |             | 51                | I/O         | I/O                 | -                                      |  |  |  |  |  |  |
|                                    |             | 53                | I/O         | I/O                 | 1                                      |  |  |  |  |  |  |
|                                    |             | 54                | I/O         | I/O                 | —                                      |  |  |  |  |  |  |
|                                    | TDI         | 12                | I/O         | I                   | JTAG TDI. Reset default pinout.        |  |  |  |  |  |  |
|                                    | TDO         | 18                | I/O         | 0                   | JTAG TDO. Reset default pinout.        |  |  |  |  |  |  |
| JTAG / SWD                         | тск         | 21                | I/O         |                     | JTAG/SWD TCK. Reset default pinout.    |  |  |  |  |  |  |
|                                    | TMS         | 22                | I/O         | I/O                 | JTAG/SWD TMS. Reset default pinout.    |  |  |  |  |  |  |

#### 表 7-2. Signal Descriptions

Copyright © 2021 Texas Instruments Incorporated



|                  |             | <u>к 1-2. ч</u> |             | Descriptions (      |                               |
|------------------|-------------|-----------------|-------------|---------------------|-------------------------------|
| FUNCTION         | SIGNAL NAME | PIN<br>NO.      | PIN<br>TYPE | SIGNAL<br>DIRECTION | DESCRIPTION                   |
|                  |             | 3               |             |                     |                               |
|                  | I2C_SCL     | 5<br>9          | 1/0         | I/O (open drain)    | l <sup>2</sup> C clock data   |
|                  | 120_002     |                 | 1/0         |                     |                               |
| l <sup>2</sup> C |             | 12              |             |                     |                               |
|                  |             | 4               |             |                     |                               |
|                  | I2C_SDA     | 6               | I/O         | I/O (open drain)    | l <sup>2</sup> C data         |
|                  |             | 10              | 1/0         |                     |                               |
|                  |             | 18              |             |                     |                               |
|                  | GT_PWM06    | 3               | I/O         | 0                   | Pulse-width modulated O/P     |
|                  | GT_CCP01    | 46              | I/O         | I                   | Timer capture port            |
|                  | GT_PWM07    | 4               | I/O         | 0                   | Pulse-width modulated O/P     |
|                  | GT_CCP02    | 47              | I/O         | I                   |                               |
|                  | GT_CCP03    | 9               | I/O         | I                   |                               |
|                  | GT_CCP04    | 10              | I/O         | I                   |                               |
|                  |             | 11              | I/O         | I                   |                               |
|                  | GT_CCP05    | 5               | I/O         | I                   | Timer capture ports           |
|                  |             | 6               | I/O         | I                   |                               |
|                  | GT_CCP06    | 18              | I/O         | I                   |                               |
|                  |             | 51              | I/O         | I                   |                               |
| Timers           |             | 53              | I/O         | I                   |                               |
|                  | GT_CCP07    | 7               | I/O         | I                   |                               |
|                  | PWM0        | 18              | I/O         | 0                   |                               |
|                  | GT_PWM03    | 21              | I/O         | 0                   | Pulse-width modulated outputs |
|                  | GT_PWM02    | 23              | 0           | 0                   |                               |
|                  | GT_CCP00    | 44              | I/O         | I                   |                               |
|                  |             | 54              | I/O         | I                   | ]                             |
|                  | GT_CCP05    | 42              | I/O         | I                   | Timer capture ports           |
|                  | GT_CCP01    | 46              | I/O         | I                   |                               |
|                  | GT_CCP02    | 47              | I/O         | I                   |                               |
|                  | GT_CCP05    | 50              | I           | I                   | Timer capture port Input      |
|                  | GT_PWM05    | 54              | I/O         | 0                   | Pulse-width modulated output  |

## 表 7-2. Signal Descriptions (continued)



|                         | :            |            | _           | Descriptions (      | continued)                                     |  |  |  |
|-------------------------|--------------|------------|-------------|---------------------|------------------------------------------------|--|--|--|
| FUNCTION                | SIGNAL NAME  | PIN<br>NO. | PIN<br>TYPE | SIGNAL<br>DIRECTION | DESCRIPTION                                    |  |  |  |
|                         | GPIO10       | 3          | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO11       | 4          | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO14       | 5          | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO15       | 6          | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO16       | 7          | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO17       | 8          | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO12       | 9          | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO13       | 10         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO22       | 11         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO23       | 12         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO24       | 18         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO28       | 19         | I/O         | I/O                 |                                                |  |  |  |
| GPIO                    | GPIO29       | 22         | I/O         | I/O                 | General-purpose inputs or outputs              |  |  |  |
|                         | GPIO25       | 23         | 0           | 0                   | _                                              |  |  |  |
|                         | GPIO0        | 44         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO30       | 42         | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO1        | 46         | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO2        | 47         | I/O         | I/O                 |                                                |  |  |  |
|                         | GPIO3        | 48         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO4        | 49         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO5        | 50         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO6        | 51         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO7        | 52         | I/O         | I/O                 | _                                              |  |  |  |
|                         | GPIO8        | 53         | I/O         | I/O                 | -                                              |  |  |  |
|                         | GPIO9        | 54         | I/O         | I/O                 |                                                |  |  |  |
|                         |              | 4          | -           |                     |                                                |  |  |  |
|                         |              | 11         | -           |                     |                                                |  |  |  |
|                         | MCAFSX       | 18         | I/O         | 0                   | I <sup>2</sup> S audio port frame sync         |  |  |  |
|                         |              | 23         |             |                     |                                                |  |  |  |
|                         |              | 42         | -           |                     |                                                |  |  |  |
| McASP                   |              | 53         |             |                     |                                                |  |  |  |
| I <sup>2</sup> S or PCM | McACLK       | 9          | I/O         | 0                   | I <sup>2</sup> S audio port clock outputs      |  |  |  |
|                         |              | 42         | I/O         | 0                   |                                                |  |  |  |
|                         | McAXR1       | 44         | I/O         | I/O                 | I <sup>2</sup> S audio port data 1 (RX/TX)     |  |  |  |
|                         |              | 50         |             | I/O                 | I <sup>2</sup> S audio port data 1 (RX and TX) |  |  |  |
|                         | McAXR0       | 44         | I/O         | I/O                 | I <sup>2</sup> S audio port data 0 (RX and TX) |  |  |  |
|                         |              | 54         | I/O         | 1/0                 | I <sup>2</sup> S audio port data (RX and TX)   |  |  |  |
|                         | McACLKX      | 52         | I/O         | 0                   | I <sup>2</sup> S audio port clock              |  |  |  |
|                         | SDCARD_CLK   | 3<br>7     | I/O         | 0                   | SD card clock data                             |  |  |  |
| Multimedia card         | SDCARD_CMD   | 4          | I/O         | I/O (open drain)    | SD card command line                           |  |  |  |
| (MMC or SD)             |              | 8          | I/O         | I/O                 | SU card command line                           |  |  |  |
|                         | SDCARD_DATA0 | 6<br>54    | I/O         | I/O                 | SD card data                                   |  |  |  |
|                         | SDCARD_IRQ   | 53         | I/O         | I                   | Interrupt from SD card <sup>(3)</sup>          |  |  |  |



|                    |                  | 表 7-2.     | Signal      | Descriptions (      | continued)                                        |
|--------------------|------------------|------------|-------------|---------------------|---------------------------------------------------|
| FUNCTION           | SIGNAL NAME      | PIN<br>NO. | PIN<br>TYPE | SIGNAL<br>DIRECTION | DESCRIPTION                                       |
|                    | pXCLK (XVCLK)    | 4          | I/O         | 0                   | Free clock to parallel camera                     |
|                    | pVS (VSYNC)      | 9          | I/O         | I                   | Parallel camera vertical sync                     |
|                    | pHS (HSYNC)      | 10         | I/O         | I                   | Parallel camera horizontal sync                   |
|                    | pDATA8 (CAM_D4)  | 5          | I/O         | I                   | Parallel camera data bit 4                        |
|                    | pDATA9 (CAM_D5)  | 6          | I/O         | I                   | Parallel camera data bit 5                        |
| Parallel interface | pDATA10 (CAM_D6) | 7          | I/O         | I                   | Parallel camera data bit 6                        |
| (8-bit л)          | pDATA11 (CAM_D7) | 8          | I/O         | I                   | Parallel camera data bit 7                        |
|                    | pCLK (PIXCLK)    | 46         | I/O         | I                   | Pixel clock from parallel camera sensor           |
|                    | pDATA7 (CAM_D3)  | 48         | I/O         | I                   | Parallel camera data bit 3                        |
|                    | pDATA6 (CAM_D2)  | 49         | I/O         | I                   | Parallel camera data bit 2                        |
|                    | pDATA5 (CAM_D1)  | 50         | I           | I                   | Parallel camera data bit 1                        |
|                    | pDATA4 (CAM_D0)  | 51         | I/O         | I                   | Parallel camera data bit 0                        |
| Power              | VBAT1            | 37         | _           |                     | Power supply for the module                       |
| Power              | VBAT2            | 40         | _           |                     | Power supply for the module                       |
| RF <sup>(4)</sup>  | RF_ABG           | 31         | I/O         | I                   | WLAN analog RF 802.11 a/b/g/n bands               |
|                    | GSPI_CLK         | 5          | I/O         | I/O                 | General SPI clock                                 |
|                    |                  | 6          | I/O         | I/O                 | - General SPI MISO                                |
| SPI                | GSPI_MISO        | 42         | I/O         | I/O                 |                                                   |
| 581                | GSPI CS          | 8          | I/O         | I/O                 | - General SPI device select                       |
|                    | G3P1_C3          | 44         | I/O         | I/O                 |                                                   |
|                    | GSPI_MOSI        | 7          | I/O         | I/O                 | General SPI MOSI                                  |
|                    | FLASH_SPI_CLK    | 15         | 0           | 0                   | Clock to SPI serial flash (fixed default)         |
| FLASH SPI          | FLASH_SPI_DOUT   | 17         | 0           | 0                   | Data to SPI serial flash (fixed default)          |
| FLAON OPI          | FLASH_SPI_DIN    | 13         | I           | I                   | Data from SPI serial flash (fixed default)        |
|                    | FLASH_SPI_CS     | 14         | 0           | 0                   | Device select to SPI serial flash (fixed default) |
|                    |                  |            |             |                     |                                                   |

## 表 7-2. Signal Descriptions (continued)



.

| 表 7-2. Signal Descriptions (continued) |             |                   |             |                     |                                         |  |  |  |  |  |
|----------------------------------------|-------------|-------------------|-------------|---------------------|-----------------------------------------|--|--|--|--|--|
| FUNCTION                               | SIGNAL NAME | PIN<br>NO.        | PIN<br>TYPE | SIGNAL<br>DIRECTION | DESCRIPTION                             |  |  |  |  |  |
|                                        |             | 3                 | I/O         | 0                   |                                         |  |  |  |  |  |
|                                        |             | 7                 | I/O         | 0                   | UART TX data                            |  |  |  |  |  |
|                                        | UART1_TX    | 12                | I/O         | 0                   |                                         |  |  |  |  |  |
|                                        |             | 46                | I/O         | 0                   |                                         |  |  |  |  |  |
|                                        |             | 48                | I/O         | 0                   | UART1 TX data                           |  |  |  |  |  |
|                                        |             | 4                 | I/O         | I                   |                                         |  |  |  |  |  |
|                                        |             | 8                 | I/O         | I                   | UART RX data                            |  |  |  |  |  |
|                                        | UART1_RX    | 18                | I/O         | I                   |                                         |  |  |  |  |  |
|                                        |             | 47                | I/O         | I                   | UART1 RX data                           |  |  |  |  |  |
|                                        |             | 49                | I/O         | I                   |                                         |  |  |  |  |  |
|                                        | UART1 RTS   | 44                | I/O         | 0                   | UART1 request-to-send (active low)      |  |  |  |  |  |
| UART                                   |             | 52                | I/O         | 0                   | OARTTTequest-to-seria (active low)      |  |  |  |  |  |
| UART                                   | UART1_CTS   | 51                | I/O         | I                   | UART1 clear-to-send (active low)        |  |  |  |  |  |
|                                        |             | 9                 | I/O         | 0                   |                                         |  |  |  |  |  |
|                                        | UART0_TX    | 42                | I/O         | 0                   | UART0 TX data                           |  |  |  |  |  |
|                                        |             | 46                | I/O         | 0                   |                                         |  |  |  |  |  |
|                                        |             | 52                | I/O         | 0                   |                                         |  |  |  |  |  |
|                                        | UARTO RX    | 10                | I/O         | I                   | UART0 RX data                           |  |  |  |  |  |
|                                        |             | 47                | I/O         | I                   | UART0 RX data                           |  |  |  |  |  |
|                                        | UART0_CTS   | 44                | 1/0         | 1                   | UART0 clear-to-send input (active low)  |  |  |  |  |  |
|                                        | UARTO_CIS   | 51                | 1/0         | 1                   | OAR TO clear-to-send input (active low) |  |  |  |  |  |
|                                        |             | 44                | I/O         | 0                   |                                         |  |  |  |  |  |
|                                        | UART0_RTS   | 51                | I/O         | 0                   | UART0 request-to-send (active low)      |  |  |  |  |  |
|                                        |             | 52                | I/O         | 0                   |                                         |  |  |  |  |  |
|                                        | SOP2        | 23 <sup>(5)</sup> | 0           | I                   | Sense-on-power 2                        |  |  |  |  |  |
| Sense-On-Power                         | SOP1        | 24                | I           | I                   | Configuration sense-on-power 1          |  |  |  |  |  |
|                                        | SOP0        | 34                | I           | I                   | Configuration sense-on-power 0          |  |  |  |  |  |

LPDS retention unavailable.

(1) (2) The CC3235MODx or CC3235MODAx modules are compatible with TI BLE modules using an external RF switch.

(3) Future support.

This pins is not accessible on the CC3235MODAx devices as it is directly tied to the integrated antenna. (4)

This pin has dual functions: as a SOP[2] (device operation mode), and as an external TCXO enable. As a TXCO enable, the pin is an (5) output on power up and driven logic high. During hibernate low-power mode, the pin is in a Hi-Z state but is pulled down for SOP mode to disable TCXO. Because of the SOP functionality, the pin must be used as an output only.



## 7.4 Drive Strength and Reset States for Analog-Digital Multiplexed Pins

表 7-3 describes the use, drive strength, and default state of analog- and digital-multiplexed pins at first-time power up and reset (nRESET pulled low).

| PIN | BOARD LEVEL<br>CONFIGURATION AND USE                 | DEFAULT STATE AT FIRST POWER<br>UP OR FORCED RESET         | STATE AFTER CONFIGURATION<br>OF ANALOG SWITCHES (ACTIVE,<br>LPDS, and HIB POWER MODES) | MAXIMUM<br>EFFECTIVE<br>DRIVE<br>STRENGTH<br>(mA) |
|-----|------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------|
| 42  | Generic I/O                                          | Analog is isolated. The digital I/O cell is also isolated. | Determined by the I/O state, as are other digital I/Os.                                | 4                                                 |
| 44  | Generic I/O                                          | Analog is isolated. The digital I/O cell is also isolated. | Determined by the I/O state, as are other digital I/Os.                                | 4                                                 |
| 47  | Analog signal (1.8-V absolute, 1.46-V full scale)    | ADC is isolated. The digital I/O cell is also isolated.    | Determined by the I/O state, as are other digital I/Os.                                | 4                                                 |
| 48  | Analog signal (1.8-V absolute, 1.46-V full scale)    | ADC is isolated. The digital I/O cell is also isolated.    | Determined by the I/O state, as are other digital I/Os.                                | 4                                                 |
| 49  | Analog signal (1.8-V absolute, 1.46-V full scale)    | ADC is isolated. The digital I/O cell is also isolated.    | Determined by the I/O state, as are other digital I/Os.                                | 4                                                 |
| 50  | Analog signal (1.8-V absolute,<br>1.46-V full scale) | ADC is isolated. The digital I/O cell is also isolated.    | Determined by the I/O state, as are other digital I/Os.                                | 4                                                 |

### 表 7-3. Drive Strength and Reset States for Analog-Digital Multiplexed Pins

## 7.5 Pad State After Application of Power to Chip, but Before Reset Release

When a stable power is applied to the CC3235MODx or CC3235MODAx module for the first time or when supply voltage is restored to the proper value following a prior period with supply voltage below 1.5 V, the level of the digital pads are undefined in the period starting from the release of nRESET and until the DIG\_DCDC of the CC3235x chip powers up. This period is less than approximately 10 ms. During this period, pads can be internally pulled weakly in either direction. If a certain set of pins are required to have a definite value during this pre-reset period, an appropriate pullup or pulldown must be used at the board level. The recommended value of these external pullup or pulldown resistors is  $2.7 \text{ k}\Omega$ .

## 7.6 Connections for Unused Pins

All unused pin should be configured as stated in  $\frac{1}{5}$  7-4.

| FUNCTION   | SIGNAL DESCRIPTION              | PIN NUMBER                                | ACCEPTABLE PRACTICE                                                                                                                                                                                                                                                |
|------------|---------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO       | General-purpose input or output |                                           | Wake up I/O source should not be floating during<br>hibernate.<br>All the I/O pins will float while in Hibernate and Reset<br>states. Ensure pullup and pulldown resistors are available<br>on board to maintain the state of the I/O.<br>Leave unused GPIOs as NC |
| No Connect | NC                              | 20, 31 <sup>(1)</sup> , 33, 39,<br>41, 45 | Unused pin, leave as NC.                                                                                                                                                                                                                                           |
| SOP        | Configuration sense-on-power    | 23, 24, 34                                | Leave as NC (Modules contain internal 100-k $\Omega$ pulldown<br>resistors on the SOP lines). An external 10-k $\Omega$ pullup<br>resistor is required to pull these pins high. See $\ddagger$ 9.11.1<br>for SOP[2:0] configuration modes.                         |
| Reset      | RESET input for the device      |                                           | Never leave the reset pin floating                                                                                                                                                                                                                                 |
| JTAG       | JTAG interface                  |                                           | Leave as NC if unused                                                                                                                                                                                                                                              |

#### 表 7-4. Connections for Unused Pins

(1) The CC3235MODAx's RF\_ABG pin is a NC as it is directly tied to the integrated PCB antenna.



## 8 Specifications

## 8.1 Absolute Maximum Ratings

All measurements are referenced at the module pins unless otherwise indicated. All specifications are over process and voltage unless otherwise indicated.

Over operating free-air temperature range (unless otherwise noted)<sup>(1) (2)</sup>

|                                         | MIN   | MAX                    | UNIT |
|-----------------------------------------|-------|------------------------|------|
| V <sub>BAT</sub>                        | - 0.5 | 3.8                    | V    |
| Digital I/O                             | - 0.5 | V <sub>BAT</sub> + 0.5 | V    |
| RF pin                                  | - 0.5 | 2.1                    | V    |
| Analog pins                             | - 0.5 | 2.1                    | V    |
| Operating temperature (T <sub>A</sub> ) | - 40  | 85                     | °C   |
| Storage temperature (T <sub>stg</sub> ) | - 40  | 85                     | °C   |
| Junction temperature $(T_j)^{(3)}$      |       | 120                    | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to  $V_{SS}$ , unless otherwise noted.

(3) Junction temperature is for the CC3235x device that is contained within the module.

## 8.2 ESD Ratings

|                                          |                                                            |                                    |       | VALUE | UNIT |
|------------------------------------------|------------------------------------------------------------|------------------------------------|-------|-------|------|
| V <sub>ESD</sub> Electrostatic discharge | Human body model (HBM), per AN                             | SI/ESDA/JEDEC JS001 <sup>(1)</sup> | ±2000 |       |      |
|                                          | Charged device model (CDM), per JESD22-C101 <sup>(2)</sup> | All pins                           | ±500  | V     |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 8.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)<sup>(2) (1) (3)</sup>

|                       | MIN  | TYP | MAX | UNIT      |
|-----------------------|------|-----|-----|-----------|
| V <sub>BAT</sub>      | 2.3  | 3.3 | 3.6 | V         |
| Operating temperature | - 40 | 25  | 85  | °C        |
| Ambient thermal slew  | - 20 |     | 20  | °C/minute |

(1) When operating at an ambient temperature of over 75°C, the transmit duty cycle must remain below 50% to avoid the auto-protect feature of the power amplifier. If the auto-protect feature triggers, the device takes a maximum of 60 seconds to restart the transmission.

(2) To ensure WLAN performance, the ripple on the power supply must be less than ±300 mV. The ripple should not cause the supply to fall below the brownout voltage.

(3) The minimum voltage specified includes the ripple on the supply voltage and all other transient dips. The brownout condition is also 2.1 V, and care must be taken when operating at the minimum specified voltage.



## 8.4 Current Consumption (CC3235MODS and CC3235MODAS)

### 表 8-1. Current Consumption Summary (CC3235MODS and CC3235MODAS) 2.4 GHz RF Band

 $T_A = 25^{\circ}C, V_{BAT} = 3.6 V$ 

| PARA                  | METER                             | TE                       | ST CONDITI       | ONS <sup>(1) (5)</sup> | MIN  | <b>TYP<sup>(6)</sup></b> | MAX | UNIT |  |
|-----------------------|-----------------------------------|--------------------------|------------------|------------------------|------|--------------------------|-----|------|--|
|                       |                                   |                          | 4 0000           | TX power level = 0     |      | 272                      |     |      |  |
|                       |                                   |                          | 1 DSSS           | TX power level = 4     |      | 190                      |     |      |  |
|                       |                                   | TY                       |                  | TX power level = 0     |      | 248                      |     |      |  |
|                       | NWP ACTIVE                        | TX                       | 6 OFDM           | TX power level = 4     |      | 182                      |     |      |  |
| MCU ACTIVE            | NWP ACTIVE                        |                          |                  | TX power level = 0     |      | 223                      |     | mA   |  |
|                       |                                   |                          | 54 OFDM          | TX power level = 4     |      | 160                      |     |      |  |
|                       |                                   | RX                       | 1 DSSS           |                        |      | 59                       |     |      |  |
|                       |                                   |                          | 54 OFDM          |                        |      | 59                       |     |      |  |
|                       | NWP idle connect                  | ted <sup>(3)</sup>       |                  |                        |      | 15.3                     |     |      |  |
|                       |                                   |                          | 1 DSSS           | TX power level = 0     |      | 269                      |     |      |  |
|                       |                                   |                          | 1 0333           | TX power level = 4     |      | 187                      |     |      |  |
|                       |                                   | тх                       | 6 OFDM           | TX power level = 0     |      | 245                      |     |      |  |
|                       | NWP ACTIVE                        |                          | 0 OF DIVI        | TX power level = 4     |      | 179                      |     |      |  |
| MCU SLEEP             | NWF ACTIVE                        |                          | 54 OFDM          | TX power level = 0     |      | 220                      |     | mA   |  |
|                       |                                   |                          |                  | TX power level = 4     |      | 157                      |     |      |  |
|                       |                                   | RX                       | 1 DSSS           |                        |      | 56                       |     |      |  |
|                       |                                   | RA                       | 54 OFDM          |                        |      | 56                       |     |      |  |
|                       | NWP idle connected <sup>(3)</sup> |                          |                  |                        | 12.2 |                          |     | 1    |  |
|                       |                                   |                          | 1 DSSS<br>6 OFDM | TX power level = 0     |      | 266                      |     |      |  |
|                       |                                   |                          |                  | TX power level = 4     |      | 184                      |     |      |  |
|                       |                                   | тх                       |                  | TX power level = 0     |      | 242                      |     |      |  |
|                       | NWP ACTIVE                        |                          |                  | TX power level = 4     |      | 176                      |     | mA   |  |
|                       | NWF ACTIVE                        |                          | 54 OFDM          | TX power level = 0     |      | 217                      |     | IIIA |  |
| MCU LPDS              |                                   |                          | J4 OF DIVI       | TX power level = 4     |      | 154                      |     |      |  |
|                       |                                   | RX                       | 1 DSSS           |                        |      | 53                       |     |      |  |
|                       |                                   | RA                       | 54 OFDM          |                        |      | 53                       |     |      |  |
|                       | NWP LPDS <sup>(2)</sup>           | SRAM Retention           | 64 KB            |                        |      | 120                      |     |      |  |
|                       |                                   |                          | 256 KB           |                        |      | 135                      |     | μA   |  |
|                       | NWP idle connect                  | ted <sup>(3)</sup>       |                  |                        |      | 710                      |     |      |  |
| MCU SHUTDOWN          | MCU shutdown                      |                          |                  |                        |      | 1                        |     | μA   |  |
| MCU HIBERNATE         | MCU hibernate                     |                          |                  |                        |      | 5.5                      |     | μA   |  |
|                       |                                   | V <sub>BAT</sub> = 3.6 V |                  |                        |      | 420                      |     | 1    |  |
| Peak calibration curr | rent <sup>(4)</sup>               | V <sub>BAT</sub> = 3.3 V | 450              |                        |      | mA                       |     |      |  |
|                       |                                   |                          |                  |                        |      | 610                      |     |      |  |

(1) TX power level = 0 implies maximum power (see 🕅 8-1, 🕅 8-2, and 🕅 8-3). TX power level = 4 implies output power backed off approximately 4 dB.

(2) LPDS current does not include the external serial flash. The CC3235MODS and CC3235MODAS device can be configured to retain 0 KB, 64 KB, 128 KB, 192 KB, or 256 KB of SRAM in LPDS. Each 64-KB block of MCU retained SRAM increases LPDS current by 4 μA.

(4) The complete calibration can take up to 17 mJ of energy from the battery over a time of 24 ms. In default mode, calibration is performed sparingly, and typically occurs when re-enabling the NWP and when the temperature has changed by more than 20°C. There are two additional calibration modes that may be used to reduced or completely eliminate the calibration event. For further details, see CC31xx, CC32xx SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> and IoT Network Processor Programmer's Guide.

<sup>(3)</sup> DTIM = 1

<sup>(5)</sup> The CC3235MODS and CC3235MODAS system is a constant power-source system. The active current numbers scale based on the V<sub>BAT</sub> voltage supplied.



(6) Typical numbers assume a VSWR of 1.5:1.

### 表 8-2. Current Consumption Summary (CC3235MODS and CC3235MODAS) 5 GHz RF Band

### $T_A = 25^{\circ}C, V_{BAT} = 3.6 V$

| PARA                                    | METER                             | TE                       | ST CONDITIONS <sup>(1) (4)</sup> | MIN | TYP <sup>(5)</sup> | MAX | UNIT |  |
|-----------------------------------------|-----------------------------------|--------------------------|----------------------------------|-----|--------------------|-----|------|--|
|                                         |                                   | ТХ                       | 6 OFDM                           |     | 318                |     |      |  |
| MCU ACTIVE                              | NWP ACTIVE                        |                          | 54 OFDM                          |     | 293                |     | mA   |  |
| MCO ACTIVE                              |                                   | RX                       | 54 OFDM                          |     | 67                 |     | ШA   |  |
|                                         | NWP idle connec                   | ted <sup>(3)</sup>       |                                  |     | 15.3               |     |      |  |
|                                         |                                   | ту                       | 6 OFDM                           |     | 315                |     |      |  |
| MCU SLEEP                               | NWP ACTIVE                        | TX                       | 54 OFDM                          |     | 290                |     |      |  |
| MCU SLEEP                               |                                   | RX                       | 54 OFDM                          |     | 64                 |     | mA   |  |
|                                         | NWP idle connec                   | ted <sup>(3)</sup>       |                                  |     | 12.2               |     |      |  |
|                                         | NWP ACTIVE                        | T)/                      | 6 OFDM                           |     | 312                |     |      |  |
|                                         |                                   | TX                       | 54 OFDM                          |     | 287                |     | mA   |  |
|                                         |                                   | RX                       | 54 OFDM                          |     | 61                 |     |      |  |
| MCU LPDS                                | NWP LPDS <sup>(2)</sup>           |                          | 64 KB                            |     | 120                |     |      |  |
|                                         |                                   | SRAM Retention           | 256 KB                           |     | 135                |     | μA   |  |
|                                         | NWP idle connected <sup>(3)</sup> |                          |                                  |     | 710                |     |      |  |
| MCU SHUTDOWN                            | MCU shutdown                      |                          |                                  |     | 1                  |     | μA   |  |
| MCU HIBERNATE                           | MCU hibernate                     |                          |                                  |     | 5.5                |     | μA   |  |
|                                         | L                                 | V <sub>BAT</sub> = 3.6 V |                                  |     | 290                |     |      |  |
| Deals as libration and                  |                                   |                          |                                  |     | 310                |     | mA   |  |
| Peak calibration current <sup>(6)</sup> |                                   | V <sub>BAT</sub> = 2.7 V |                                  |     | 310                |     |      |  |
|                                         |                                   |                          |                                  |     | 365                |     |      |  |

(1) Measurements taken at maximum TX power

(2) LPDS current does not include the external serial flash. The CC3235MODx and CC3235MODAx can be configured to retain 0 KB,

64 KB, 128 KB, 192 KB, or 256 KB of SRAM in LPDS. Each 64-KB block of MCU retained SRAM increases LPDS current by 4 μA.
(3) DTIM = 1

(4) The CC3235MODx and CC3235MODAx system is a constant power-source system. The active current numbers scale based on the V<sub>BAT</sub> voltage supplied.

(5) Typical numbers assume a VSWR of 1.5:1.

(6) The complete calibration can take up to 17 mJ of energy from the battery over a time of 24 ms. In default mode, calibration is performed sparingly, and typically occurs when re-enabling the NWP and when the temperature has changed by more than 20°C. There are two additional calibration modes that may be used to reduced or completely eliminate the calibration event. For further details, see CC31xx, CC32xx SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> and IoT Network Processor Programmer's Guide.



## 8.5 Current Consumption (CC3235MODSF and CC3235MODASF)

## 表 8-3. Current Consumption Summary (CC3235MODSF and CC3235MODASF) 2.4 GHz RF Band

 $T_A = 25^{\circ}C, V_{BAT} = 3.6 V$ 

| PAF              | RAMETER                  |                                   | TEST CO  | NDITIONS <sup>(1) (5)</sup> | MIN TYP <sup>(5)</sup> MA | K UNIT |  |
|------------------|--------------------------|-----------------------------------|----------|-----------------------------|---------------------------|--------|--|
|                  |                          |                                   | 1 DSSS   | TX power level = 0          | 286                       |        |  |
|                  |                          |                                   | 10555    | TX power level = 4          | 202                       |        |  |
|                  |                          | TY                                | 6 OFDM   | TX power level = 0          | 255                       | 1      |  |
|                  |                          | TX                                | 0 OF DIM | TX power level = 4          | 192                       |        |  |
| MCU ACTIVE       | NWP ACTIVE               |                                   |          | TX power level = 0          | 232                       | mA     |  |
|                  |                          |                                   | 54 OFDM  | TX power level = 4          | 174                       | 1      |  |
|                  |                          | RX                                | 1 DSSS   |                             | 74                        |        |  |
|                  |                          | RA .                              | 54 OFDM  |                             | 74                        | 1      |  |
|                  | NWP idle connec          | ted <sup>(3)</sup>                |          |                             | 25.2                      |        |  |
|                  |                          |                                   | 4 0000   | TX power level = 0          | 282                       |        |  |
|                  |                          |                                   | 1 DSSS   | TX power level = 4          | 198                       | 1      |  |
|                  |                          | TY                                |          | TX power level = 0          | 251                       |        |  |
|                  |                          | TX                                | 6 OFDM   | TX power level = 4          | 188                       | 1      |  |
| MCU SLEEP        | NWP ACTIVE               |                                   |          | TX power level = 0          | 228                       | mA     |  |
|                  |                          |                                   | 54 OFDM  | TX power level = 4          | 170                       |        |  |
|                  |                          | DY                                | 1 DSSS   |                             | 70                        | 1      |  |
|                  |                          | RX                                | 54 OFDM  |                             | 70                        |        |  |
|                  | NWP idle connec          | NWP idle connected <sup>(3)</sup> |          |                             |                           | 1      |  |
|                  |                          |                                   | 1 DSSS   | TX power level = 0          | 266                       |        |  |
|                  |                          |                                   |          | TX power level = 4          | 184                       | 1      |  |
|                  |                          | <b>T</b> )/                       | 6 OFDM   | TX power level = 0          | 242                       |        |  |
|                  |                          | ТХ                                |          | TX power level = 4          | 176                       |        |  |
|                  | NWP active               |                                   | 54.05DM  | TX power level = 0          | 217                       | – mA   |  |
| MCU LPDS         |                          |                                   | 54 OFDM  | TX power level = 4          | 154                       |        |  |
|                  |                          | DY                                | 1 DSSS   |                             | 53                        |        |  |
|                  |                          | RX                                | 54 OFDM  |                             | 53                        |        |  |
|                  |                          | SRAM                              | 64 KB    |                             | 120                       |        |  |
|                  | NWP LPDS <sup>(2)</sup>  | Retention                         | 256 KB   |                             | 135                       | μA     |  |
|                  | NWP idle connec          | NWP idle connected <sup>(3)</sup> |          |                             |                           |        |  |
| MCU<br>SHUTDOWN  | MCU shutdown             |                                   |          |                             | 1                         | μA     |  |
| MCU<br>HIBERNATE | MCU hibernate            |                                   |          |                             | 5.5                       | μA     |  |
|                  |                          | V <sub>BAT</sub> = 3.6 V          |          |                             | 420                       |        |  |
| Peak calibratior | n current <sup>(4)</sup> | V <sub>BAT</sub> = 3.3 V          |          |                             | 450                       | mA     |  |
|                  |                          | V <sub>BAT</sub> = 2.3 V          |          |                             | 610                       | 7      |  |

(1) TX power level = 0 implies maximum power (see 🕅 8-2, 🕅 8-2, and 🕅 8-3). TX power level = 4 implies output power backed off approximately 4 dB.

(2) LPDS current does not include the external serial flash. The CC3235MODx and CC3235MODAx can be configured to retain 0 KB, 64 KB, 128 KB, 192 KB, or 256 KB of SRAM in LPDS. Each 64-KB block of MCU retained SRAM increases LPDS current by 4 μA.

(3) DTIM = 1

(4) The complete calibration can take up to 17 mJ of energy from the battery over a period of 24 ms. Calibration is performed sparingly, typically when coming out of HIBERNATE and only if temperature has changed by more than 20°C. The calibration event can be controlled by a configuration file in the serial flash.

(5) Typical numbers assume a VSWR of 1.5:1.

### 表 8-4. Current Consumption Summary (CC3235MODS and CC3235MODAS) 5 GHz RF Band

T<sub>A</sub> = 25°C, V<sub>BAT</sub> = 3.6 V

| PAF              | RAMETER                           |                          | TEST CONDITIONS <sup>(1) (4)</sup> | MIN TYP <sup>(4)</sup> MA |      |  |
|------------------|-----------------------------------|--------------------------|------------------------------------|---------------------------|------|--|
|                  |                                   | ТХ                       | 6 OFDM                             | 329                       |      |  |
|                  | NWP ACTIVE                        |                          | 54 OFDM                            | 306                       |      |  |
| MCU ACTIVE       |                                   | RX                       | 54 OFDM                            | 80                        | — mA |  |
|                  | NWP idle connect                  | ed <sup>(3)</sup>        |                                    | 25.2                      |      |  |
|                  |                                   | <b>T</b> Y               | 6 OFDM                             | 325                       |      |  |
|                  | NWP ACTIVE                        | ТХ                       | 54 OFDM                            | 302                       |      |  |
| MCU SLEEP        |                                   | RX                       | 54 OFDM                            | 76                        | — mA |  |
|                  | NWP idle connect                  | ed <sup>(3)</sup>        |                                    | 21.2                      | _    |  |
|                  | NWP active                        |                          | <b>T</b> Y                         | 6 OFDM                    | 312  |  |
|                  |                                   | ТХ                       | 54 OFDM                            | 289                       | mA   |  |
|                  |                                   | RX                       | 54 OFDM                            | 63                        |      |  |
| MCU LPDS         |                                   | SRAM                     | 64 KB                              | 120                       |      |  |
|                  | NWP LPDS <sup>(2)</sup>           | Retention                | 256 KB                             | 135                       | μA   |  |
|                  | NWP idle connected <sup>(3)</sup> |                          |                                    | 710                       |      |  |
| MCU<br>SHUTDOWN  | MCU shutdown                      |                          |                                    | 1                         | μA   |  |
| MCU<br>HIBERNATE | MCU hibernate                     |                          | 5.5                                | μA                        |      |  |
|                  |                                   | V <sub>BAT</sub> = 3.6 V |                                    | 290                       |      |  |
| Deels eelikestis | ····                              | V <sub>BAT</sub> = 3.3 V |                                    | 310                       | mA   |  |
| Peak calibration |                                   | V <sub>BAT</sub> = 2.7 V |                                    | 310                       |      |  |
|                  |                                   |                          |                                    | 333                       |      |  |

(1) Measurements taken at maximum TX power

LPDS current does not include the external serial flash. The CC3235MODS and CC3235MODAS can be configured to retain 0 KB, 64 KB, 128 KB, 192 KB, or 256 KB of SRAM in LPDS. Each 64-KB block of MCU retained SRAM increases LPDS current by 4 μA.
 DTIM = 1

(3) DTIM = 1

(4) Typical numbers assume a VSWR of 1.5:1.

(5) The complete calibration can take up to 17 mJ of energy from the battery over a period of 24 ms. Calibration is performed sparingly, typically when coming out of HIBERNATE and only if temperature has changed by more than 20°C. The calibration event can be controlled by a configuration file in the serial flash.



## 8.6 TX Power Control for 2.4 GHz Band

The CC3235MODS and CC3235MODAS has several options for modifying the output power of the device when required. For the 2.4 GHz band it is possible to lower the overall output power at a global level using the global TX power level setting. In addition, the 2.4 GHz band allows the user to enter additional back-offs <sup>2</sup>, per channel, region <sup>3</sup>and modulation rates <sup>4 5</sup>, through Image creator (see the *Uniflash with Image Creator User Guide* for more details).

图 8-1, 图 8-2, and 图 8-3 show TX power and IBAT versus TX power level settings for the CC3235MODS module at modulations of 1 DSSS, 6 OFDM, and 54 OFDM, respectively. For the CC3235MODSF module, the IBAT current has an increase of approximately 10 mA to 15 mA depending on the transmitted rate. The TX power level remains the same.<sup>5</sup>

In 🖄 8-1, the area enclosed in the circle represents a significant reduction in current during transition from TX power level 3 to level 4. In the case of lower range requirements (14-dBm output power), TI recommends using TX power level 4 to reduce the current.



图 8-1. TX Power and IBAT vs TX Power Level Settings (1 DSSS)

<sup>&</sup>lt;sup>2</sup> The back-off range is between -6 dB to +6 dB in 0.25-dB increments.

<sup>&</sup>lt;sup>3</sup> FCC, IC/ISED, ETSI/CE, MIC, and SRRC are supported.

<sup>&</sup>lt;sup>4</sup> Back-off rates are grouped into 11b rates, high modulation rates (MCS7, 54 OFDM and 48 OFDM), and lower modulation rates (all other rates).

 $<sup>^5\,</sup>$  There will be a difference between the CC3135MOD and CC3135 IC TX power levels.





图 8-2. TX Power and IBAT vs TX Power Level Settings (6 OFDM)



图 8-3. TX Power and IBAT vs TX Power Level Settings (54 OFDM)



## 8.7 TX Power Control for 5 GHz

5-GHz power control is done via Image Creator where the maximum transmit power is provided <sup>6</sup>. Within Image Creator, power control is possible per channel, region <sup>7</sup>, and modulation rate <sup>8</sup>. In addition, it is possible to enter an additional back-off <sup>9</sup>factor per channel and modulation rate for further margin to regulatory requirements.

It is also possible to set the TX and RX trace losses to the antenna per band <sup>10</sup>. The peak antenna gain <sup>11</sup>can also be provided, thus allowing further control. For a full description of options and capabilities see *Uniflash with Image Creator User Guide*.

### 8.8 Brownout and Blackout Conditions

The module enters a brownout condition whenever the input voltage dips below  $V_{BROWNOUT}$  (see [8] 8-4 and [8] 8-5). This condition must be considered during design of the power supply routing, especially if operating from a battery. High-current operations, such as a TX packet or any external activity (not necessarily related directly to networking) can cause a drop in the supply voltage, potentially triggering a brownout. The resistance includes the internal resistance of the battery, contact resistance of the battery holder (four contacts for a 2× AA battery), and the wiring and PCB routing resistance.

Note

When the module is in HIBERNATE state, brownout is not detected. Only blackout is in effect during HIBERNATE state.

<sup>&</sup>lt;sup>6</sup> The maximum transmit power range is 18 dBm to 0.125 dBm in 0.125-dBm decrements.

<sup>&</sup>lt;sup>7</sup> FCC, IC/ISED, ETSI/CE, MIC, and SRRC are supported.

<sup>&</sup>lt;sup>8</sup> Rates are grouped into high modulation rates (MCS7, 54 OFDM and 48 OFDM) and lower modulation rates (all other rates).

<sup>&</sup>lt;sup>9</sup> The back-off range is 0 dBm to 18 dBm in 0.125-dBm increments, with the maximum back-off not exceed that of the maximum transmit power.

<sup>&</sup>lt;sup>10</sup> The range of losses if from 0 dBm to 7.75 dBm in 0.125-dBm increments.

<sup>&</sup>lt;sup>11</sup> The antenna gain has a range of -2 dBi to 5.75 dBi in 0.125-dBi increments.



图 8-4. Brownout and Blackout Levels (1 of 2)



图 8-5. Brownout and Blackout Levels (2 of 2)

In the brownout condition, all sections of the device shut down within the module except for the Hibernate block (including the 32-kHz RTC clock), which remains on. The current in this state can reach approximately 400 µA.

The blackout condition is equivalent to a hardware reset event in which all states within the module are lost.  $V_{brownout} = 2.1 \text{ V}$  and  $V_{blackout} = 1.67 \text{ V}$ 

表 8-5 lists the brownout and blackout voltage levels.

| CONDITION             | VOLTAGE LEVEL | UNIT |  |  |  |  |  |  |
|-----------------------|---------------|------|--|--|--|--|--|--|
| V <sub>brownout</sub> | 2.1           | V    |  |  |  |  |  |  |
| V <sub>blackout</sub> | 1.67          | V    |  |  |  |  |  |  |

| 表 8-5. Brownout and Blackout Voltage Levels |
|---------------------------------------------|
|---------------------------------------------|



## **8.9 Electrical Characteristics for GPIO Pins**

# 表 8-6. GPIO Pins Except 25, 26, 42, and 44 (25°C)<sup>(1)</sup>

### $T_A = 25^{\circ}C, V_{BAT} = 3.3 V$

|                                 | PARAMET                    | ER         | TEST CONDITIONS                                                                                                                                                                                   | MIN                    | NOM | MAX                     | UNIT |
|---------------------------------|----------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-------------------------|------|
| C <sub>IN</sub>                 | Pin capacitance            |            |                                                                                                                                                                                                   |                        | 4   |                         | pF   |
| V <sub>IH</sub>                 | High-level input           | voltage    |                                                                                                                                                                                                   | 0.65 × V <sub>DD</sub> |     | V <sub>DD</sub> + 0.5 V | V    |
| V <sub>IL</sub>                 | Low-level input            | voltage    |                                                                                                                                                                                                   | - 0.5                  |     | 0.35 × V <sub>DD</sub>  | V    |
| IIH                             | High-level input           | current    |                                                                                                                                                                                                   |                        | 5   |                         | nA   |
| I <sub>IL</sub>                 | Low-level input            | current    |                                                                                                                                                                                                   |                        | 5   |                         | nA   |
| V <sub>OH</sub> High-level outp |                            |            | $\label{eq:linear} \begin{array}{l} \text{IL} = 2 \text{ mA; configured I/O drive} \\ \text{strength} = 2 \text{ mA;} \\ \text{2.4 V} \leqslant \text{V}_{\text{DD}} < 3.6 \text{ V} \end{array}$ |                        |     | V <sub>DD</sub> × 0.8   |      |
|                                 | High level outpu           | it voltage | IL = 4 mA; configured I/O drive strength = 4 mA; 2.4 V $\leq$ V <sub>DD</sub> < 3.6 V                                                                                                             |                        |     | V <sub>DD</sub> × 0.7   | V    |
|                                 |                            | it voltage | $\label{eq:ll} \begin{array}{l} \text{IL} = 6 \text{ mA; configured I/O drive} \\ \text{strength} = 6 \text{ mA;} \\ \text{2.4 V} \leqslant \text{V}_{\text{DD}} < 3.6 \text{ V} \end{array}$     |                        |     | V <sub>DD</sub> × 0.7   | v    |
|                                 |                            |            | $\label{eq:linear} \begin{array}{l} \text{IL} = 2 \text{ mA; configured I/O drive} \\ \text{strength} = 2 \text{ mA;} \\ \text{2.3 V} \leqslant \text{V}_{\text{DD}} < 2.4 \text{ V} \end{array}$ |                        |     | V <sub>DD</sub> × 0.75  |      |
|                                 | Low-level output voltage   |            | $\label{eq:linear} \begin{array}{l} \text{IL} = 2 \text{ mA; configured I/O drive} \\ \text{strength} = 2 \text{ mA;} \\ \text{2.4 V} \leqslant \text{V}_{\text{DD}} < 3.6 \text{ V} \end{array}$ | V <sub>DD</sub> × 0.2  |     |                         |      |
| V                               |                            |            | $\label{eq:linear} \begin{array}{l} \mbox{IL} = 4 \mbox{ mA; configured I/O drive} \\ \mbox{strength} = 4 \mbox{ mA;} \\ \mbox{2.4 V} \leqslant \mbox{V}_{\mbox{DD}} < 3.6 \mbox{ V} \end{array}$ | V <sub>DD</sub> × 0.2  |     |                         | V    |
| V <sub>OL</sub>                 |                            |            | $\label{eq:linear} \begin{array}{l} \mbox{IL} = 6 \mbox{ mA; configured I/O drive} \\ \mbox{strength} = 6 \mbox{ mA;} \\ \mbox{2.4 V} \leqslant \mbox{V}_{\mbox{DD}} < 3.6 \mbox{ V} \end{array}$ | V <sub>DD</sub> × 0.2  |     |                         | V    |
|                                 |                            |            | $\label{eq:linear} \begin{array}{l} \mbox{IL} = 2 \mbox{ mA; configured I/O drive} \\ \mbox{strength} = 2 \mbox{ mA;} \\ \mbox{2.3 V} \leqslant \mbox{V}_{DD} < 2.4 \mbox{ V} \\ \end{array}$     | V <sub>DD</sub> × 0.25 |     |                         |      |
|                                 |                            | 2-mA drive |                                                                                                                                                                                                   | 2                      |     |                         |      |
|                                 | High-level source current, | 4-mA drive |                                                                                                                                                                                                   | 4                      |     |                         | mA   |
|                                 |                            | 6-mA drive |                                                                                                                                                                                                   | 6                      |     |                         |      |
|                                 |                            | 2-mA drive |                                                                                                                                                                                                   | 2                      |     |                         |      |
|                                 | Low lovel sink             | 4-mA drive |                                                                                                                                                                                                   | 4                      |     |                         | mA   |
|                                 |                            | 6-mA drive |                                                                                                                                                                                                   | 6                      |     |                         |      |

(1) TI recommends using the lowest possible drive strength that is adequate for the applications. This recommendation minimizes the risk of interference to the WLAN radio and reduces any potential degradation of RF sensitivity and performance. The default drive strength setting is 6 mA.



### 表 8-7. GPIO Pins 25, 26, 42, and 44 (25°C)<sup>(1)</sup>

|                   | PARAMETER                                           | ł          | TEST CONDITIONS                                                                                                  | MIN                    | NOM | MAX                     | UNIT |
|-------------------|-----------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------|------------------------|-----|-------------------------|------|
| C <sub>IN</sub> I | Pin capacitance                                     |            |                                                                                                                  |                        | 7   |                         | pF   |
| V <sub>IH</sub> ∣ | High-level input volta                              | ge         |                                                                                                                  | 0.65 × V <sub>DD</sub> |     | V <sub>DD</sub> + 0.5 V | V    |
| V <sub>IL</sub> I | Low-level input voltag                              | ge         |                                                                                                                  | - 0.5                  |     | 0.35 × V <sub>DD</sub>  | V    |
| IH I              | High-level input curre                              | ent        |                                                                                                                  |                        | 50  |                         | nA   |
| I <sub>IL</sub> I | Low-level input curre                               | nt         |                                                                                                                  |                        | 50  |                         | nA   |
|                   |                                                     |            | IL = 2 mA; configured I/O drive<br>strength = 2 mA;<br>2.4 V $\leq$ V <sub>DD</sub> < 3.6 V                      |                        |     | V <sub>DD</sub> × 0.8   |      |
| V <sub>OH</sub> I | High lovel output vel                               |            | IL = 4 mA; configured I/O drive<br>strength = 4 mA;<br>2.4 V $\leq$ V <sub>DD</sub> < 3.6 V                      |                        |     | V <sub>DD</sub> × 0.7   | V    |
| V OH              | High-level output voltage                           |            | IL = 6 mA; configured I/O drive<br>strength = 6 mA;<br>2.4 V $\leq$ V <sub>DD</sub> < 3.6 V                      |                        |     | V <sub>DD</sub> × 0.7   | v    |
|                   |                                                     |            | IL = 2 mA; configured I/O drive<br>strength = 2 mA;<br>$2.3 V \leq V_{DD} < 2.4 V$                               |                        |     | V <sub>DD</sub> × 0.75  |      |
|                   | Low-level output voltage                            |            | IL = 2 mA; configured I/O drive<br>strength = 2 mA;<br>2.4 V $\leq$ V <sub>DD</sub> < 3.6 V                      | V <sub>DD</sub> × 0.2  |     |                         |      |
| V I               |                                                     |            | IL = 4 mA; configured I/O drive<br>strength = 4 mA;<br>$2.4 \text{ V} \leq \text{V}_{\text{DD}} < 3.6 \text{ V}$ | V <sub>DD</sub> × 0.2  |     |                         | V    |
| V <sub>OL</sub> I |                                                     |            | IL = 6 mA; configured I/O drive<br>strength = 6 mA;<br>2.4 V $\leq$ V <sub>DD</sub> < 3.6 V                      | V <sub>DD</sub> × 0.2  |     |                         | v    |
|                   |                                                     |            | IL = 2 mA; configured I/O drive<br>strength = 2 mA;<br>$2.3 V \leq V_{DD} < 2.4 V$                               | V <sub>DD</sub> × 0.25 |     |                         |      |
|                   |                                                     | 2-mA drive |                                                                                                                  | 1.5                    |     |                         |      |
|                   | High-level source<br>current, V <sub>OH</sub> = 2.4 | 4-mA drive |                                                                                                                  | 2.5                    |     |                         | mA   |
|                   | ,                                                   | 6-mA drive |                                                                                                                  | 3.5                    |     |                         |      |
|                   |                                                     | 2-mA drive |                                                                                                                  | 1.5                    |     |                         |      |
| ~                 | Low-level sink<br>current,                          | 4-mA drive |                                                                                                                  | 2.5                    |     |                         | mA   |
|                   |                                                     | 6-mA drive |                                                                                                                  | 3.5                    |     |                         |      |
| V <sub>IL</sub> I | nRESET                                              |            |                                                                                                                  |                        | 0.6 |                         | V    |

(1) TI recommends using the lowest possible drive strength that is adequate for the applications. This recommendation minimizes the risk of interference to the WLAN radio and reduces any potential degradation of RF sensitivity and performance. The default drive strength setting is 6 mA.

### 8.9.1 Electrical Characteristics for Pin Internal Pullup and Pulldown (25°C)

| PARAMETER       |                                               | TEST CONDITIONS | MIN | NOM | MAX | UNIT |
|-----------------|-----------------------------------------------|-----------------|-----|-----|-----|------|
| I <sub>OH</sub> | Pullup current<br>(V <sub>DD</sub> = 3.0 V)   |                 |     | 10  |     | μA   |
| I <sub>OL</sub> | Pulldown current<br>(V <sub>DD</sub> = 3.0 V) |                 |     | 10  |     | μA   |



## 8.10 CC3235MODAx Antenna Characteristics

| Т۸ | = | 25°C |
|----|---|------|
| IΔ | _ | 200  |

| PARAMETER    | TEST CONDITIONS | MIN | TYP    | MAX | UNIT |
|--------------|-----------------|-----|--------|-----|------|
| Polarization |                 |     | Linear |     |      |
|              | 2.4 GHz Band    |     |        | 3.5 | dBi  |
| Peak Gain    | 5 GHz Band      |     |        | 4.5 | dBi  |
| Efficiency   | 2.4 GHz Band    |     | 70%    |     |      |
| Efficiency   | 5 GHz Band      |     | 65%    |     |      |

## 8.11 WLAN Receiver Characteristics

## 表 8-8. WLAN Receiver Characteristics: 2.4 GHz Band

T<sub>A</sub> = 25°C, V<sub>BAT</sub> = 2.3 V to 3.6 V. Parameters are measured at the SoC pin on channel 6 (2437 MHz).

| PARAMETER                                                        | TEST CONDITIONS (Mbps)   | MIN | TYP    | MAX | UNIT  |  |
|------------------------------------------------------------------|--------------------------|-----|--------|-----|-------|--|
|                                                                  | 1 DSSS                   |     | - 94.5 |     |       |  |
|                                                                  | 2 DSSS                   |     | - 92.5 |     |       |  |
|                                                                  | 11 CCK                   |     | - 86.5 |     |       |  |
| Sensitivity                                                      | 6 OFDM                   |     | - 89   |     |       |  |
| (8% PER for 11b rates, 10% PER for 11g/11n rates) <sup>(1)</sup> | 9 OFDM                   |     | - 88.5 |     | dBm   |  |
|                                                                  | 18 OFDM                  |     | - 85   |     |       |  |
|                                                                  | 36 OFDM                  |     | - 79   |     |       |  |
|                                                                  | 54 OFDM                  |     | - 73   |     |       |  |
|                                                                  | MCS7 (GF) <sup>(2)</sup> |     | - 70   |     |       |  |
| Maximum input level                                              | 802.11b                  |     | - 2.5  |     | dBm   |  |
| (10% PER)                                                        | 802.11g                  |     | - 8.5  |     | UDIII |  |

(1) Sensitivity is 1-dB worse on channel 13 (2472 MHz).

(2) Sensitivity for mixed mode is 1-dB worse.

### 表 8-9. WLAN Receiver Characteristics: 5 GHz Band

#### $T_A = 25^{\circ}C$ , $V_{BAT} = 2.3$ V to 3.6 V.

| PARAMETER                                  | TEST CONDITIONS (Mbps)   | MIN | TYP   | MAX | UNIT |  |
|--------------------------------------------|--------------------------|-----|-------|-----|------|--|
|                                            | 6 OFDM                   |     | -89   |     |      |  |
|                                            | 9 OFDM                   |     | -88   |     |      |  |
| Sensitivity<br>(10% PER for 11g/11n rates) | 18 OFDM                  | -85 |       |     | dBm  |  |
|                                            | 36 OFDM                  |     | -78.5 |     |      |  |
|                                            | 54 OFDM                  |     | -72   |     |      |  |
|                                            | MCS7 (GF) <sup>(1)</sup> |     |       |     |      |  |
| Maximum input level                        | 802.11a                  |     | -17   |     | dBm  |  |

(1) Sensitivity for mixed mode is 1-dB worse.



## 8.12 WLAN Transmitter Characteristics

#### 表 8-10. WLAN Transmitter Characteristics: 2.4 GHz Band

| $T_A = 25^{\circ}$ C, $V_{BAT} = 2.3$ V to 3.6 V. <sup>(1)</sup> Parameters measured at SoC pin on channel 6 (2437 MHz). <sup>(2)</sup> | ) (3) |
|-----------------------------------------------------------------------------------------------------------------------------------------|-------|
|-----------------------------------------------------------------------------------------------------------------------------------------|-------|

| PARAMETER                                                                   | TEST CONDITIONS | MIN  | TYP        | MAX  | UNIT |
|-----------------------------------------------------------------------------|-----------------|------|------------|------|------|
| Operating frequency range <sup>(4) (5)</sup>                                |                 | 2412 |            | 2472 | MHz  |
|                                                                             | 1 DSSS          |      | 16         |      |      |
| _                                                                           | 2 DSSS          | 16   |            |      |      |
| -                                                                           | 11 CCK          |      |            |      |      |
|                                                                             | 6 OFDM          |      |            |      |      |
| Maximum RMS output power measured at 1<br>dB from IEEE spectral mask or EVM | 9 OFDM 15.3     |      |            | dBm  |      |
|                                                                             | 18 OFDM         |      | 15         |      |      |
| -                                                                           | 36 OFDM         | 14   |            |      |      |
| -                                                                           | 54 OFDM         |      | 12.5<br>11 |      |      |
| -                                                                           | MCS7            |      |            |      |      |
| Transmit center frequency accuracy                                          |                 | - 25 |            | 25   | ppm  |

(1) Transmit power will be reduced by 1.5dB for  $V_{BAT} < 2.8V$ 

(2) The 11g/n low rates on edge channels (2412 and 2462 MHz) have reduced TX power to meet FCC emission limits.

(3) Power of 802.11b rates are reduced to meet ETSI requirements in Europe.

(4) Channels 1 (2142 MHz) through 11 (2462 MHz) are supported for FCC.

(5) Channels 1 (2142 MHz) through 13 (2472MHz) are supported for Europe and Japan. Note that channel 14 is not supported for Japan.

### 表 8-11. WLAN Transmitter Characteristics: 5 GHz Band

 $T_A = 25^{\circ}$ C,  $V_{BAT} = 2.3 \text{ V}$  to 3.6 V.<sup>(1)</sup> Parameters measured at SoC pin are the average of channels 40, 56, 120, and 157.<sup>(5)</sup> <sup>(6)</sup>

| PARAMETER                                        | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT |  |
|--------------------------------------------------|-----------------|------|------|------|------|--|
| Operating frequency range <sup>(2) (3) (4)</sup> |                 | 5180 |      | 5825 | MHz  |  |
|                                                  | 6 OFDM          |      | 15.1 |      |      |  |
| -                                                | 9 OFDM          |      | 15.1 |      |      |  |
| Maximum RMS output power measured at 1           | 18 OFDM         |      | 15.1 |      | dBm  |  |
| dB from IEEE spectral mask or EVM                | 36 OFDM         |      | 13.6 |      |      |  |
| -                                                | 54 OFDM         |      | 12   |      |      |  |
| -                                                | MCS7            |      | 11   |      |      |  |
| Transmit center frequency accuracy               |                 | -20  |      | 20   | ppm  |  |

(1) Transmit power will be reduced by 1.5dB for  $V_{BAT}$  < 2.8V

(2) FCC band covers U-NII-1, U-NII-2A, U-NII-2C, and U-NII-3 20-MHz BW modulations.

(3) Europe bands 1, 2 and 3, 20-MHz BW modulations are supported.

(4) For Japan, W52, W53 and W56, 20-MHz BW modulations are supported.

(5) FCC channels 36, 60, 64, 100, and 140, where harmonics/sub-harmonics of fall in the FCC restricted band, have reduced output power to meet the FCC RSE requirement.

(6) The edge channels (100 and 140) have reduced TX power to meet FCC emissions limits.



## 8.13 BLE and WLAN Coexistence Requirements

For proper BLE and WLAN 2.4 GHz radio coexistence, the following requirements must be met:

### 表 8-12. BLE/WLAN Coex<sup>(1)</sup> Isolation Requirement

| PARAMETER              | Band                                      | MIN               | TYP MAX | UNIT |
|------------------------|-------------------------------------------|-------------------|---------|------|
| Port-to-port isolation | Dual antenna configuration <sup>(2)</sup> | 20 <sup>(3)</sup> |         | dB   |

(1) The CC3235MODS and CC3235MODAS modules are compatible with TI BLE modules using an external RF switch.

(2) A single antenna configuration is possible using the CC3x35 devices.

(3) For dual antenna configuration, the antenna placement must be such that isolation between the BLE and WLAN ports is at least 20 dB.

## 8.14 Reset Requirement

|                 | PARAMETER                                            | MIN | TYP MAX                 | UNIT |
|-----------------|------------------------------------------------------|-----|-------------------------|------|
| V <sub>IH</sub> | Operation mode level                                 |     | 0.65 × V <sub>BAT</sub> | V    |
| V <sub>IL</sub> | Shutdown mode level <sup>(1)</sup>                   | 0   | 0.6                     | V    |
|                 | Minimum time for nReset low for resetting the module | 5   |                         | ms   |
| $T_r$ and $T_f$ | Rise and fall times                                  |     | 20                      | μs   |

(1) The nRESET pin must be held below 0.6 V for the module to register a reset.

## 8.15 Thermal Resistance Characteristics for MOB and MON Packages

| NO. | PARAMETER         | DESCRIPTION             | °C/W <sup>(1)</sup> (2) | AIR FLOW (m/s) <sup>(3)</sup> |
|-----|-------------------|-------------------------|-------------------------|-------------------------------|
| T1  | R ⊕ <sub>JC</sub> | Junction-to-case        | 11.4                    | N/A                           |
| T2  | R ⊕ <sub>JB</sub> | Junction-to-board       | 8.0                     | N/A                           |
| Т3  |                   | Junction-to-free air    | 19.1                    | 0                             |
| T4  | R <sup>⊕</sup> JA |                         | 14.7                    | 1                             |
| T5  |                   | Junction-to-moving air  | 13.4                    | 2                             |
| Т6  |                   |                         | 12.5                    | 3                             |
| T7  |                   | Junction-to-free air    | 5.4                     | 0                             |
| Т8  | TΨJT              | r                       | 5.8                     | 1                             |
| Т9  | _ * JT            | Junction-to-package top | 6.1                     | 2                             |
| T10 |                   |                         | 6.5                     | 3                             |
| T11 |                   | Junction-to-free air    | 6.8                     | 0                             |
| T12 | ΨJB               |                         | 6.6                     | 1                             |
| T13 |                   | Junction-to-board       | 6.6                     | 2                             |
| T14 |                   |                         | 6.5                     | 3                             |

(1) °C/W = degrees Celsius per watt.

(2) These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC [R ⊕ <sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/ JEDEC standards:

- JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air)
- JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
- JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
- JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements

Power dissipation of 2 W and an ambient temperature of  $70^{\circ}$ C is assumed.

(3) m/s = meters per second.



## 8.16 Timing and Switching Characteristics

### 8.16.1 Power-Up Sequencing

For proper start-up of the CC3235MODx and CC3235MODAx module, perform the recommended power-up sequencing as follows:

- 1. Tie  $V_{BAT1}$  (pin 37) and  $V_{BAT2}$  (pin 40) together on the board.
- 2. Hold the nRESET pin low while the supplies are ramping up.

8-6 shows the reset timing diagram for the first-time power-up and reset removal.



图 8-6. First-Time Power-Up and Reset Removal Timing Diagram

表 8-13 lists the timing requirements for the first-time power-up and reset removal.

| ITEM | NAME                                                      | DESCRIPTION                                  | MIN TYP MAX               | UNIT |
|------|-----------------------------------------------------------|----------------------------------------------|---------------------------|------|
| T1   | nReset time                                               | nReset timing after VBAT supplies are stable | 1                         | ms   |
| T2   | Hardware wake-up time                                     |                                              | 25                        | ms   |
| тз   | Time taken by ROM<br>firmware to initialize<br>hardware   | Includes internal 32-kHz XOSC settling time  | 1.1                       | s    |
| Тл   | App code load time for<br>CC3235MODS and<br>CC3235MODAS   | CC3235MODS and CC3235MODAS                   | Image size (KB) × 1.7 ms  |      |
| T4   | App code load time for<br>CC3235MODSF and<br>CC3235MODASF | CC3235MODSF and CC3235MODASF                 | Image size (KB) × 0.06 ms |      |

### 8.16.2 Power-Down Sequencing

For proper power down of the CC3235MODx and CC3235MODAx module, ensure that the nRESET (pin 35) and nHIB (pin 4) pins have remained in a known state for a minimum of 200 ms before removing power from the module.

### 8.16.3 Device Reset

When a device restart is required, issue a negative pulse to the nRESET pin. Ensure the reset is properly applied: A negative reset pulse (on pin 35) of at least 200-mS duration.

Copyright © 2021 Texas Instruments Incorporated



### 8.16.4 Wake Up From Hibernate Timing

#### 表 8-14 lists the software hibernate timing requirements.

#### Note

The internal 32.768-kHz crystal is kept enabled by default when the module goes to hibernate.

| 表 8-14. Software Hibernate Timing Requirements |                                                           |                                 |           |                   |       |      |  |  |  |
|------------------------------------------------|-----------------------------------------------------------|---------------------------------|-----------|-------------------|-------|------|--|--|--|
| ITEM                                           | NAME                                                      | DESCRIPTION                     | MIN       | ТҮР               | MAX   | UNIT |  |  |  |
| T <sub>HIB_MIN</sub>                           | Minimum hibernate time                                    |                                 | 10        |                   |       | ms   |  |  |  |
| T <sub>wake_from_hib</sub> <sup>(1)</sup>      | Hardware wakeup time plus firmware initialization time    |                                 |           | 50 <sup>(2)</sup> |       | ms   |  |  |  |
|                                                | App code load time for<br>CC3235MODS and<br>CC3235MODAS   | CC3235MODS and CC3235MODAS      | Image siz | ze (KB) × 1.      | 7 ms  |      |  |  |  |
| T_APP_CODE_LOAD                                | App code load time for<br>CC3235MODSF and<br>CC3235MODASF | CC3235MODSF and<br>CC3235MODASF | Image siz | e (KB) × 0.0      | )6 ms |      |  |  |  |

Twake\_from\_hib can be 200 ms on rare occasions when calibration is performed. Calibration is performed sparingly, typically when exiting (1) Hibernate and only if temperature has changed by more than 20°C or more than 24 hours have elapsed since a prior calibration.

(2) Wake-up time can extend to 75 ms if a patch is downloaded from the serial flash.

8-7 shows the timing diagram for wake up from the hibernate state.



#### 32-kHz RTC CLK

图 8-7. Wake Up From Hibernate Timing Diagram



### 8.16.5 Peripherals Timing

This section describes the peripherals that are supported by the CC3235MODx and CC3235MODAx module, as follows:

- SPI
- I2S
- GPIOs
- I<sup>2</sup>C
- IEEE 1149.1 JTAG
- ADC
- Camera parallel port
- External flash
- UART
- SD Host
- Timers

### 8.16.5.1 SPI

### 8.16.5.1.1 SPI Master

The CC3235MODx and CC3235MODAx MCU includes one SPI module, which can be configured as a master or slave device. The SPI includes a serial clock with programmable frequency, polarity, and phase; a programmable timing control between chip select and external clock generation; and a programmable delay before the first SPI word is transmitted. Slave mode does not include a dead cycle between two successive words.

图 8-8 shows the timing diagram for the SPI master.



### 图 8-8. SPI Master Timing Diagram

**8-15** lists the timing parameters for the SPI master.

| ITEM | NAME                            | DESCRIPTION          | MIN | MAX | UNIT |
|------|---------------------------------|----------------------|-----|-----|------|
|      | F <sup>(1)</sup>                | Clock frequency      |     | 20  | MHz  |
| T2   | T <sub>clk</sub> <sup>(1)</sup> | Clock period         | 50  |     | ns   |
|      | D <sup>(1)</sup>                | Duty cycle           | 45% | 55% |      |
| Т6   | t <sub>IS</sub> <sup>(1)</sup>  | RX data setup time   | 1   |     | ns   |
| Τ7   | t <sub>IH</sub> <sup>(1)</sup>  | RX data hold time    | 2   |     | ns   |
| Т8   | t <sub>OD</sub> <sup>(1)</sup>  | TX data output delay |     | 8.5 | ns   |
| Т9   | t <sub>он</sub> (1)             | TX data hold time    |     | 8   | ns   |

(1) Timing parameter assumes a maximum load of 20 pF.



#### 8.16.5.1.2 SPI Slave

8-9 shows the timing diagram for the SPI slave.



图 8-9. SPI Slave Timing Diagram

表 8-16 lists the timing parameters for the SPI slave.

| ITEM | NAME                            | DESCRIPTION                              | MIN | MAX | UNIT    |  |  |
|------|---------------------------------|------------------------------------------|-----|-----|---------|--|--|
|      | F <sup>(1)</sup>                | Clock frequency @ VBAT = 3.3 V           |     | 20  | N 41 1- |  |  |
|      | F'''                            | Clock frequency @ VBAT $\leqslant$ 2.3 V | 12  |     | MHz     |  |  |
| T2   | T <sub>clk</sub> <sup>(1)</sup> | Clock period                             | 50  |     | ns      |  |  |
|      | D <sup>(1)</sup>                | Duty cycle                               | 45% | 55% |         |  |  |
| Т6   | t <sub>IS</sub> <sup>(1)</sup>  | RX data setup time                       | 4   |     | ns      |  |  |
| T7   | t <sub>IH</sub> <sup>(1)</sup>  | RX data hold time                        | 4   |     | ns      |  |  |
| Т8   | t <sub>OD</sub> <sup>(1)</sup>  | TX data output delay                     |     | 20  | ns      |  |  |
| Т9   | t <sub>OH</sub> <sup>(1)</sup>  | TX data hold time                        |     | 24  | ns      |  |  |

#### 表 8-16. SPI Slave Timing Parameters

(1) Timing parameter assumes a maximum load of 20 pF at 3.3 V.



### 8.16.5.2 I2S

The McASP interface functions as a general-purpose audio serial port optimized for multichannel audio applications and supports transfer of two stereo channels over two data pins. The McASP consists of transmit and receive sections that operate synchronously and have programmable clock and frame-sync polarity. A fractional divider is available for bit-clock generation.

#### 8.16.5.2.1 I2S Transmit Mode

图 8-10 shows the timing diagram for the I2S transmit mode.



图 8-10. I2S Transmit Mode Timing Diagram



| ITEM | NAME                            | DESCRIPTION       | MIN MAX  | UNIT |
|------|---------------------------------|-------------------|----------|------|
| T1   | f <sub>clk</sub> <sup>(1)</sup> | Clock frequency   | 9.216    | MHz  |
| T2   | t <sup>LP (1)</sup>             | Clock low period  | 1/2 fclk | ns   |
| Т3   | t <sub>HT</sub> <sup>(1)</sup>  | Clock high period | 1/2 fclk | ns   |
| T4   | t <sub>OH</sub> <sup>(1)</sup>  | TX data hold time | 22       | ns   |

(1) Timing parameter assumes a maximum load of 20 pF.

#### 8.16.5.2.2 I2S Receive Mode

图 8-11 shows the timing diagram for the I2S receive mode.



图 8-11. I2S Receive Mode Timing Diagram

表 8-18 lists the timing parameters for the I2S receive mode.

| ITEM | NAME                            | DESCRIPTION        | MIN MAX              | UNIT |  |  |  |  |
|------|---------------------------------|--------------------|----------------------|------|--|--|--|--|
| T1   | f <sub>clk</sub> <sup>(1)</sup> | Clock frequency    | 9.216                | MHz  |  |  |  |  |
| T2   | t <sup>LP (1)</sup>             | Clock low period   | 1/2 f <sub>clk</sub> | ns   |  |  |  |  |
| Т3   | t <sub>HT</sub> <sup>(1)</sup>  | Clock high period  | 1/2 f <sub>clk</sub> | ns   |  |  |  |  |
| T4   | t <sub>OH</sub> <sup>(1)</sup>  | RX data hold time  | 0                    | ns   |  |  |  |  |
| Т5   | t <sub>OS</sub> <sup>(1)</sup>  | RX data setup time | 15                   | ns   |  |  |  |  |

(1) Timing parameter assumes a maximum load of 20 pF.



### 8.16.5.3 GPIOs

All digital pins of the module can be used as general-purpose input/output (GPIO) pins. The GPIO module consists of four GPIO blocks, each of which provides eight GPIOs. The GPIO module supports 24 programmable GPIO pins, depending on the peripheral used. Each GPIO has configurable pullup and pulldown strength (weak 10  $\mu$ A), configurable drive strength (2, 4, and 6 mA), and open-drain enable.

8-12 shows the GPIO timing diagram.



图 8-12. GPIO Timing Diagram

### $\frac{1}{8}$ 8-19 lists the GPIO output transition times for V<sub>BAT</sub> = 2.3 V.

| DRIVE<br>STRENGTH (mA) | DRIVE STRENGTH | T <sub>r</sub> |      |         | T <sub>f</sub> |           |         | UNIT |    |
|------------------------|----------------|----------------|------|---------|----------------|-----------|---------|------|----|
|                        | CONTROL BITS   | MIN            | NOM  | MAX     | MIN            | NOM       | MAX     | UNIT |    |
| 2                      | 2MA_EN=1       | 11.7           | 13.9 | 16.3    | 11.5           | 11.5 13.9 | 16.7    | ns   |    |
| 2                      | 4MA_EN=0       |                |      | 10.5    |                |           |         | 115  |    |
| 4                      | 2MA_EN=0       | 13.7           | 15.6 | 6 18.0  | 9.9            | 9.9 11.6  | 13.6    | ns   |    |
| 4                      | 4MA_EN=1       |                |      | 10.0    |                |           |         | 115  |    |
| 6                      | 2MA_EN=1       | <b>F F</b>     | E E  | 5.5 6.4 | 1 7.4          | 2.0       | 3.8 4.7 | 5.8  | ns |
|                        | 4MA_EN=1       | 5.5            | 0.4  | 7.4     | 3.0            | 5.0 4.7   | 5.0     | 115  |    |

### 表 8-19. GPIO Output Transition Times ( $V_{BAT}$ = 2.3 V)<sup>(1) (2)</sup>

(1)  $V_{BAT} = 2.3 \text{ V}, \text{ T} = 25^{\circ}\text{C}, \text{ total pin load} = 30 \text{ pF}$ 

(2) The transition data applies to the pins other than the multiplexed analog-digital pins 25, 26, 42, and 44.

**8-20** lists the GPIO output transition times for V<sub>BAT</sub> = 3.3 V.

### 表 8-20. GPIO Output Transition Times ( $V_{BAT}$ = 3.3 V)<sup>(1)</sup> (2)

|               | •              |         |         | \    | <b>J</b> AI ,  |           |      |      |
|---------------|----------------|---------|---------|------|----------------|-----------|------|------|
| DRIVE         | DRIVE STRENGTH | Tr      |         |      | T <sub>f</sub> |           |      | UNIT |
| STRENGTH (mA) | CONTROL BITS   | MIN     | NOM     | MAX  | MIN            | NOM       | MAX  | UNIT |
| 2             | 2MA_EN=1       | 8.0     | 9.3     | 10.7 | 8.2            | 9.5       | 11.0 | ns   |
|               | 4MA_EN=0       | 0.0     |         | 10.7 | 0.2            | 9.5       | 11.0 | 115  |
| 4             | 2MA_EN=0       | 6.6     | 7.1     | 7.6  | 4.7            | 5.2       | 5.8  | 20   |
|               | 4MA_EN=1       | 0.0     |         |      | 4.7            | 5.2       |      | ns   |
| 6 -           | 2MA_EN=1       | 2.2 2.5 | 3.2 3.5 | 3.7  | 0.2            | 2.3 2.6 2 | 2.9  |      |
|               | 4MA_EN=1       | 5.2     |         | 5.7  | 2.5            |           | 2.9  | ns   |

(1)  $V_{BAT} = 3.3 \text{ V}, T = 25^{\circ}\text{C}, \text{ total pin load} = 30 \text{ pF}$ 

(2) The transition data applies to the pins except the multiplexed analog-digital pins 29, 30, 45, 50, 52 and 53.



#### 8.16.5.3.1 GPIO Input Transition Time Parameters

**8-21** lists the input transition time parameters.

|                |                                                     | MIN | MAX | UNIT |
|----------------|-----------------------------------------------------|-----|-----|------|
| t <sub>r</sub> | Input transition time ( $t_r$ , $t_f$ ), 10% to 90% | 1   | 3   | ns   |
| t <sub>f</sub> |                                                     | 1   | 3   | ns   |

## 8.16.5.4 I<sup>2</sup>C

The CC3235MODx and CC3235MODAx MCU includes one I2C module operating with standard (100 kbps) or fast (400 kbps) transmission speeds.



图 8-13. I<sup>2</sup>C Timing Diagram

 $\frac{1}{2}$  8-22 lists the I<sup>2</sup>C timing parameters.

### 表 8-22. I<sup>2</sup>C Timing Parameters<sup>(3)</sup>

| ITEM | NAME              | DESCRIPTION                | MIN                | MAX     | UNIT         |
|------|-------------------|----------------------------|--------------------|---------|--------------|
| T2   | t <sub>LP</sub>   | Clock low period           | See <sup>(1)</sup> |         | System clock |
| Т3   | t <sub>SRT</sub>  | SCL/SDA rise time          |                    | See (2) | ns           |
| T4   | t <sub>DH</sub>   | Data hold time             | NA                 |         |              |
| T5   | t <sub>SFT</sub>  | SCL/SDA fall time          | 3                  |         | ns           |
| Т6   | t <sub>HT</sub>   | Clock high time            | See <sup>(1)</sup> |         | System clock |
| T7   | t <sub>DS</sub>   | Data setup time            | tLP/2              |         | System clock |
| Т8   | t <sub>SCSR</sub> | Start condition setup time | 36                 |         | System clock |
| Т9   | t <sub>SCS</sub>  | Stop condition setup time  | 24                 |         | System clock |

(1) This value depends on the value programmed in the clock period register of I<sup>2</sup>C. Maximum output frequency is the result of the minimal value programmed in this register.

(2) Because I<sup>2</sup>C is an open-drain interface, the controller can drive logic 0 only. Logic is the result of external pullup. Rise time depends on the value of the external signal capacitance and external pullup register.

(3) All timing is with 6-mA drive and 20-pF load.



### 8.16.5.5 IEEE 1149.1 JTAG

The Joint Test Action Group (JTAG) port is an IEEE standard that defines a test access port (TAP) and boundary scan architecture for digital integrated circuits and provides a standardized serial interface to control the associated test logic. For detailed information on the operation of the JTAG port and TAP controller, see the IEEE Standard 1149.1, *Test Access Port and Boundary-Scan Architecture*.

8-14 shows the JTAG timing diagram.





表 8-23 lists the JTAG timing parameters.

### 表 8-23. JTAG Timing Parameters

| ITEM | NAME                | DESCRIPTION       | MIN | MAX                  | UNIT |
|------|---------------------|-------------------|-----|----------------------|------|
| T1   | f <sub>TCK</sub>    | Clock frequency   |     | 15                   | MHz  |
| T2   | t <sub>TCK</sub>    | Clock period      |     | 1 / f <sub>TCK</sub> | ns   |
| Т3   | t <sub>CL</sub>     | Clock low period  |     | t <sub>TCK</sub> / 2 | ns   |
| T4   | t <sub>CH</sub>     | Clock high period |     | t <sub>TCK</sub> / 2 | ns   |
| T7   | t <sub>TMS_SU</sub> | TMS setup time    | 1   |                      | ns   |
| Т8   | t <sub>TMS_HO</sub> | TMS hold time     | 16  |                      | ns   |
| Т9   | t <sub>TDI_SU</sub> | TDI setup time    | 1   |                      | ns   |
| T10  | t <sub>TDI_HO</sub> | TDI hold time     | 16  |                      | ns   |
| T11  | t <sub>тDO_HO</sub> | TDO hold time     |     | 15                   | ns   |



## 8.16.5.6 ADC

表 8-24 lists the ADC electrical specifications. See CC32xx ADC Appnote for further information on using the ADC and for application-specific examples.



图 8-15. ADC Clock Timing Diagram

8-15 shows the ADC clock timing diagram.

| PARAMETER                   | DESCRIPTION                               | TEST CONDITIONS /<br>ASSUMPTIONS                                                                                    | MIN   | ТҮР  | MAX | UNIT |
|-----------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|------|-----|------|
| Nbits                       | Number of bits                            |                                                                                                                     |       | 12   |     | Bits |
| INL                         | Integral nonlinearity                     | Worst-case deviation from<br>histogram method over full scale<br>(not including first and last three<br>LSB levels) | - 2.5 |      | 2.5 | LSB  |
| DNL                         | Differential nonlinearity                 | Worst-case deviation of any step from ideal                                                                         | - 1   |      | 4   | LSB  |
| Input range                 |                                           |                                                                                                                     | 0     |      | 1.4 | V    |
| Driving source<br>impedance |                                           |                                                                                                                     |       |      | 100 | Ω    |
| FCLK                        | Clock rate                                | Successive approximation input clock rate                                                                           |       | 10   |     | MHz  |
| Input capacitance           |                                           |                                                                                                                     |       | 12   |     | pF   |
|                             |                                           | ADC Pin 57                                                                                                          |       | 2.15 |     | kΩ   |
| Input impedance             |                                           | ADC Pin 58                                                                                                          |       | 0.7  |     |      |
| input impedance             |                                           | ADC Pin 59                                                                                                          |       | 2.12 |     | K 12 |
|                             |                                           | ADC Pin 60                                                                                                          |       | 1.17 |     |      |
| Number of channels          |                                           |                                                                                                                     |       | 4    |     |      |
| F <sub>sample</sub>         | Sampling rate of each pin                 |                                                                                                                     |       | 62.5 |     | KSPS |
| F_input_max                 | Maximum input signal frequency            |                                                                                                                     |       |      | 31  | kHz  |
| SINAD                       | Signal-to-noise and distortion            | Input frequency DC to 300 Hz<br>and 1.4 V <sub>pp</sub> sine wave input                                             | 55    | 60   |     | dB   |
| I_active                    | Active supply current                     | Average for analog-to-digital<br>during conversion without<br>reference current                                     |       | 1.5  |     | mA   |
| I_PD                        | Power-down supply current for core supply | Total for analog-to-digital when<br>not active (this must be the SoC<br>level test)                                 |       | 1    |     | μΑ   |
| Absolute offset error       |                                           | FCLK = 10 MHz                                                                                                       |       | ±2   |     | mV   |
| Gain error                  |                                           |                                                                                                                     |       | ±2%  |     |      |

#### 表 8-24. ADC Electrical Specifications

Copyright © 2021 Texas Instruments Incorporated



## 表 8-24. ADC Electrical Specifications (continued)

| PARAMETER        | DESCRIPTION           | TEST CONDITIONS /<br>ASSUMPTIONS | MIN   | TYP | МАХ | UNIT |
|------------------|-----------------------|----------------------------------|-------|-----|-----|------|
| V <sub>ref</sub> | ADC reference voltage |                                  | 1.467 |     | V   |      |



### 8.16.5.7 Camera Parallel Port

The fast camera parallel port interfaces with a variety of external image sensors, stores the image data in a FIFO, and generates DMA requests. The camera parallel port supports 8 bits.

图 8-16 shows the timing diagram for the camera parallel port.



### 图 8-16. Camera Parallel Port Timing Diagram

 $\pm$  8-25 lists the timing parameters for the camera parallel port.

| NAME             | DESCRIPTION                                                                                    | MIN                                                                                                                                                                                                                                         | MAX                                                                                                                                                                                                                                                         | UNIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| pCLK             | Clock frequency                                                                                |                                                                                                                                                                                                                                             | 2                                                                                                                                                                                                                                                           | MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>clk</sub> | Clock period                                                                                   |                                                                                                                                                                                                                                             | 1/pCLK                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| t <sub>LP</sub>  | Clock low period                                                                               |                                                                                                                                                                                                                                             | T <sub>clk</sub> /2                                                                                                                                                                                                                                         | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| t <sub>HT</sub>  | Clock high period                                                                              |                                                                                                                                                                                                                                             | T <sub>clk</sub> /2                                                                                                                                                                                                                                         | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| t <sub>IS</sub>  | RX data setup time                                                                             |                                                                                                                                                                                                                                             | 2                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| t <sub>IH</sub>  | RX data hold time                                                                              |                                                                                                                                                                                                                                             | 2                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                  | NAME           pCLK           T <sub>clk</sub> t <sub>LP</sub> t <sub>HT</sub> t <sub>IS</sub> | NAME         DESCRIPTION           pCLK         Clock frequency           T <sub>clk</sub> Clock period           t <sub>LP</sub> Clock low period           t <sub>HT</sub> Clock high period           t <sub>IS</sub> RX data setup time | NAME         DESCRIPTION         MIN           pCLK         Clock frequency            T <sub>clk</sub> Clock period            t <sub>LP</sub> Clock low period            t <sub>HT</sub> Clock high period            t <sub>IS</sub> RX data setup time | $\begin{tabular}{ c c c c c } \hline NAME & DESCRIPTION & MIN & MAX \\ \hline \begin{tabular}{ c c c c c } \hline PCLK & Clock frequency & 2 \\ \hline \end{tabular} \\ \hline tab$ |

### 表 8-25. Camera Parallel Port Timing Parameters

### 8.16.5.8 UART

The CC3235MODx and CC3235MODAx MCU includes two UARTs with the following features:

- Programmable baud-rate generator allowing speeds up to 3 Mbps
- Separate 16-bit × 8-bit TX and RX FIFOs to reduce CPU interrupt service loading
- Programmable FIFO length, including a 1-byte-deep operation providing conventional double-buffered interface
- FIFO trigger levels of 1/8, 1/4, 1/2, 3/4, and 7/8
- · Standard asynchronous communication bits for start, stop, and parity
- · Generation and detection of line-breaks
- Fully programmable serial interface characteristics:
  - 5, 6, 7, or 8 data bits
  - Generation and detection of even, odd, stick, or no-parity bits
  - Generation of 1 or 2 stop-bits
- RTS and CTS hardware flow support
- · Standard FIFO-level and end-of-transmission interrupts
- Efficient transfers using µDMA:
  - Separate channels for transmit and receive
  - Receive single request asserted when data is in the FIFO; burst request asserted at programmed FIFO level
  - Transmit single request asserted when there is space in the FIFO; burst request asserted at programmed FIFO level
- System clock is used to generate the baud clock.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback 61



### 8.16.5.9 External Flash Interface

The CC3235MODx and CC3235MODAx MCU includes the Macronix<sup>™</sup> 32-Mbit serial flash. The serial flash can be programmed directly using the external flash interface (pins 13, 14, 15, and 17). During normal operation, the external flash interface should remain unconnected.

For timing details, see the MX25R3235F data sheet.

### 8.16.5.10 SD Host

The CC3235MODx and CC3235MODAx MCU provides an interface between a local host (LH), such as an MCU and an SD memory card, and handles SD transactions with minimal LH intervention.

The SD host does the following:

- Provides SD card access in 1-bit mode
- Deals with SD protocol at the transmission level
- Handles data packing
- Adds cyclic redundancy checks (CRC)
- Start and end bit
- Checks for syntactical correctness

The application interface sends every SD command and either polls for the status of the adapter or waits for an interrupt request. The result is then sent back to the application interface in case of exceptions or to warn of endof-operation. The controller can be configured to generate DMA requests and work with minimum CPU intervention. Given the nature of integration of this peripheral on the CC3235x platform, TI recommends that developers use peripheral library APIs to control and operate the block. This section emphasizes understanding the SD host APIs provided in the peripheral library of the CC3235x Software Development Kit (SDK).

The SD host features are as follows:

- Full compliance with SD command and response sets, as defined in the SD memory card
  - Specifications, v2.0
  - Includes high-capacity (size >2 GB) cards HC SD
- Flexible architecture, allowing support for new command structure.
- 1-bit transfer mode specifications for SD cards
- Built-in 1024-byte buffer for read or write
  - 512-byte buffer for both transmit and receive
  - Each buffer is 32-bits wide by 128-words deep
- 32-bit-wide access bus to maximize bus throughput
- Single interrupt line for multiple interrupt source events
- Two slave DMA channels (1 for TX, 1 for RX)
- Programmable clock generation
- Integrates an internal transceiver that allows a direct connection to the SD card without external transceiver
- Supports configurable busy and response timeout
- Support for a wide range of card clock frequency with odd and even clock ratio
- Maximum frequency supported is 24 MHz



## 8.16.5.11 Timers

Programmable timers can be used to count or time external events that drive the timer input pins. The generalpurpose timer module (GPTM) of the CC3235MODx and CC3235MODAx MCU contains 16- or 32-bit GPTM blocks. Each 16- or 32-bit GPTM block provides two 16-bit timers or counters (referred to as Timer A and Timer B) that can be configured to operate independently as timers or event counters, or they can be concatenated to operate as one 32-bit timer. Timers can also be used to trigger µDMA transfers.

The GPTM contains four 16- or 32-bit GPTM blocks with the following functional options:

- Operating modes:
  - 16- or 32-bit programmable one-shot timer
  - 16- or 32-bit programmable periodic timer
  - 16-bit general-purpose timer with an 8-bit prescaler
  - 16-bit input-edge count- or time-capture modes with an 8-bit prescaler
  - 16-bit PWM mode with an 8-bit prescaler and software-programmable output inversion of the PWM signal
- · Counts up or counts down
- Sixteen 16- or 32-bit capture compare pins (CCP)
- · User-enabled stalling when the microcontroller asserts CPU Halt flag during debug
- Ability to determine the elapsed time between the assertion of the timer interrupt and entry into the interrupt service routine
- Efficient transfers using micro direct memory access controller (µDMA):
  - Dedicated channel for each timer
  - Burst request generated on timer interrupt
- Runs from system clock (80 MHz)



## 9 Detailed Description

## 9.1 Overview

The CC3235MODx and CC3235MODAx MCU is a Dual-Band Wi-Fi internet-on-a chip module that consists of an Arm Cortex-M4 processor with a rich set of peripherals for diverse application requirements, a Wi-Fi network processor, and power-management subsystems.

### 9.2 Functional Block Diagram

 $\mathbb{S}$  9-1 shows the functional block diagram of the CC3235MODx and CC3235MODAx SimpleLink<sup>TM</sup> Wi-Fi<sup>®</sup> solution.



图 9-1. Functional Block Diagram



## 9.3 Arm Cortex-M4 Processor Core Subsystem

The high-performance Arm Cortex-M4 processor provides a low-cost platform that meets the needs of minimal memory implementation, reduced pin count, and low power consumption, while delivering outstanding computational performance and exceptional system response to interrupts.

- The Cortex-M4 core has low-latency interrupt processing with the following features:
  - A 32-bit Arm Thumb<sup>®</sup> instruction set optimized for embedded applications
  - Handler and thread modes
  - Low-latency interrupt handling by automatic processor state saving and restoration during entry and exit
  - Support for ARMv6 unaligned accesses
- Nested vectored interrupt controller (NVIC) closely integrated with the processor core to achieve low-latency interrupt processing. The NVIC includes the following features:
  - Bits of priority configurable from 3 to 8
  - Dynamic reprioritization of interrupts
  - Priority grouping that enables selection of preempting interrupt levels and nonpreempting interrupt levels
  - Support for tail-chaining and late arrival of interrupts, which enables back-to-back interrupt processing without the overhead of state saving and restoration between interrupts
  - Processor state automatically saved on interrupt entry and restored on interrupt exit with no instruction overhead
  - Wake-up interrupt controller (WIC) providing ultra-low-power sleep mode support
- Bus interfaces:
  - Advanced high-performance bus (AHB-Lite) interfaces: system bus interfaces
  - Bit-band support for memory and select peripheral that includes atomic bit-band write and read operations
- Low-cost debug solution featuring:
  - Debug access to all memory and registers in the system, including access to memory-mapped devices, access to internal core registers when the core is halted, and access to debug control registers even while SYSRESETn is asserted
  - Serial wire debug port (SW-DP) or serial wire JTAG debug port (SWJ-DP) debug access
  - Flash patch and breakpoint (FPB) unit to implement breakpoints and code patches



### 9.4 Wi-Fi Network Processor Subsystem

The Wi-Fi network processor subsystem includes a dedicated Arm MCU to completely offload the host MCU along with an 802.11 a/b/g/n radio, baseband, and MAC with a powerful crypto engine for a fast, secure WLAN and Internet connections with 256-bit encryption. The CC3235MODx and CC3235MODAx MCU supports station, AP, and Wi-Fi Direct modes. The module also supports WPA2 personal and enterprise security, WPS 2.0, and WPA3 personal and enterprise <sup>12</sup>. The Wi-Fi network processor includes an embedded IPv6, IPv4 TCP/IP stack, TLS stack, and network applications such as HTTPS server.

### 9.4.1 WLAN

The WLAN features are as follows:

 802.11 a/b/g/n integrated radio, modem, and MAC supporting WLAN communication as a BSS station, AP, Wi-Fi Direct client and group owner with CCK and OFDM rates in the 2.4 GHz ISM band, channels 1 to 13, and 5 GHz U-NII band.

Note

802.11n is supported only in Wi-Fi station, Wi-Fi Direct, and P2P client modes.

- Autocalibrated radio with a single-ended 50- Ω interface enables easy connection to the antenna without requiring expertise in radio circuit design.
- Advanced connection manager with multiple user-configurable profiles stored in serial-flash allows automatic fast connection to an access point without user or host intervention.
- Supports all common Wi-Fi security modes for personal and enterprise networks with on-chip security accelerators, including: WEP, WPA/WPA2 PSK, WPA2 Enterprise (802.1x), WPA3 Personal and WPA3 Enterprise.
- Smart provisioning options deeply integrated within the module providing a comprehensive end-to-end solution. With elaborate events notification to the host, enabling the application to control the provisioning decision flow. The wide variety of Wi-Fi provisioning methods include:
  - Access Point using HTTPS
  - SmartConfig Technology: a 1-step, 1-time process to connect a CC3235MODx or CC3235MODAxenabled module to the home wireless network, removing dependency on the I/O capabilities of the host MCU; thus, it is usable by deeply embedded applications
- 802.11 transceiver mode allows transmitting and receiving of proprietary data through a socket without adding MAC or PHY headers. The 802.11 transceiver mode provides the option to select the working channel, rate, and transmitted power. The receiver mode works with the filtering options.

### 9.4.2 Network Stack

The Network Stack features are as follows:

 Integrated IPv4, IPv6 TCP/IP stack with BSD socket APIs for simple Internet connectivity with any MCU, microprocessor, or ASIC

#### Note

Not all APIs are 100% BSD compliant. Not all BSD APIs are supported.

- Support of 16 simultaneous TCP, UDP, RAW, SSL\TLS sockets
- Built-in network protocols:
  - Static IP, LLA, DHCPv4, DHCPv6 with DAD and stateless autoconfiguration
  - ARP, ICMPv4, IGMP, ICMPv6, MLD, ND
  - DNS client for easy connection to the local network and the Internet
- Built-in network application and utilities:
  - HTTP/HTTPS

<sup>12</sup> See CC3x35 SDK v3.40 or newer for details. Limited to STA mode only.



- Web page content stored on serial flash
- · RESTful APIs for setting and configuring application content
- Dynamic user callbacks
- Service discovery: Multicast DNS service discovery lets a client advertise its service without a centralized server. After connecting to the access point, the CC3235MODx or CC3235MODAx MCU provides critical information, such as device name, IP, vendor, and port number.
- DHCP server
- Ping

表 9-1 describes the NWP features.

| Feature                            | Description                                                                                    |  |
|------------------------------------|------------------------------------------------------------------------------------------------|--|
|                                    | 802.11a/b/g/n station                                                                          |  |
| Wi-Fi standards                    | 802.11a/b/g AP supporting up to four stations                                                  |  |
|                                    | Wi-Fi Direct client and group owner                                                            |  |
| Wi-Fi channels                     | 2.4 GHz ISM and 5 GHz U-NII Channels                                                           |  |
| Channel Bandwidth                  | 20 MHz                                                                                         |  |
| Wi-Fi security                     | EP, WPA/WPA2 PSK, WPA2 enterprise (802.1x), WPA3 personal and enterprise <sup>(1)</sup>        |  |
| Wi-Fi provisioning                 | SmartConfig technology, Wi-Fi protected setup (WPS2), AP mode with internal HTTP web server    |  |
| IP protocols                       | IPv4/IPv6                                                                                      |  |
| IP addressing                      | Static IP, LLA, DHCPv4, DHCPv6 with DAD                                                        |  |
| Cross layer                        | ARP, ICMPv4, IGMP, ICMPv6, MLD, NDP                                                            |  |
|                                    | UDP, TCP                                                                                       |  |
| Transport                          | SSLv3.0/TLSv1.0/TLSv1.1/TLSv1.2                                                                |  |
|                                    | RAW                                                                                            |  |
|                                    | Ping                                                                                           |  |
|                                    | HTTP/HTTPS web server                                                                          |  |
| Network applications and utilities | mDNS                                                                                           |  |
|                                    | DNS-SD                                                                                         |  |
|                                    | DHCP server                                                                                    |  |
| Host interface                     | UART/SPI                                                                                       |  |
|                                    | Device identity                                                                                |  |
|                                    | Trusted root-certificate catalog                                                               |  |
|                                    | TI root-of-trust public key                                                                    |  |
|                                    | The CC3235S and CC3235SF variants also support:                                                |  |
|                                    | Secure key storage                                                                             |  |
|                                    | Online certificate status protocol (OCSP)                                                      |  |
|                                    | Certificate signing request (CSR)                                                              |  |
| Security                           | Unique per device Key-Pair                                                                     |  |
|                                    | File system security                                                                           |  |
|                                    | Software tamper detection     Cloning protection                                               |  |
|                                    | Secure boot                                                                                    |  |
|                                    | <ul> <li>Validate the integrity and authenticity of the run-time binary during boot</li> </ul> |  |
|                                    | Initial secure programming                                                                     |  |
|                                    | Debug security                                                                                 |  |
|                                    | JTAG and debug                                                                                 |  |
|                                    |                                                                                                |  |

#### 表 9-1. NWP Features



| Feature          | Description                                                                        |
|------------------|------------------------------------------------------------------------------------|
| Power management | Enhanced power policy management uses 802.11 power save and deep-sleep power modes |
|                  | Transceiver                                                                        |
| Other            | Programmable RX filters with event-trigger mechanism                               |
|                  | Rx Metrics for tracking the surrounding RF environment                             |

(1) See CC3x35 SDK v3.40 or newer for details. Limited to STA mode only.

### 9.5 Security

The SimpleLink Wi-Fi CC3235MODx and CC3235MODAx internet-on-a chip module enhances the security capabilities available for development of IoT devices, while completely offloading these activities from the MCU to the networking subsystem. The security capabilities include the following key features:

### Wi-Fi and Internet Security:

- · Personal and enterprise Wi-Fi security
  - Personal standards
    - AES (WPA2-PSK)
    - TKIP (WPA-PSK)
    - WEP
  - Enterprise standards
    - EAP Fast
    - EAP PEAPv0/1
    - EAP PEAPv0 TLS
    - EAP PEAPv1 TLS EAP LS
    - EAP TLS
    - EAP TTLS TLS
    - EAP TTLS MSCHAPv2
- Secure sockets
  - Protocol versions: SSL v3, TLS 1.0, TLS 1.1, TLS 1.2
  - Powerful crypto engine for fast, secure Wi-Fi and internet connections with 256-bit AES encryption for TLS and SSL connections
  - Ciphers suites
    - SL\_SEC\_MASK\_SSL\_RSA\_WITH\_RC4\_128\_SHA
    - SL\_SEC\_MASK\_SSL\_RSA\_WITH\_RC4\_128\_MD5
    - SL\_SEC\_MASK\_TLS\_RSA\_WITH\_AES\_256\_CBC\_SHA
    - SL\_SEC\_MASK\_TLS\_DHE\_RSA\_WITH\_AES\_256\_CBC\_SHA
    - SL\_SEC\_MASK\_TLS\_ECDHE\_RSA\_WITH\_AES\_256\_CBC\_SHA
    - SL\_SEC\_MASK\_TLS\_ECDHE\_RSA\_WITH\_RC4\_128\_SHA
    - SL\_SEC\_MASK\_TLS\_RSA\_WITH\_AES\_128\_CBC\_SHA256
    - SL\_SEC\_MASK\_TLS\_RSA\_WITH\_AES\_256\_CBC\_SHA256
    - SL\_SEC\_MASK\_TLS\_ECDHE\_RSA\_WITH\_AES\_128\_CBC\_SHA256
    - SL\_SEC\_MASK\_TLS\_ECDHE\_ECDSA\_WITH\_AES\_128\_CBC\_SHA256
    - · SL SEC MASK TLS ECDHE ECDSA WITH AES 128 CBC SHA
    - SL SEC MASK TLS ECDHE ECDSA WITH AES 256 CBC SHA
    - SL SEC MASK TLS RSA WITH AES 128 GCM SHA256
    - SL\_SEC\_MASK\_TLS\_RSA\_WITH\_AES\_256\_GCM\_SHA384
    - SL\_SEC\_MASK\_TLS\_DHE\_RSA\_WITH\_AES\_128\_GCM\_SHA256
    - SL\_SEC\_MASK\_TLS\_DHE\_RSA\_WITH\_AES\_256\_GCM\_SHA384
    - SL\_SEC\_MASK\_TLS\_ECDHE\_RSA\_WITH\_AES\_128\_GCM\_SHA256
    - SL\_SEC\_MASK\_TLS\_ECDHE\_RSA\_WITH\_AES\_256\_GCM\_SHA384



- SL\_SEC\_MASK\_TLS\_ECDHE\_ECDSA\_WITH\_AES\_128\_GCM\_SHA256
- SL\_SEC\_MASK\_TLS\_ECDHE\_ECDSA\_WITH\_AES\_256\_GCM\_SHA384
- SL\_SEC\_MASK\_TLS\_ECDHE\_ECDSA\_WITH\_CHACHA20\_POLY1305\_SHA256
- SL SEC MASK TLS ECDHE RSA WITH CHACHA20 POLY1305 SHA256
- SL\_SEC\_MASK\_TLS\_DHE\_RSA\_WITH\_CHACHA20\_POLY1305\_SHA256
- Server authentication
- Client authentication
- Domain name verification
- Runtime socket upgrade to secure socket STARTTLS
- Secure HTTP server (HTTPS)
- Trusted root-certificate catalog Verifies that the CA used by the application is trusted and known secure content delivery
- TI root-of-trust public key Hardware-based mechanism that allows authenticating TI as the genuine origin of a given content using asymmetric keys
- Secure content delivery Allows encrypted file transfer to the system using asymmetric keys created by the device

### Code and Data Security:

- Network passwords and certificates are encrypted and signed
- Cloning protection Application and data files are encrypted by a unique key per device
- Access control Access to application and data files only by using a token provided in file creation time. If an unauthorized access is detected, a tamper protection lockdown mechanism takes effect
- Encrypted and authenticated file system
- · Secured boot Authentication of the application image on every boot
- Code and data encryption User application and data files are encrypted in sFlash
- Code and data authentication User Application and data files are authenticated with a public key certificate
- Offloaded crypto library for asymmetric keys, including the ability to create key-pair, sign and verify data buffer
- Recovery mechanism

### **Device Security:**

- Separate execution environments Application processor and network processor run on separate Arm cores
- Initial secure programming Allows for keeping the content confidential on the production line
- Debug security
  - JTAG lock
  - Debug ports lock
- True random number generator

#### CC3235MODS, CC3235MODSF, CC3235MODAS, CC3235MODASF ZHCSKT8B - FEBRUARY 2020 - REVISED MAY 2021





图 9-2. CC3235S and CC3235SF High-Level Structure

## 9.6 FIPS 140-2 Level 1 Certification

The Federal Information Processing Standard (FIPS) Publication 140-2 is a U.S. government computer security standard. It is commonly referred to as FIPS 140-2, and is used to accredit the design and implementation of cryptographic functions, for example within a chip. A cryptographic function within a chip security system is necessary to maintain the confidentiality and integrity of the information that is being processed.

The security functions of the CC3235x chip that is inside the CC3235MODx or CC3235MODAx module, are FIPS certified to FIPS 140-2 level 1. This certification covers topics such as: cryptographic specifications, ports and interfaces, a finite state model for the cryptographic functions, the operational environment of the function, and how cryptographic keys are managed. The certification provides the assurance that the implementation meets FIPS 140-2 level 1 standards.

### 9.7 Power-Management Subsystem

The CC3235MODx and CC3235MODAx power-management subsystems contain DC/DC converters to accommodate the differing voltage or current requirements of the system.

The CC3235MODx and CC3235MODAx MCU is a fully integrated module-based WLAN radio solution used on an embedded system with a wide-voltage supply range. The internal power management, including DC/DC converters and LDOs, generates all of the voltages required for the module to operate from a wide variety of input sources. For maximum flexibility, the module can operate in the modes described in the following sections.

### 9.7.1 VBAT Wide-Voltage Connection

In the wide-voltage battery connection, the module can be directly connected to two AA alkaline batteries. All other voltages required to operate the module are generated internally by the DC/DC converters. This scheme is the most common mode for the module because it supports wide-voltage operation from 2.3 to 3.6 V.

### 9.8 Low-Power Operating Mode

From a power-management perspective, the CC3235MODx and CC3235MODAx MCU comprises the following two independent subsystems:

- Arm Cortex-M4 application processor subsystem
- Networking subsystem

Each subsystem operates in one of several power states.



The Arm Cortex-M4 application processor runs the user application loaded from an internal serial flash, or onmodule XIP flash (in CC3235MODSF). The networking subsystem runs preprogrammed TCP/IP and Wi-Fi data link layer functions.

The user program controls the power state of the application processor subsystem and can be in one of the five modes described in  $\frac{1}{2}$  9-2.

| APPLICATION PROCESSOR<br>(MCU) MODE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCU active mode                                    | MCU executing code at 80-MHz state rate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MCU sleep mode                                     | The MCU clocks are gated off in sleep mode and the entire state of the device is retained. Sleep mode offers instant wakeup. The MCU can be configured to wake up by an internal fast timer or by activity from any GPIO line or peripheral.                                                                                                                                                                                                                                                                                |
| MCU LPDS mode                                      | State information is lost and only certain MCU-specific register configurations are retained. The MCU can wake up from external events or by using an internal timer. (The wake-up time is less than 3 ms.) Certain parts of memory can be retained while the MCU is in LPDS mode. The amount of memory retained is configurable. Users can choose to preserve code and the MCU-specific setting. The MCU can be configured to wake up using the RTC timer or by an external event on specific GPIOs as the wake-up source. |
| MCU hibernate mode                                 | The lowest power mode in which all digital logic is power-gated. Only a small section of the logic directly powered by the input supply is retained. The RTC keeps running and the MCU supports wakeup from an external event or from an RTC timer expiry. Wake-up time is longer than LPDS mode at about 15 ms plus the time to load the application from serial flash, which varies according to code size. In this mode, the MCU can be configured to wake up using the RTC timer or external event on a GPIO.           |
| MCU shutdown mode                                  | The lowest power mode system-wise. All device logics are off, including the RTC. The wake-up time in this mode is longer than hibernate at about 1.1 s. To enter or exit the shutdown mode, the state of the nRESET line is changed (low to shut down, high to turn on).                                                                                                                                                                                                                                                    |

### 表 9-2. User Program Modes

(1) Modes are listed in order of power consumption, with highest power modes listed first.

The NWP can be active or in LPDS mode and takes care of its own mode transitions. When there is no network activity, the NWP sleeps most of the time and wakes up only for beacon reception (see  $\pm$  9-3).

| NETWORK PROCESSOR<br>MODE                             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                |  |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Network active mode<br>(processing layer 3, 2, and 1) | Transmitting or receiving IP protocol packets                                                                                                                                                                                                                                                                                              |  |
| Network active mode<br>(processing layer 2 and 1)     | Transmitting or receiving MAC management frames; IP processing not required.                                                                                                                                                                                                                                                               |  |
| Network active listen mode                            | Special power optimized active mode for receiving beacon frames (no other frames supported)                                                                                                                                                                                                                                                |  |
| Network connected Idle                                | A composite mode that implements 802.11 infrastructure power save operation. The CC3235MODx and CC3235MODAx NWPs automatically go into LPDS mode between beacons and then wakes to active listen mode to receive a beacon and determine if there is pending traffic at the AP. If not, the NWP returns to LPDS mode and the cycle repeats. |  |
| Network LPDS mode                                     | Low-power state between beacons in which the state is retained by the NWP, allowing for a rapid wake up.                                                                                                                                                                                                                                   |  |
| Network disabled                                      | The network is disabled                                                                                                                                                                                                                                                                                                                    |  |

### 表 9-3. Networking Subsystem Modes

The operation of the application and network processor ensures that the module remains in the lowest power mode most of the time to preserve battery life.

The following examples show the use of the power modes in applications:

Submit Document Feedback 71

Copyright © 2021 Texas Instruments Incorporated



- A product that is continuously connected to the network in the 802.11 infrastructure power-save mode but sends and receives little data spends most of the time in connected idle, which is a composite of receiving a beacon frame and waiting for the next beacon.
- A product that is not continuously connected to the network but instead wakes up periodically (for example, every 10 minutes) to send data, spends most of the time in hibernate mode, jumping briefly to active mode to transmit data.



### 9.9 Memory

#### 9.9.1 Internal Memory

The CC3235x device within the CC3235MODx and CC3235MODAx modules includes on-chip SRAM to which application programs are downloaded and executed. The application developer must share the SRAM for code and data. The micro direct memory access ( $\mu$ DMA) controller can transfer data to and from SRAM and various peripherals. The CC3235x device ROM holds the rich set of peripheral drivers, which saves SRAM space. For more information on drivers, see the CC3235x API list.

#### 9.9.1.1 SRAM

The CC3235MODx and CC3235MODAx MCU family provides 256KB of on-chip SRAM. Internal RAM is capable of selective retention during LPDS mode. This internal SRAM is at offset 0x2000 0000 of the device memory map.

Use the  $\mu$ DMA controller to transfer data to and from the SRAM.

When the device enters low-power mode, the application developer can choose to retain a section of memory based on need. Retaining the memory during low-power mode provides a faster wakeup. The application developer can choose the amount of memory to retain in multiples of 64KB. For more information, see the API guide.

#### 9.9.1.2 ROM

The internal zero-wait-state ROM of the CC3235MODx and CC3235MODAx module is at address 0x0000 0000 of the device memory and is programmed with the following components:

- Bootloader
- Peripheral driver library (DriverLib) release for product-specific peripherals and interfaces

The bootloader is used as an initial program loader (when the serial flash memory is empty). The DriverLib software library of the CC3235MODx and CC3235MODAx MCU controls on-chip peripherals with a bootloader capability. The library performs peripheral initialization and control functions, with a choice of polled or interrupt-driven peripheral support. The DriverLib APIs in ROM can be called by applications to reduce flash memory requirements and free the flash memory to be used for other purposes.

#### 9.9.1.3 Flash Memory

The CC3235SF device within the CC3235MODSF and CC3235MODASF modules comes with an on-chip flash memory of 1MB that allows application code to execute in place while freeing SRAM exclusively for read-write data. The flash memory is used for code and constant data sections and is directly attached to the ICODE/ DCODE bus of the Arm Cortex-M4 core. A 128-bit-wide instruction prefetch buffer allows maintenance of maximum performance for linear code or loops that fit inside the buffer.

The flash memory is organized as 2-KB sectors that can be independently erased. Reads and writes can be performed at word (32-bit) level.

#### 9.9.1.4 Memory Map

 $\frac{1}{8}$  9-4 describes the various MCU peripherals and how they are mapped to the processor memory. For more information on peripherals, see the API document.

#### CC3235MODS, CC3235MODSF, CC3235MODAS, CC3235MODASF ZHCSKT8B - FEBRUARY 2020 - REVISED MAY 2021



| START ADDRESS | END ADDRESS | 表 9-4. Memory Map<br>DESCRIPTION                                           | COMMENT                        |
|---------------|-------------|----------------------------------------------------------------------------|--------------------------------|
| 0x0000 0000   | 0x0007 FFFF | On-chip ROM (bootloader + DriverLib)                                       |                                |
| 0x0100 0000   | 0x010F FFFF | On-chip flash (for user application code)                                  | SF devices only                |
| 0x2000 0000   | 0x2003 FFFF | Bit-banded on-chip SRAM                                                    |                                |
| 0x2200 0000   | 0x23FF FFFF | Bit-band alias of 0x2000 0000 to 0x200F FFFF                               |                                |
| 0x4000 0000   | 0x4000 0FFF | Watchdog timer A0                                                          |                                |
| 0x4000 4000   | 0x4000 4FFF | GPIO port A0                                                               |                                |
| 0x4000 5000   | 0x4000 5FFF | GPIO port A1                                                               |                                |
| 0x4000 6000   | 0x4000 6FFF | GPIO port A2                                                               |                                |
| 0x4000 7000   | 0x4000 7FFF | GPIO port A3                                                               |                                |
| 0x4000 C000   | 0x4000 CFFF | UART A0                                                                    |                                |
| 0x4000 D000   | 0x4000 DFFF | UART A1                                                                    |                                |
| 0x4002 0000   | 0x4000 07FF | I <sup>2</sup> C A0 (master)                                               |                                |
| 0x4002 4000   | 0x4002 4FFF | GPIO group 4                                                               |                                |
| 0x4002 0800   | 0x4002 0FFF | l <sup>2</sup> C A0 (slave)                                                |                                |
| 0x4003 0000   | 0x4003 0FFF | General-purpose timer A0                                                   |                                |
| 0x4003 1000   | 0x4003 1FFF | General-purpose timer A1                                                   |                                |
| 0x4003 2000   | 0x4003 2FFF | General-purpose timer A2                                                   |                                |
| 0x4003 3000   | 0x4003 3FFF | General-purpose timer A3                                                   |                                |
| 0x400F7000    | 0x400F 7FFF | Configuration registers                                                    |                                |
| 0x400F E000   | 0x400F EFFF | System control                                                             |                                |
| 0x400F F000   | 0x400F FFFF | µDMA                                                                       |                                |
| 0x4200 0000   | 0x43FF FFFF | Bit band alias of 0x4000 0000 to 0x400F FFFF                               |                                |
| 0x4401 0000   | 0x4401 0FFF | SDIO master                                                                |                                |
| 0x4401 8000   | 0x4401 8FFF | Camera Interface                                                           |                                |
| 0x4401 C000   | 0x4401 DFFF | McASP                                                                      |                                |
| 0x4402 0000   | 0x4402 0FFF | SSPI                                                                       | Used for external serial flash |
| 0x4402 1000   | 0x4402 1FFF | GSPI                                                                       | Used by application processo   |
| 0x4402 5000   | 0x4402 5FFF | MCU reset clock manager                                                    |                                |
| 0x4402 6000   | 0x4402 6FFF | MCU configuration space                                                    |                                |
| 0x4402 D000   | 0x4402 DFFF | Global power, reset, and clock manager (GPRCM)                             |                                |
| 0x4402 E000   | 0x4402 EFFF | MCU shared configuration                                                   |                                |
| 0x4402 E000   | 0x4402 FFFF | Hibernate configuration                                                    |                                |
| 0x4403 0000   | 0x4403 FFFF | Crypto range (includes apertures for all crypto-related blocks as follows) |                                |
| 0x4403 0000   | 0x4403 0FFF | DTHE registers and TCP checksum                                            |                                |
| 0x4403 5000   | 0x4403 5FFF | MD5/SHA                                                                    |                                |
| 0x4403 7000   | 0x4403 7FFF | AES                                                                        |                                |
| 0x4403 9000   | 0x4403 9FFF | DES                                                                        |                                |
| 0xE000 0000   | 0xE000 0FFF | Instrumentation trace Macrocell™                                           |                                |
| 0xE000 1000   | 0xE000 1FFF | Data watchpoint and trace (DWT)                                            |                                |
| 0xE000 2000   | 0xE000 2FFF | Flash patch and breakpoint (FPB)                                           |                                |
| 0xE000 E000   | 0xE000 EFFF | NVIC                                                                       |                                |
| 0xE004 0000   | 0xE004 0FFF | Trace port interface unit (TPIU)                                           |                                |
| 0xE004 1000   | 0xE004 1FFF | Reserved for embedded trace macrocell (ETM)                                |                                |
| 0xE004 2000   | 0xE00F FFFF | Reserved                                                                   |                                |



# 9.10 Restoring Factory Default Configuration

The module has an internal recovery mechanism that rolls back the file system to its predefined factory image or restoring the factory default parameters of the device. The factory image is kept in a separate sector on the sFLASH in a secure manner and cannot be accessed from the host processor. The following restore modes are supported:

- None—no factory restore settings
- Enable restore of factory default parameters
- Enable restore of factory image and factory default parameters

The restore process is performed by calling software APIs, or by pulling or forcing SOP[2:0] = 011 pins and toggling the nRESET pin from low to high.

The process is fail-safe and resumes operation if a power failure occurs before the restore is finished. The restore process typically takes about 8 seconds, depending on the attributes of the serial flash vendor.

### 9.11 Boot Modes

#### 9.11.1 Boot Mode List

The CC3235MODx and CC3235MODAx MCU implements a sense-on-power (SoP) scheme to determine the device operation mode.

SoP values are sensed from the module pin during power up. This encoding determines the boot flow. Before the device is taken out of reset, the SoP values are copied to a register and used to determine the device operation mode while powering up. These values determine the boot flow as well as the default mapping for some of the pins (JTAG, SWD, UART0).  $\frac{1}{2}$  9-5 lists the pull configurations.

All CC3235MODx and CC3235MODAx MCUs contain internal pulldown resistors on the SOP[2:0] lines. The application can use SOP2 for other functions after chip has powered up. However, to avoid spurious SOP values from being sensed at power up, TI strongly recommends using the SOP2 pin only for output signals. The SOP0 and SOP1 pins are multiplexed with the WLAN analog test pins and are not available for other functions.

| $\approx$ 9-5. CC3235MODX and CC3235MODAX Functional Configurations |          |          |          |               |                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------|----------|----------|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                | SOP[2]   | SOP[1]   | SOP[0]   | SoP MODE      | COMMENT                                                                                                                                                                                                                                                                                                                                           |
| UARTLOAD                                                            | Pullup   | Pulldown | Pulldown | LDfrUART      | Factory, lab flash, and SRAM loads<br>through the UART. The device waits<br>indefinitely for the UART to load code.<br>The SOP bits then must be toggled to<br>configure the device in functional mode.<br>Also puts JTAG in 4-wire mode.                                                                                                         |
| FUNCTIONAL_2WJ                                                      | Pulldown | Pulldown | Pullup   | Fn2WJ         | Functional development mode. In this mode, 2-pin SWD is available to the developer. TMS and TCK are available for debugger connection.                                                                                                                                                                                                            |
| FUNCTIONAL_4WJ                                                      | Pulldown | Pulldown | Pulldown | Fn4WJ         | Functional development mode. In this<br>mode, 4-pin JTAG is available to the<br>developer. TDI, TMS, TCK, and TDO are<br>available for debugger connection. The<br>default configuration for CC3235MODx<br>and CC3235MODAx MCUs.                                                                                                                  |
| UARTLOAD_FUNCTIONAL_4WJ                                             | Pulldown | Pullup   | Pulldown | LDfrUART_FnWJ | Supports flash and SRAM load through<br>UART and functional mode. The MCU<br>bootloader tries to detect a UART break<br>on UART receive line. If the break signal<br>is present, the device enters the<br>UARTLOAD mode, otherwise, the device<br>enters the functional mode. TDI, TMS,<br>TCK, and TDO are available for debugger<br>connection. |

#### 表 9-5. CC3235MODx and CC3235MODAx Functional Configurations

Copyright © 2021 Texas Instruments Incorporated



表 9-5. CC3235MODx and CC3235MODAx Functional Configurations (continued)

| NAME              | SOP[2]   | SOP[1] | SOP[0] | SoP MODE   | COMMENT                                                                                                      |
|-------------------|----------|--------|--------|------------|--------------------------------------------------------------------------------------------------------------|
| RET_FACTORY_IMAGE | Pulldown | Pullup | Pullup | RetFactDef | When module reset is toggled, the MCU bootloader kickstarts the procedure to restore factory default images. |

# 9.12 Hostless Mode

The SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> CC3235MODx or CC3235MODAx devices incorporate a scripting ability that enables offloading of simple tasks from the host processor. Using simple and conditional scripts, repetitive tasks can be handled internally, which allows the host processor to remain in a low-power state. In some cases where the scripter is being used to send packets, it reduces code footprint and memory consumption. The *if-this-then-that* style conditioning can include anything from GPIO toggling to transmitting packets.

The conditional scripting abilities can be divided into conditions and actions. The conditions define when to trigger actions. Only one action can be defined per condition, but multiple instances of the same condition may be used, so in effect multiple actions can be defined for a single condition. In total, 16 condition and action pairs can be defined. The conditions can be simple, or complex using sub-conditions (using a combinatorial AND condition between them). The actions are divided into two types, those that can occur during runtime and those that can occur only during the initialization phase.

The following actions can only be performed when triggered by the pre-initialization condition:

- · Set roles AP, station, P2P, and Tag modes
- Delete all stored profiles
- Set connection policy
- Hardware GPIO indication allows an I/O to be driven directly from the WLAN core hardware to indicate internal signaling

The following actions may be activated during runtime:

- Send transceiver packet
- Send UDP packet
- Send TCP packet
- Increment counter increments one of the user counters by 1
- Set counter allows setting a specific value to a counter
- Timer control
- Set GPIO allows GPIO output from the device using the internal networking core
- Enter Hibernate state

#### Note

Consider the following limitations:

- Timing cannot be ensured when using the network scripter because some variable latency will apply depending on the utilization of the networking core.
- The scripter is limited to 16 pairs of conditions and reactions.
- Both timers and counters are limited to 8 instances each. Timers are limited to a resolution of 1 second. Counters are 32 bits wide.
- Packet length is limited to the size of one packet and the number of possible packet tokens is limited to 8.



### 9.13 Device Certification and Qualification

The CC3235MODx and CC3235MODAx MCU from TI is certified for FCC, IC/ISED, ETSI/CE, Japan MIC, and SRRC. Moreover, the module is also Wi-Fi CERTIFIED<sup>™</sup> with the ability to request a certificate transfer for Wi-Fi Alliance<sup>®</sup> members. TI customers that build products based on the CC3235MODx or CC3235MODAx MCU from TI can save in testing cost and time per product family.

| Regulatory Body  | Specification                                        | ID (IF APPLICABLE)                                                                                                            |
|------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| FCC (USA)        | Part 15C + MPE FCC RF Exposure                       | Z64-CC3235MOD                                                                                                                 |
| IC/ISED (Canada) | RSS-102 (MPE) and RSS-247 (Wi-Fi)                    | 451I-CC3235MOD                                                                                                                |
|                  | EN300328 v2.2.1 (2.4GHz Wi-Fi)                       | —                                                                                                                             |
|                  | EN301893 v2.1.1 (5GHz Wi-Fi)                         | —                                                                                                                             |
|                  | EN62311:2008 (MPE)                                   | —                                                                                                                             |
| ETSI/CE (Europe) | EN301489-1 v2.2.1 (General EMC)                      | —                                                                                                                             |
|                  | EN301489-17 v3.2.0 (EMC)                             | —                                                                                                                             |
|                  | EN60950-1:2006/A11:2009/A1:2010/<br>A12:2011/A2:2013 | -                                                                                                                             |
| MIC (Japan)      | Article 49-20 of ORRE                                | 201-190033                                                                                                                    |
| SRRC (China)     | _                                                    | Please contact TI for more information on<br>using SRRC ID Certification: www.ti.com/tool/<br>SIMPLELINK-CC3XXX-CERTIFICATION |

#### 表 9-6. CC3235MODx and CC3235MODAx List of Certifications

#### 9.13.1 FCC Certification and Statement

#### CAUTION

#### FCC RF Radiation Exposure Statement:

This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. End users must follow the specific operating instructions for satisfying RF exposure limits. This transmitter must not be co-located or operating with any other antenna or transmitter.

The CC3235MODx and CC3235MODAx modules from TI are certified for the FCC as a single-modular transmitter. The modules are FCC-certified radio modules that carries a modular grant.

You are cautioned that changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- This device may not cause harmful interference.
- This device must accept any interference received, including interference that may cause undesired operation of the device.



#### 9.13.2 IC/ISED Certification and Statement

#### CAUTION

#### IC RF Radiation Exposure Statement:

To comply with IC RF exposure requirements, this device and its antenna must not be co-located or operating in conjunction with any other antenna or transmitter.

Pour se conformer aux exigences de conformité RF canadienne l'exposition, cet appareil et son antenne ne doivent pas étre co-localisés ou fonctionnant en conjonction avec une autre antenne ou transmetteur.

The CC3235MODx and CC3235MODAx modules from TI are certified for IC as a single-modular transmitter. The CC3235MODx and CC3235MODAx modules from TI meet IC modular approval and labeling requirements. The IC follows the same testing and rules as the FCC regarding certified modules in authorized equipment.

This device complies with Industry Canada licence-exempt RSS standards.

Operation is subject to the following two conditions:

- This device may not cause interference.
- This device must accept any interference, including interference that may cause undesired operation of the device.

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence.

L'exploitation est autorisée aux deux conditions suivantes:

- · L'appareil ne doit pas produire de brouillage
- L'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### 9.13.3 ETSI/CE Certification

The CC3235MODx and CC3235MODAx modules from TI are CE certified with certifications to the appropriate EU radio and EMC directives summarized in the Declaration of Conformity and evidenced by the CE mark. The modules are tested against the new Radio Equipment Directive (RE-D). See the full text of the EU Declaration of Conformity for the CC3235MODSM2MOB and CC3235MODSF12MOB devices.

#### 9.13.4 MIC Certification

The CC3235MODx and CC3235MODAx modules from TI are MIC certified against article 49-20 and the relevant articles of the Ordinance Regulating Radio Equipment.

Operation is subject to the following condition:

• The host system does not contain a wireless wide area network (WWAN) device.

This device operates in the W52 and W53 bands and is for indoor use only (except communication to high power radio).



# 9.14 Module Markings

图 9-3 and 图 9-4 show the markings for the SimpleLink<sup>™</sup> CC3235MODx module.



图 9-3. CC3235MODS Module Marking

图 9-4. CC3235MODSF Module Marking



图 9-6. CC3235MODASF Module Marking



表 9-7 lists the CC3235MODx and CC3235MODAx module markings.

| MARKING             | DESCRIPTION                         |  |
|---------------------|-------------------------------------|--|
| CC3235MODSM2MOB     | - Model                             |  |
| CC3235MODSF12MOB    |                                     |  |
| CC3235MODASM2MON    | Model                               |  |
| CC3235MODASF12MON   |                                     |  |
|                     | LTC (Lot Trace Code):               |  |
|                     | • Y = Year                          |  |
| YMWLLLC             | • M = Month                         |  |
|                     | WLLLC = Reserved for internal use   |  |
| Z64-CC3235MOD       | FCC ID: single modular FCC grant ID |  |
| 451I-CC3235MOD      | IC: single modular IC grant ID      |  |
|                     | MIC compliance mark                 |  |
| <b>R</b> 201-190033 | MIC ID: modular MIC grant ID        |  |
| CE                  | CE compliance mark                  |  |

表 9-7 Module Descriptions

# 9.15 End Product Labeling

These modules are designed to comply with the FCC single modular FCC grant, FCC ID: Z64-CC3235MOD. The host system using this module must display a visible label indicating the following text:

Contains FCC ID: Z64-CC3235MOD

These modules are designed to comply with the IC single modular FCC grant, IC: 451I-CC3235MOD. The host system using this module must display a visible label indicating the following text:

#### Contains IC: 451I-CC3235MOD

This module is designed to comply with the JP statement, 201-190033. The host system using this module must display a visible label indicating the following text:

Contains transmitter module with certificate number: 201-190033

### 9.16 Manual Information to the End User

The OEM integrator must be aware not to provide information to the end user regarding how to install or remove this RF module in the user' s manual of the end product which integrates this module.

The end user manual must include all required regulatory information and warnings as shown in this manual.



# 10 Applications, Implementation, and Layout

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1 Typical Application**

#### 10.1.1 BLE/2.4 GHz Radio Coexistence

The CC3235MODx and CC3235MODAx devices are designed to support BLE/2.4 GHz radio coexistence. Because WLAN is inherently more tolerant to time-domain disturbances, the coexistence mechanism gives priority to the Bluetooth<sup>®</sup> low energy entity over the WLAN. Bluetooth<sup>®</sup> low energy operates in the 2.4 GHz band, therefore the coexistence mechanism does not affect the 5 GHz band. The CC3235MODx and CC3235MODAx device can operate normally on the 5 GHz band, while the Bluetooth<sup>®</sup> low energy works on the 2.4 GHz band without mutual interference.

The following coexistence modes can be configured by the user:

- Off mode or intrinsic mode
  - No BLE/2.4 GHz radio coexistence, or no synchronization between WLAN and Bluetooth<sup>®</sup> low energy—in case Bluetooth<sup>®</sup> low energy exists in this mode, collisions can randomly occur.
- Time Division Multiplexing (TDM, Dual Antenna)
  - Dual-band Wi-Fi (see 🛽 10-1)

In this mode, the WLAN can operate on either a 2.4 or 5 GHz band and Bluetooth<sup>®</sup> low energy operates on the 2.4 GHz band.

10-1 shows the dual antenna implementation of a complete Bluetooth<sup>®</sup> low energy and WLAN coexistence network with the WLAN operating on either a 2.4- or a 5 GHz band. Note in this implementation a Coex switch is not required and only a single GPIO from the BLE device to the CC3235MOD device is needed. In addition, the CC3235MODx's antenna is external while the CC3235MODAx's antenna is integrated.



图 10-1. Dual-Antenna Coexistence Mode Block Diagram

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback 81



### 10.1.2 Antenna Selection (CC3235MODx only)

The CC3235MODx device is designed to also support antenna selection and is controlled from Image Creator. When enabled, there are 3 options possible options:

- ANT 1: When selected, the GPIOs that are defined for antenna selection with set the RF path for antenna 1.
- ANT 2: When selected, the GPIOs that are defined for antenna selection will set the RF path for antenna 2.
- Autoselect: When selected, during a scan and prior to connecting to an AP, CC3235MODx device will
  determine the best RF path and select the appropriate antenna <sup>13</sup> <sup>14</sup>. The result is the saved as port of the
  profile.

In 10-2 shows the antenna selection implementation for Wi-Fi, with BLE operating on it's own antenna. Note in this implementation, only a single GPIO from the BLE device to the CC3235MODx device is required. The Antenna switch <sup>15</sup> is controlled by 2 GPIO lines from the CC3235MODx device. <sup>††</sup> 7.3 lists which GPIOs can be used for Antenna Selection.



图 10-2. Coexistence Solution with Wi-Fi Antenna Selection and Dedicated BLE Antenna

<sup>&</sup>lt;sup>13</sup> When selecting Autoselect via the API, a reset is required in order for the CC3235MODx device to determine the best antenna for use.

<sup>&</sup>lt;sup>14</sup> Refer to the Uniflash with Image Creator User Guidefor more information.

<sup>&</sup>lt;sup>15</sup> The recommended Antenna switch is the Richwave RTC6608OSP.



#### 10.1.3 Typical Application Schematic (CC3235MODx)

图 10-3 shows the typical application schematic using the CC3235MODx module. See the full reference schematic for CC3235MODx.

Note that the CC3235MODx and CC3235MODAx modules share the same reference schematic. The difference between the two references is the antenna and its matching circuitry. The CC3235MODAx's pin 31 is not accessible to the designer because it is directly tied to the integrated antenna.

#### Note

The following guidelines are recommended for implementation of the RF design:

- Ensure an RF path is designed with an impedance of 50  $\,\Omega$
- Tuning of the antenna impedance *π* matching network is recommended after manufacturing of the PCB to account for PCB parasitics
- $\pi$  or L matching and tuning may be required between cascaded passive components on the RF path

#### CC3235MODS, CC3235MODSF, CC3235MODAS, CC3235MODASF ZHCSKT8B - FEBRUARY 2020 - REVISED MAY 2021





图 10-3. CC3235MODx Typical Application Schematic



表 10-1 provides the bill of materials for a typical application using the CC3235MODx module in 图 10-3.

For full operation reference design, see the CC3235MODAx SimpleLink<sup>™</sup> and Internet of Things Hardware Design Files.

|     | 表 10-1. Bill of Materials |                    |                   |                                      |                                                                                                                             |  |
|-----|---------------------------|--------------------|-------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| QTY | PART REFERENCE            | VALUE              | MANUFACTURER      | PART NUMBER                          | DESCRIPTION                                                                                                                 |  |
| 2   | C1, C2                    | 0.1 µF             | Murata            | GRM155R61A104KA01D                   | Capacitor, ceramic, 0.1 µF, 10 V, ±10%, X5R, 0402                                                                           |  |
| 1   | C3                        | 1 pF               | Murata            | GRM1555C1H1R0CA01D                   | Capacitor, ceramic, 1 pF, 50 V, ±5%, C0G/NP0, 0402                                                                          |  |
| 2   | C4, C5                    | 100 µF             | Murata            | LMK325ABJ107MMHT                     | Capacitor, ceramic, 100 µF, 10 V, ±20%, X5R, AEC-<br>Q200 Grade 3, 1210                                                     |  |
| 1   | E1                        | 2.4 GHz, 5 GHz Ant | Ethertronics      | M830520                              | Antenna Bluetooth WLAN Zigbee®                                                                                              |  |
| 1   | L1                        | 4.7 nH             | Murata            | LQG15HS4N7C02D                       | Inductor, Multilayer, Air Core, 4.7nH, 0.7 A, 0.16 $\Omega,$ SMD                                                            |  |
| 1   | R1                        | 10k                | Vishay-Dale       | CRCW040210K0JNED                     | RES, 10k, 5%, 0.063 W, AEC-Q200 Grade 0, 0402                                                                               |  |
| 1   | CC1                       | CC3235MODx         | Texas Instruments | CC3235MODSM2MOB/<br>CC3235MODSF12MOB | SimpleLink™ Wi-Fi <sup>®</sup> and Internet-of-Things Module<br>Solution, a Single-Chip Wireless Dual-Band MCU,<br>MOB0063A |  |

#### 10.1.4 Typical Application Schematic (CC3235MODAx)

图 10-4 shows the typical application schematic using the CC3235MODAx module. See the full reference schematic for CC3235MODAx.

#### CC3235MODS, CC3235MODSF, CC3235MODAS, CC3235MODASF ZHCSKT8B - FEBRUARY 2020 - REVISED MAY 2021

TEXAS INSTRUMENTS www.ti.com.cn



图 10-4. CC3235MODAx Typical Application Schematic



表 10-2 provides the bill of materials for a typical application using the CC3235MODAx module in 图 10-4.

For full operation reference design, see the CC3235MODAx SimpleLink<sup>™</sup> and Internet of Things Hardware Design Files.

| QTY | PART REFERENCE | VALUE       | MANUFACTURER      | PART NUMBER                            | DESCRIPTION                                                                                                                 |  |
|-----|----------------|-------------|-------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| 2   | C1, C2         | 0.1 µF      | Murata            | GRM155R61A104KA01D                     | Capacitor, ceramic, 0.1 µF, 10 V, ±10%, X5R, 0402                                                                           |  |
| 2   | C4, C5         | 100 µF      | Murata            | LMK325ABJ107MMHT                       | Capacitor, ceramic, 100 μF, 10 V, ±20%, X5R, AEC-<br>Q200 Grade 3, 1210                                                     |  |
| 1   | R1             | 10k         | Vishay-Dale       | CRCW040210K0JNED                       | RES, 10k, 5%, 0.063 W, AEC-Q200 Grade 0, 0402                                                                               |  |
| 1   | CC1            | CC3235MODAx | Texas Instruments | CC3235MODASM2MON/<br>CC3235MODASF12MON | SimpleLink™ Wi-Fi <sup>®</sup> and Internet-of-Things Module<br>Solution, a Single-Chip Wireless Dual-Band MCU,<br>MON0063A |  |

#### 表 10-2. Bill of Materials



# **10.2 Device Connection and Layout Fundamentals**

### 10.2.1 Power Supply Decoupling and Bulk Capacitors

Depending upon routing resistors and battery type, TI recommends adding two 100-µF ceramic capacitors to help provide the peak current drawn by the CC3235MODx and CC3235MODAx modules.

#### Note

The module enters a brown-out condition whenever the input voltage dips below  $V_{BROWN}$  (see 8-4 and 8-5). This condition must be considered during design of the power supply routing specifically if operating from a battery. For more details on brown-out consideration, see  $\ddagger 8.8$ .

#### 10.2.2 Reset

The module features an internal RC circuit to reset the device during power ON. The nRESET pin must be held below 0.6 V for at least 5 ms for the device to successfully reset.

#### 10.2.3 Unused Pins

All unused pins can be left unconnected without the concern of having leakage current.

# 10.3 PCB Layout Guidelines

This section details the PCB guidelines to speed up the PCB design using the CC3235MODx and CC3235MODAx. The integrator of theCC3235MODxandCC3235MODAx modules must comply with the PCB layout recommendations described in the following subsections to minimize the risk with regulatory certifications for the FCC, IC/ISED, ETSI/CE, MIC, and SRRC. Moreover, TI recommends customers follow the guidelines described in this section to achieve similar performance to that obtained with the TI reference design.

#### **10.3.1 General Layout Recommendations**

Ensure that the following general layout recommendations are followed:

- Have a solid ground plane and ground vias under the module for stable system and thermal dissipation.
- Do not run signal traces underneath the module on a layer where the module is mounted.

### 10.3.2 CC3235MODx RF Layout Recommendations

The RF section of this wireless module gets top priority in terms of layout. It is very important for the RF section to be laid out correctly to ensure optimum performance from the module. A poor layout can cause low-output power, EVM degradation, sensitivity degradation, and mask violations.

图 10-5 shows the RF placement and routing of the CC3235MODx module with external antenna.





图 10-5. RF Section Layout

Follow these RF layout recommendations for the CC3235MODx device:

- RF traces must have 50-  $\Omega$  impedance.
- RF trace bends must be made with gradual curves, and 90° bends must be avoided.
- RF traces must not have sharp corners.
- There must be no traces or ground under the antenna section.
- RF traces must have via stitching on the ground plane beside the RF trace on both sides.
- RF traces must be as short as possible. The antenna, RF traces, and the module must be on the edge of the PCB product in consideration of the product enclosure material and proximity.

Copyright  $\ensuremath{\textcircled{O}}$  2021 Texas Instruments Incorporated



For optimal RF performance, ensure the copper cut out on the top layer under the RF-BG pin (pin 31) is as shown in [X] 10-6.



Copyright © 2017, Texas Instruments Incorporated

图 10-6. Top Layer Copper Pullback on RF Pads



#### 10.3.2.1 Antenna Placement and Routing

The antenna is the element used to convert the guided waves on the PCB traces to the free space electromagnetic radiation. The placement and layout of the antenna are the keys to increased range and data rates.  $\gtrsim 10-3$  provides a summary of the recommended antennas to use with the CC3235MODx module.

| SR NO. | GUIDELINES                                                                                                                                                                                                                                                              |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | Place the antenna on an edge or corner of the PCB.                                                                                                                                                                                                                      |
| 2      | Ensure that no signals are routed across the antenna elements on all the layers of the PCB.                                                                                                                                                                             |
| 3      | Most antennas, including the chip antenna used on the LaunchPad <sup>™</sup> , require ground clearance on all the layers of the PCB. Ensure that the ground is cleared on inner layers as well.                                                                        |
| 4      | Ensure that there is provision to place matching components for the antenna. These must be tuned for best return loss when the complete board is assembled. Any plastics or casing must also be mounted while tuning the antenna because this can impact the impedance. |
| 5      | Ensure that the antenna impedance is 50 $\Omega$ because the module is rated to work only with a 50- $\Omega$ system.                                                                                                                                                   |
| 6      | In case of printed antenna, ensure that the simulation is performed with the solder mask in consideration.                                                                                                                                                              |
| 7      | Ensure that the antenna has a near omnidirectional pattern.                                                                                                                                                                                                             |
| 8      | The feed point of the antenna is required to be grounded. This is only for the antenna type used on the CC3235MODx Launchpad. See the specific antenna data sheets for the recommendations.                                                                             |

| 表 10-3. Antenna Guideline | 10-3. Antenna G | uidelines |
|---------------------------|-----------------|-----------|
|---------------------------|-----------------|-----------|

 $\frac{10-4}{1}$  lists the recommended antennas to use with the CC3235MODx module. Other antennas may be available for use with the CC3235MODx modules.

| 表 10-4. | Recommended | Components |  |
|---------|-------------|------------|--|
|---------|-------------|------------|--|

| CHOICE | PART NUMBER | MANUFACTURER | NOTES                                                         |
|--------|-------------|--------------|---------------------------------------------------------------|
| 1      | M830520     | Ethertronics | Can be placed on edge of the PCB and uses much less PCB space |



#### 10.3.2.2 Transmission Line Considerations

The RF signal from the module is routed to the antenna using a Coplanar Waveguide with ground (CPW-G) structure. CPW-G structure offers the maximum amount of isolation and the best possible shielding to the RF lines. In addition to the ground on the L1 layer, placing GND vias along the line also provides additional shielding.

- 图 10-7 shows a cross section of the coplanar waveguide with the critical dimensions.
- 图 10-8 shows the top view of the coplanar waveguide with GND and via stitching.



图 10-7. Coplanar Waveguide (Cross Section)



图 10-8. CPW With GND and Via Stitching (Top View)



The recommended values for the PCB are provided for 2-layer boards in  $\frac{10-5}{10}$  and 4-layer boards in  $\frac{10-6}{10}$ .

# 表 10-5. Recommended PCB Values for 2-Layer Board (L1 to L2 = 42.1 mils)

| PARAMETER           | VALUE | UNIT |
|---------------------|-------|------|
| W                   | 26    | mils |
| S                   | 5.5   | mils |
| Н                   | 42.1  | mils |
| Er (FR-4 substrate) | 4.2   | F/m  |

### 表 10-6. Recommended PCB Values for 4-Layer Board (L1 to L2 = 16 mils)

| PARAMETER           | VALUE | UNITS |
|---------------------|-------|-------|
| W                   | 21    | mils  |
| S                   | 10    | mils  |
| Н                   | 16    | mils  |
| Er (FR-4 substrate) | 4.5   | F/m   |



### 10.3.3 CC3235MODAx RF Layout Recommendations

Use the following guidelines to lay out the CC3235MODAx module with an integrated antenna, as shown in 🕅 10-9.

- The module must have an overhang of 1 mm from the PCB edge.
- The module must have a 6-mm clearance on all layers (no copper) to the left and right of the module placement.
- There must be at least one ground-reference plane under the module on the main PCB.



图 10-9. CC3235MODAx Layout Guidelines



# **11 Environmental Requirements and SMT Specifications**

# 11.1 PCB Bending

The PCB follows IPC-A-600J for PCB twist and warpage < 0.75% or 7.5 mil per inch.

# 11.2 Handling Environment

#### 11.2.1 Terminals

The product is mounted with motherboard through land-grid array (LGA). To prevent poor soldering, do not make skin contact with the LGA portion.

#### 11.2.2 Falling

The mounted components will be damaged if the product falls or is dropped. Such damage may cause the product to malfunction.

### 11.3 Storage Condition

#### 11.3.1 Moisture Barrier Bag Before Opened

A moisture barrier bag must be stored in a temperature of less than 30°C with humidity under 85% RH. The calculated shelf life for the dry-packed product will be 24 months from the date the bag is sealed.

#### 11.3.2 Moisture Barrier Bag Open

Humidity indicator cards must be blue, < 30%.

### 11.4 PCB Assembly Guide

The wireless MCU modules are packaged in a substrate base Leadless Quad Flatpack (QFM) package. Components were mounted onto the substrate with standard SMT process with the additional of a metal lid covering the top of the module. The module are designed with pull back leads for easy PCB layout and board mounting.

#### 11.4.1 PCB Land Pattern & Thermal Vias

We recommended a solder mask defined land pattern to provide a consistent soldering pad dimension in order to obtain better solder balancing and solder joint reliability. PCB land pattern are 1:1 to module soldering pad dimension. Thermal vias on PCB connected to other metal plane are for thermal dissipation purpose. It is critical to have sufficient thermal vias to avoid device thermal shutdown. Recommended vias size are 0.2mm and position not directly under solder paste to avoid solder dripping into the vias.

#### 11.4.2 SMT Assembly Recommendations

The module surface mount assembly operations include:

- Screen printing the solder paste on the PCB
- Monitor the solder paste volume (uniformity)
- Package placement using standard SMT placement equipment
- X-ray pre-reflow check paste bridging
- Reflow
- X-ray post-reflow check solder bridging and voids



#### 11.4.3 PCB Surface Finish Requirements

A uniform PCB plating thickness is key for high assembly yield. For an electroless nickel immersion gold finish, the gold thickness should range from 0.05  $\mu$ m to 0.20  $\mu$ m to avoid solder joint embrittlement. Using a PCB with Organic Solderability Preservative (OSP) coating finish is also recommended as an alternative to Ni-Au.

#### 11.4.4 Solder Stencil

Solder paste deposition using a stencil-printing process involves the transfer of the solder paste through predefined apertures with the application of pressure. Stencil parameters such as aperture area ratio and the fabrication process have a significant impact on paste deposition. Inspection of the stencil prior to placement of package is highly recommended to improve board assembly yields.

#### 11.4.5 Package Placement

Packages can be placed using standard pick and place equipment with an accuracy of ±0.05 mm. Component pick and place systems are composed of a vision system that recognizes and positions the component and a mechanical system that physically performs the pick and place operation. Two commonly used types of vision systems are:

- · A vision system that locates a package silhouette
- A vision system that locates individual pads on the interconnect pattern

The second type renders more accurate placements but tends to be more expensive and time consuming. Both methods are acceptable since the parts align due to a self-centering features fo the solder joint during solder reflow. It is recommended to release the package to 1 to 2 mils into the solder paste or with minimum force to avoid causing any possible damage to the thinner packages.

#### 11.4.6 Solder Joint Inspection

After surface mount assembly, transmission X-ray should be used for sample monitoring of the solder attachment process. This identifies defects such as solder bridging, shorts, opens, and voids. It is also recommended to use side view inspection in addition to X-rays to determine if there are "Hour Glass" shaped solder and package tilting existing. The "Hour Glass" solder shape is not a reliable joint. 90° mirror projection can be used for side view inspection.

#### 11.4.7 Rework and Replacement

TI recommends removal of modules by rework station applying a profile similar to the mounting process. Using a heat gun can sometimes cause damage to the module by overheating.

#### 11.4.8 Solder Joint Voiding

TI recommends to control solder joint voiding to be less than 30% (per IPC-7093). Solder joint voids could be reduced by baking of components and PCB, minimized solder paste exposure duration, and reflow profile optimization.

# 11.5 Baking Conditions

Products require baking before mounting if:

- Humidity indicator cards read > 30%
- Temp < 30°C, humidity < 70% RH, over 96 hours

Baking condition: 90°C, 12 to 24 hours

Baking times: 1 time



# **11.6 Soldering and Reflow Condition**

- Heating method: Conventional convection or IR convection
- Temperature measurement: Thermocouple d = 0.1 mm to 0.2 mm CA (K) or CC (T) at soldering portion or equivalent method
- Solder paste composition: SAC305
- Allowable reflow soldering times: 2 times based on the reflow soldering profile (see 图 11-1)
- Temperature profile: Reflow soldering will be done according to the temperature profile (see <u>8</u> 11-1)
- Peak temperature: 260°C



#### 图 11-1. Temperature Profile for Evaluation of Solder Heat Resistance of a Component (at Solder Joint)

#### 表 11-1. Temperature Profile

| Profile Elements                  | Convection or IR <sup>(1)</sup>      |
|-----------------------------------|--------------------------------------|
| Peak temperature range            | 235 to 240°C typical (260°C maximum) |
| Pre-heat / soaking (150 to 200°C) | 60 to 120 seconds                    |
| Time above melting point          | 60 to 90 seconds                     |
| Time with 5°C to peak             | 30 seconds maximum                   |
| Ramp up                           | < 3°C / second                       |
| Ramp down                         | < -6°C / second                      |

(1) For details, refer to the solder paste manufacturer's recommendation.

#### Note

TI does not recommend the use of conformal coating or similar material on the SimpleLink<sup>™</sup> module. This coating can lead to localized stress on the solder connections inside the module and impact the module reliability. Use caution during the module assembly process to the final PCB to avoid the presence of foreign material inside the module.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback 97

Product Folder Links: CC3235MODS CC3235MODSF CC3235MODAS CC3235MODASF



# 12 Device and Documentation Support

TI offers and extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed in this section.

#### 12.1 Development Tools and Software

For the most up to date list of Development Tools and Software, visit the CC3235MOD tools and software page. Or, click on the Alert me button in the top-right corner of the page, to stay informed of updates related to the CC3235MOD.

Pin Mux Tool The supported devices are: CC3200, CC3220x, and CC3235x.

> The Pin Mux Tool is a software tool that provides a graphical user interface (GUI) for configuring pin multiplexing settings, resolving conflicts and specifying I/O cell characteristics for MPUs from TI. Results are output as C header/code files that can be imported into software development kits (SDKs) or used to configure customers' custom software. Version 3 of the Pin Mux Tool adds the capability of automatically selecting a mux configuration that satisfies the entered requirements.

SimpleLink™ Wi-Fi<sup>®</sup> The supported devices are: CC3100, CC3200, CC3120R, CC3220x, CC3135, and Starter Pro CC3235x.

> The SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> Starter Pro mobile App is a new mobile application for SimpleLink<sup>™</sup> provisioning. The app goes along with the embedded provisioning library and example that runs on the device side (see SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> SDK plugin and TI SimpleLink ™ CC32XX Software Development Kit (SDK)). The new provisioning release is a TI recommendation for Wi-Fi<sup>®</sup> provisioning using SimpleLink ™ Wi-Fi<sup>®</sup> products. The provisioning release implements advanced AP mode and SmartConfig<sup>™</sup> technology provisioning with feedback and fallback options to ensure successful process has been accomplished. Customers can use both embedded library and the mobile library for integration to their end products.

SimpleLink™ CC32XX Software Development Kit (SDK)

The CC3235x devices are supported.

The SimpleLink<sup>™</sup> CC32XX SDK contains drivers for the CC3235 programmable MCU, more than 30 sample applications, and documentation needed to use the solution. It also contains the flash programmer, a command line tool for flashing software, configuring network and software parameters (SSID, access point channel, network profile, BS NIEW), system files, and user files (certificates, web pages, and more). This SDK can be used with TI's SimpleLink™ Wi-Fi<sup>®</sup> CC3235 LaunchPad™ development kits.

Uniflash Standalone The supported devices are: CC3120R, CC3220x, CC3135, and CC3235x. Flash Tool for TI Microcontrollers (MCU), CCS Uniflash is a standalone tool used to program on-chip flash memory on TI MCUs Sitara Processors & and on-board flash memory for Sitara™ processors. Uniflash has a GUI, command SimpleLink Devices line, and scripting interface. CCS Uniflash is available free of charge. SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> The supported devices are: CC3100, CC3200, CC3120R, CC3220, CC3135, and **Radio Testing Tool** CC3235x. The SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> Radio Testing Tool is a Windows-based software tool for RF

evaluation and testing of SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> CC3x20 and CC3x35 designs during development and certification. The tool enables low-level radio testing capabilities by manually setting the radio into transmit or receive modes. Using the tool requires familiarity and knowledge of radio circuit theory and radio test methods.



Created for the internet-of-things (IoT), the SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> CC31xx and CC32xx family of devices include on-chip Wi-Fi<sup>®</sup>, Internet, and robust security protocols with no prior Wi-Fi<sup>®</sup> experience needed for faster development. For more information on these devices, visit SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> family, Internet-on-a chip<sup>™</sup> solutions.

*UniFlash Standalone Flash Tool for TI Microcontrollers (MCU), Sitara™ Processors and SimpleLink™ Devices CCS UniFlash is a standalone tool used to program on-chip flash memory on TI MCUs and on-board flash memory for Sitara™ processors. UniFlash has a GUI, command line, and scripting interface. CCS UniFlash is available free of charge.* 

# 12.2 Firmware Updates

TI updates features in the service pack for this module with no published schedule. Due to the ongoing changes, TI recommends users have the latest service pack in their module for production.

To stay informed, sign up for updates using the SDK Alert me button in the top-right corner of the product page, or visit http://www.ti.com/tool/download/SIMPLELINK-CC32XX-SDK.

#### 12.3 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of the CC3235MODx and CC3235MODAx and support tools (see  $\boxtimes$  12-1).

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, *CC3235MODxandCC3235MODAx*). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices and tools (TMDS).

Device development evolutionary flow:

- **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow.
- **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications.

null Production version of the silicon die that is fully qualified.

Support tool development evolutionary flow:

**TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully-qualified development-support product.







For orderable part numbers of the CC3235MODx and CC3235MODAx devices in the QFM package type, see 13.2, see ti.com, or contact your TI sales representative.

### **12.4 Documentation Support**

To receive notification of documentation updates — including silicon errata — go to the CC3235MOD product folder on ti.com. In the upper-right corner, click on *Alert me* to receive a weekly digest of any product information that has changed. For change details, check the revision history of any revised document.

The current documentation that describes the processor, related peripherals, and other technical collateral is as follows.

#### **Application Reports**

| CC3135 and CC3235 SimpleLink™<br>Wi-Fi <sup>®</sup> Embedded Programming User<br>Guide                                              | CC3135 and CC3235 SimpleLink Wi-Fi Embedded Programming User Guide                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SimpleLink™ CC3135, CC3235 Wi-Fi <sup>®</sup><br>Internet-on-a chip™ Networking Sub-<br>System Power Management                     | This application report describes the best practices for power<br>management and extended battery life for embedded low-power Wi-Fi<br>devices such as the SimpleLink Wi-Fi Internet-on-a chip solution from<br>Texas Instruments.                                                                                                                                                                                                                         |
| SimpleLink <sup>™</sup> CC31xx, CC32xx Wi-Fi <sup>®</sup><br>Internet-on-a chip <sup>™</sup> Solution Built-In<br>Security Features | The SimpleLink Wi-Fi CC31xx and CC32xx Internet-on-a chip family of devices from Texas Instruments offer a wide range of built-in security features to help developers address a variety of security needs, which is achieved without any processing burden on the main microcontroller (MCU). This document describes these security-related features and provides recommendations for leveraging each in the context of practical system implementation. |
| SimpleLink™ CC3135, CC3235 Wi-Fi <sup>®</sup><br>and Internet-of-Things Over-the-Air<br>Update                                      | This document describes the OTA library for the SimpleLink Wi-Fi<br>CC3x35 family of devices from Texas Instruments and explains how to<br>prepare a new cloud-ready update to be downloaded by the OTA<br>library.                                                                                                                                                                                                                                        |
| SimpleLink <sup>™</sup> CC3135, CC3235 Wi-Fi <sup>®</sup><br>Internet-on-a chip <sup>™</sup> Solution Device<br>Provisioning        | This guide describes the provisioning process, which provides the SimpleLink Wi-Fi device with the information (network name, password, and so forth) needed to connect to a wireless network.                                                                                                                                                                                                                                                             |
| Transfer of TI's Wi-Fi <sup>®</sup> Alliance<br>Certifications to Products Based on<br>SimpleLink™                                  | This document explains how to employ the Wi-Fi® Alliance (WFA) derivative certification transfer policy to transfer a WFA certification, already obtained by Texas Instruments, to a system you have developed.                                                                                                                                                                                                                                            |
| Using Serial Flash on SimpleLink™<br>CC3135 and CC3235 Wi-Fi <sup>®</sup> and<br>Internet-of-Things Devices                         | This application note is divided into two parts. The first part provides important guidelines and best- practice design techniques to consider when choosing and embedding a serial Flash paired with the CC3135 and CC3235 (CC3x35) devices. The second part describes the file system, along with guidelines and considerations for system designers working with the CC3x35 devices.                                                                    |
|                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### More Literature

CC3235MODx SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> and Internet-of-Things Hardware Design Files CC3220MODAx SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> and Internet-of-Things Hardware Design Files CC3x35x SimpleLink<sup>™</sup> Wi-Fi<sup>®</sup> and Internet-of-Things Design Checklist

# **User's Guides**

CC3135 and CC3235 CC3135 and CC3235 SimpleLink Wi-Fi Embedded Programming User Guide SimpleLink™ Wi-Fi<sup>®</sup>

100 Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

Product Folder Links: CC3235MODS CC3235MODSF CC3235MODAS CC3235MODASF



Embedded Programming User Guide

*UniFlash SimpleLink*<sup>™</sup> This document describes the installation, operation, and usage of the SimpleLink CC31xx/32xx Wi-Fi<sup>®</sup> and IoC ImageCreator tool as part of the UniFlash. <sup>™</sup> Solution ImageCreator and Pro

#### CC3235MODS, CC3235MODSF, CC3235MODAS, CC3235MODASF ZHCSKT8B - FEBRUARY 2020 - REVISED MAY 2021



| SimpleLink <sup>™</sup> Wi-Fi <sup>®</sup> and<br>Internet-of-Things CC31xx<br>and CC32xx Network<br>Processor | This document provides software (SW) programmers with all of the required knowledge for working with the networking subsystem of the SimpleLink Wi-Fi devices. This guide provides basic guidelines for writing robust, optimized networking host applications, and describes the capabilities of the networking subsystem. The guide contains some example code snapshots, to give users an idea of how to work with the host driver. More comprehensive code examples can be found in the formal software development kit (SDK). This guide does not provide a detailed description of the host driver APIs.                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SimpleLink™ Wi-Fi <sup>®</sup> CC3135<br>and CC3235 Provisioning for<br>Mobile Applications                    | This guide describes TI's SimpleLink Wi-Fi provisioning solution for mobile applications, specifically on the usage of the Android <sup>™</sup> and IOS <sup>®</sup> building blocks for UI requirements, networking, and provisioning APIs required for building the mobile application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CC3235 SimpleLink™ Wi-Fi <sup>®</sup><br>and Internet of Things<br>Technical Reference Manual                  | This technical reference manual details the modules and peripherals of the CC3235 SimpleLink <sup>™</sup> Wi-Fi <sup>®</sup> MCU. Each description presents the module or peripheral in a general sense. Not all features and functions of all modules or peripherals may be present on all devices. Pin functions, internal signal connections, and operational parameters differ from device to device. The user should consult the device-specific data sheet for these details.                                                                                                                                                                                                                                                                                                                                                                                       |
| SimpleLink™ Wi-Fi <sup>®</sup> and<br>Internet-on-a chip™ CC3135<br>and CC3235 Solution Radio<br>Tool          | The Radio Tool serves as a control panel for direct access to the radio, and can<br>be used for both the radio frequency (RF) evaluation and for certification<br>purposes. This guide describes how to have the tool work seamlessly on Texas<br>Instruments evaluation platforms such as the BoosterPack <sup>™</sup> plus FTDI emulation<br>board for CC3235 devices, and the LaunchPad <sup>™</sup> for CC3235 devices.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CC3235MOD SimpleLink™<br>Wi-Fi <sup>®</sup> LaunchPad™<br>Development Kit                                      | The CC3235MOD SimpleLink LaunchPad <sup>™</sup> Development Kit<br>(LAUNCHCC3235MOD) is a low-cost evaluation platform for Arm <sup>®</sup> Cortex <sup>®</sup> -M4-<br>based MCUs. The LaunchPad design highlights the CC3235MOD Internet-on-a<br>chip <sup>™</sup> solution and Dual-Band Wi-Fi capabilities. The CC3235MOD LaunchPad<br>also features temperature and accelerometer sensors, programmable user<br>buttons, an RGB LED for custom applications, and onboard emulation for<br>debugging. The stackable headers of the CC3235MOD LaunchPad XL interface<br>demonstrate how easy it is to expand the functionality of the LaunchPad when<br>interfacing with other peripherals on many existing BoosterPack <sup>™</sup> Plug-in<br>Module add-on boards, such as graphical displays, audio codecs, antenna<br>selection, environmental sensing, and more. |

# 12.5 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

| PARTS        | PRODUCT FOLDER ORDER NOW TECHNICAL DOCUMENTS |            |            | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |
|--------------|----------------------------------------------|------------|------------|---------------------|------------------------|--|
| CC3235MODS   | Click here                                   | Click here | Click here | Click here          | Click here             |  |
| CC3235MODSF  | Click here                                   | Click here | Click here | Click here          | Click here             |  |
| CC3235MODAS  | Click here                                   | Click here | Click here | Click here          | Click here             |  |
| CC3235MODASF | Click here                                   | Click here | Click here | Click here          | Click here             |  |

| 表 12-' | 1. Related | Links |
|--------|------------|-------|
|--------|------------|-------|

# 12.6 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。



# 12.7 Trademarks

WPA<sup>™</sup>, WPA2<sup>™</sup>, WPA3<sup>™</sup>, Wi-Fi CERTIFIED<sup>™</sup> are trademarks of Wi-Fi Alliance. SimpleLink<sup>™</sup>, E2E<sup>™</sup>, BoosterPack<sup>™</sup>, LaunchPad<sup>™</sup>, Sitara<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. Macronix<sup>™</sup> is a trademark of Macronix International Co..

Macrocell<sup>™</sup> is a trademark of Kappa Global Inc.

Android<sup>™</sup> is a trademark of Google LLC.

Wi-Fi 联盟<sup>®</sup>, Wi-Fi<sup>®</sup>, Wi-Fi Direct<sup>®</sup>, and are registered trademarks of Wi-Fi Alliance.

<sup>®</sup>, Arm<sup>®</sup>, Cortex<sup>®</sup>, Thumb<sup>®</sup> are registered trademarks of Arm Limited.

Zigbee<sup>®</sup> is a registered trademark of Zigbee Alliance Inc.

IOS® is a registered trademark of Cisco.

所有商标均为其各自所有者的财产。

#### 12.8 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.9 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document.

# 13.1 Mechanical, Land, and Solder Paste Drawings

Note

The total height of the module is 2.4 mm.

The weight of the CC3235MODx module is 1.8 g typical.

The weight of the CC3235MODAx module is 1.8 g typical.

Note

- 1. All dimensions are in mm.
- 2. Solder mask should be the same or 5% larger than the dimension of the pad.
- 3. Solder paste must be the same as the pin for all peripheral pads. For ground pins, make the solder paste 20% smaller than the pad.

# 13.2 Package Option Addendum

The CC3235MODx is only offered in a 750-unit reel. The CC3235MODAx is only offered in a 700-unit reel.



#### 13.2.1 Packaging Information

| Orderable Device   | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>      | Lead/Ball<br>Finish | MSL, Peak Temp <sup>(3)</sup> | Op Temp (°C) | Device Marking <sup>(4) (5)</sup> |
|--------------------|-----------------------|-----------------|--------------------|------|----------------|------------------------------|---------------------|-------------------------------|--------------|-----------------------------------|
| CC3235MODSF12MOBR  | ACTIVE                | QFM             | MOB                | 63   | 750            | Green (RoHS<br>and no Sb/Br) | ENIG                | 3, 260°C                      | - 40 to 85   | CC3235MODSF12MOB                  |
| CC3235MODSM2MOBR   | ACTIVE                | QFM             | MOB                | 63   | 750            | Green (RoHS<br>and no Sb/Br) | ENIG                | 3, 260°C                      | - 40 to 85   | CC3235MODSM2MOB                   |
| CC3235MODASF12MONR | PREVIEW               | QFM             | MON                | 63   | 700            | Green (RoHS<br>and no Sb/Br) | ENIG                | 3, 260°C                      | - 40 to 85   | CC3235MODASF12MON                 |
| CC3235MODASM2MONR  | PREVIEW               | QFM             | MON                | 63   | 700            | Green (RoHS<br>and no Sb/Br) | ENIG                | 3, 260°C                      | - 40 to 85   | CC3235MODASM2MON                  |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (5) Multiple Device markings will be inside parentheses. Only on Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### 13.2.2 Tape and Reel Information





| D  | 330.0 max |
|----|-----------|
| Ν  | 101±1.0   |
| W1 | 44±2.0    |
| W2 | 45.8 max  |

Copyright © 2021 Texas Instruments Incorporated



So

W

P1

So

W

40.40 +/- 0.10

44.00 +/- 0.30

#### 13.2.3 CC3235MODx Tape Specifications



- 3. All dimensions meet EIA-481-E requirements.
- 4. Thickness: 0.2±0.05mm

#### 13.2.4 CC3235MODAx Tape Specifications



- 1. 10 sprocket hole pitch cumulative tolerance ±0.20.
- 2. Material: Polystyrene
- 3. All dimensions meet EIA-481-E requirements.
- 4. Thickness: 0.2±0.05mm

32.00 +/- 0.10

40.40 +/- 0.10

44.00 +/- 0.30

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改TI 针对TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司



# PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                                                             | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|-------------------------------------------------------------------------------------|---------|
| CC3235MODASF12MONR | ACTIVE        | QFM          | MON                | 63   | 700            | RoHS &<br>Non-Green | NIAU                                 | Level-3-260C-168 HR  | -40 to 85    | CC3235MODASF12MON<br>Z64-CC3235MOD<br>451I-CC3235MOD<br>201-190033<br>XXXXXXXXXX(M) | Samples |
| CC3235MODASM2MONR  | ACTIVE        | QFM          | MON                | 63   | 700            | RoHS &<br>Non-Green | NIAU                                 | Level-3-260C-168 HR  | -40 to 85    | CC3235MODASM2MON<br>Z64-CC3235MOD<br>451I-CC3235MOD<br>201-190033                   | Samples |
| CC3235MODSF12MOBR  | ACTIVE        | QFM          | MOB                | 63   | 750            | RoHS & Green        | NIAU                                 | Level-3-260C-168 HR  | -40 to 85    | CC3235MODSF12MOB<br>Z64-CC3235MOD<br>451I-CC3235MOD<br>201-190033                   | Samples |
| CC3235MODSM2MOBR   | ACTIVE        | QFM          | MOB                | 63   | 750            | RoHS & Green        | NIAU                                 | Level-3-260C-168 HR  | -40 to 85    | CC3235MODSM2MOB<br>Z64-CC3235MOD<br>451I-CC3235MOD<br>201-190033<br>E               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

# PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MON0063A**



# **PACKAGE OUTLINE**

# QFM - 2.4 mm max height

QUAD FLAT MODULE



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.



# **MON0063A**

# **EXAMPLE BOARD LAYOUT**

# QFM - 2.4 mm max height

QUAD FLAT MODULE



NOTES: (continued)

3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

4. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **MON0063A**

# **EXAMPLE STENCIL DESIGN**

# QFM - 2.4 mm max height

QUAD FLAT MODULE



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **MOB0063A**



# **PACKAGE OUTLINE**

# QFM - 2.4 mm max height

QUAD FLAT MODULE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# **MOB0063A**

# **EXAMPLE BOARD LAYOUT**

# QFM - 2.4 mm max height

QUAD FLAT MODULE



NOTES: (continued)

3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **MOB0063A**

# **EXAMPLE STENCIL DESIGN**

# QFM - 2.4 mm max height

QUAD FLAT MODULE



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for RF Microcontrollers - MCU category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

BCM20704UA1KFFB1G BCM20733A3KFB1G BCM20705B0KWFBG BCM20706UA1KFFB1G BCM20734UA1KFFB3G CY8C4128LQI-BL583 CY8C4128LQI-BL553 CYW20738A2KML3G CYW43012TC0KFFBH CYW43455XKUBGT CYW20732E CYW20702B0KWFBG CY8C6347BZI-BLD54 STA2051GO STM32WLE5CBU6 NCH-RSL15-512-101WC40-ABG CC2642R1FTWRGZRQ1 CYW43438KUBGT CYW88359CUBGT CYW20706UA2KFFB4GT CYW88335L2CUBGT PIC12LF1840T39AT-I/ST CC1352P74T0RGZR CC1311R31T0RGZR CYW88373CUBGT CC1312R74T0RGZR CC2652R74T0RGZR CC1311R31T0RKPR CC430F6126IRGCR CY8C4127LQI-BL473 CC1310F128RSMR CC1310F32RGZR CC1310F32RSMR CC2650F128RHBR CY8C4127LQI-BL453 ATA8743C-PXQW-1 STM32W108HBU61TR CC2640R2FRHBT ATMEGA64RFR2-ZF CC3120MODRNMMOBR CC3220MODASF12MONR CC2640R2FTWRGZRQ1 CYW20704UA2KFFB1G CC430F6147IRGCR CYW20734UA1KFFB3G CC3220MODASF12MONR CYW20707UA1KFFB1G CYW20706UA1KFFB1G CYW20706UA1KFFB4G CC2640R2FYFVR