The 'FCT245T devices contain eight noninverting bidirectional buffers with 3 -state outputs and are intended for bus-oriented applications.
The transmit/receive ( $T / \bar{R}$ ) input determines the direction of data flow through these bidirectional transceivers. Transmit (active high) enables data from A ports to B ports. The output enable ( $\overline{\mathrm{OE}})$, when high, disables both the $A$ and $B$ ports by putting them in the high-impedance state.

These devices are fully specified for partial-power-down applications using $\mathrm{I}_{\text {off. }}$. The $\mathrm{I}_{\text {off }}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

ORDERING INFORMATION

| $\mathrm{T}_{\mathrm{A}}$ | PACKAGE $\dagger$ |  | SPEED (ns) | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | QSOP - Q | Tape and reel | 3.8 | CY74FCT245DTQCT | FCT245D |
|  | QSOP - Q | Tape and reel | 4.1 | CY74FCT245CTQCT | FCT245C |
|  | SOIC - SO | Tube | 4.1 | CY74FCT245CTSOC | FCT245C |
|  |  | Tape and reel | 4.1 | CY74FCT245CTSOCT |  |
|  | DIP - P | Tube | 4.6 | CY74FCT245ATPC | CY74FCT245ATPC |
|  | QSOP - Q | Tape and reel | 4.6 | CY74FCT245ATQCT | FCT245A |
|  | SOIC - SO | Tube | 4.6 | CY74FCT245ATSOC | FCT245A |
|  |  | Tape and reel | 4.6 | CY74FCT245ATSOCT |  |
|  | QSOP - Q | Tape and reel | 7 | CY74FCT245TQCT | FCT245 |
|  | SOIC - SO | Tube | 7 | CY74FCT245TSOC | FCT245 |
|  |  | Tape and reel | 7 | CY74FCT245TSOCT |  |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | CDIP - D | Tube | 4.5 | CY54FCT245CTDMB |  |
|  | LCC - L | Tube | 4.5 | CY54FCT245CTLMB |  |
|  | CDIP - D | Tube | 4.9 | CY54FCT245ATDMB |  |
|  | LCC - L | Tube | 4.9 | CY54FCT245ATLMB |  |
|  | CDIP - D | Tube | 7.5 | CY54FCT245TDMB |  |
|  | LCC - L | Tube | 7.5 | CY54FCT245TLMB |  |

$\dagger$ Package drawings, standard packing quantities, thermal data, symbolization, and PCBdesign guidelines are available at www.ti.com/sc/package.

FUNCTION TABLE

| INPUTS |  | OPERATION |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | $\mathrm{T} / \overline{\mathbf{R}}$ |  |
| L | L | B data to bus A |
| L | H | A data to bus B |
| $H$ | X | $Z$ |

$\mathrm{H}=$ High logic level, $\mathrm{L}=$ Low logic level, X = Don't care, Z = High-impedance state

## logic diagram (positive logic)



To Seven Other Channels

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage range to ground potential | -0.5 V to 7 V |
| :---: | :---: |
| DC input voltage range | -0.5 V to 7 V |
| DC output voltage range | -0.5 V to 7 V |
| DC output current (maximum sink current/pin) | 120 mA |
| Package thermal impedance, $\theta_{\text {JA }}$ (see Note 1): P package | $69^{\circ} \mathrm{C} / \mathrm{W}$ |
| Q package | $68^{\circ} \mathrm{C} / \mathrm{W}$ |
| SO package | $58^{\circ} \mathrm{C} / \mathrm{W}$ |
| Ambient temperature range with power applied, $\mathrm{T}_{\mathrm{A}}$ | $-65^{\circ} \mathrm{C}$ to $135^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is notimplied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.
recommended operating conditions (see Note 2)

|  |  | CY54FCT245T |  |  | CY74FCT245T <br> CY74FCT245AT <br> CY74FCT245CT <br> CY74FCT245DT |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2 |  |  | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 |  |  | 0.8 | V |
| ${ }^{\mathrm{IOH}}$ | High-level output current |  |  | -12 |  |  | -32 | mA |
| IOL | Low-level output current |  |  | 48 |  |  | 64 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature | -55 |  | 125 | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTE 2: All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

$\dagger$ Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ Not more than one output should be shorted at a time. Duration of shortshould not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, IOS tests should be performed last.
§ Per TTL-driven input ( $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$ ); all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND
IT This parameter is derived for use in total power-supply calculations.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued)

| PARAMETER | TEST CONDITIONS |  |  | CY54FCT245T |  |  | CY74FCT245T |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYPt | MAX | MIN | TYP† | MAX |  |
| $1 C^{\#}$ | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},$ <br> Outputs open, <br> $\mathrm{T} / \overline{\mathrm{R}}$ or $\overline{\mathrm{OE}}=\mathrm{GND}$ | One bit switching at $f_{1}=10 \mathrm{MHz}$ | $\begin{aligned} & V_{I N} \leq 0.2 \mathrm{~V} \text { or } \\ & V_{I N} \geq V_{C C}-0.2 \mathrm{~V} \end{aligned}$ |  | 0.7 | 1.4 |  |  |  | mA |
|  |  | at $50 \%$ duty cycle | $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$ or GND |  | 1.2 | 3.4 |  |  |  |  |
|  |  | Eight bits switching at $f_{1}=2.5 \mathrm{MHz}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \end{aligned}$ |  | 1.3 | 2.611 |  |  |  |  |
|  |  | at $50 \%$ duty cycle | $\mathrm{V}_{\text {IN }}=3.4 \mathrm{~V}$ or GND |  | 3.3 | 10.6II |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, <br> Outputs open, <br> $\mathrm{T} / \overline{\mathrm{R}}$ or $\overline{\mathrm{OE}}=\mathrm{GND}$ | One bit switching at $\mathrm{f}_{1}=10 \mathrm{MHz}$ at $50 \%$ duty cycle | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \end{aligned}$ |  |  |  |  | 0.7 | 1.4 |  |
|  |  |  | $\mathrm{V}_{\text {IN }}=3.4 \mathrm{~V}$ or GND |  |  |  |  | 1.2 | 3.4 |  |
|  |  | Eight bits switching at $\mathrm{f}_{1}=2.5 \mathrm{MHz}$ at $50 \%$ duty cycle | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \end{aligned}$ |  |  |  |  | 1.3 | 2.611 |  |
|  |  |  | $\mathrm{V}_{\text {IN }}=3.4 \mathrm{~V}$ or GND |  |  |  |  | 3.3 | 10.6\|l |  |
| $\mathrm{C}_{\mathrm{i}}$ |  |  |  |  | 5 | 10 |  | 5 | 10 | pF |
| $\mathrm{C}_{0}$ |  |  |  |  | 9 | 12 |  | 9 | 12 | pF |

[^0]switching characteristics over operating free-air temperature range (see Figure 1)

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \end{gathered}$ | CY54FCT245T |  | CY54FCT245AT |  | CY54FCT245CT |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| tPLH | A or B | B or A | 1.5 | 7.5 | 1.5 | 4.9 | 1.5 | 4.5 | ns |
| tPHL |  |  | 1.5 | 7.5 | 1.5 | 4.9 | 1.5 | 4.5 |  |
| tPZH | $\overline{\mathrm{OE}}$ or $\mathrm{T} / \overline{\mathrm{R}}$ | A or B | 1.5 | 10 | 1.5 | 6.5 | 1.5 | 6.2 | ns |
| tPZL |  |  | 1.5 | 10 | 1.5 | 6.5 | 1.5 | 6.2 |  |
| tPHZ | $\overline{\mathrm{OE}}$ or $\mathrm{T} / \overline{\mathrm{R}}$ | $A$ or B | 1.5 | 10 | 1.5 | 6 | 1.5 | 5.2 | ns |
| tplZ |  |  | 1.5 | 10 | 1.5 | 6 | 1.5 | 5.2 |  |

switching characteristics over operating free-air temperature range (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | CY74FCT245T |  | CY74FCT245AT |  | CY74FCT245CT |  | CY74FCT245DT |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| tPLH | A or B | B or A | 1.5 | 7 | 1.5 | 4.6 | 1.5 | 4.1 | 1.5 | 3.8 | ns |
| tPHL |  |  | 1.5 | 7 | 1.5 | 4.6 | 1.5 | 4.1 | 1.5 | 3.8 |  |
| tPZH | $\overline{\mathrm{OE}}$ or $\mathrm{T} / \overline{\mathrm{R}}$ | A or B | 1.5 | 9.5 | 1.5 | 6.2 | 1.5 | 5.8 | 1.5 | 5 | ns |
| tPZL |  |  | 1.5 | 9.5 | 1.5 | 6.2 | 1.5 | 5.8 | 1.5 | 5 |  |
| tPHZ | $\overline{\mathrm{OE}}$ or $\mathrm{T} / \overline{\mathrm{R}}$ | A or B | 1.5 | 7.5 | 1.5 | 5 | 1.5 | 4.8 | 1.5 | 4.3 | ns |
| tPLZ |  |  | 1.5 | 7.5 | 1.5 | 5 | 1.5 | 4.8 | 1.5 | 4.3 |  |

## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR TOTEM-POLE OUTPUTS


| TEST | S1 |
| :---: | :---: |
| $\mathrm{t}^{\mathrm{PLH}} / \mathrm{tPHL}$ | Open |
| $\mathrm{t}^{\mathrm{t} L Z} / \mathrm{tPZL}$ | 7 V |
| $\mathrm{t}_{\mathrm{PHZ}} / \mathrm{tPZH}$ | Open |



VOLTAGE WAVEFORMS
PULSE DURATION



VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING

NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5962-9221401M2A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS \& Green | SNPB | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 5962- } \\ & 9221401 \mathrm{M} 2 \mathrm{~A} \\ & \text { CY54FCT } \\ & \text { 245TLMB } \end{aligned}$ | Samples |
| 5962-9221401MRA | ACTIVE | CDIP | J | 20 | 1 | Non-RoHS \& Green | SNPB | N/A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 5962-9221401MR } \\ & \text { A } \end{aligned}$ | Samples |
| 5962-9221403M2A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS \& Green | SNPB | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 5962- } \\ & 9221403 \mathrm{M} 2 \mathrm{~A} \end{aligned}$ | Samples |
| 5962-9221403MRA | ACTIVE | CDIP | J | 20 | 1 | Non-RoHS \& Green | SNPB | N/ A for Pkg Type | -55 to 125 | 5962-9221403MR <br> A <br> CY54FCT245ATDM <br> B | Samples |
| 5962-9221405M2A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS \& Green | SNPB | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 5962- } \\ & \text { 9221405M2A } \\ & \text { CY54FCT } \\ & \text { 245CTLMB } \\ & \hline \end{aligned}$ | Samples |
| 5962-9221405MRA | ACTIVE | CDIP | J | 20 | 1 | Non-RoHS \& Green | SNPB | N/ A for Pkg Type | -55 to 125 | $\begin{aligned} & \text { 5962-9221405MR } \\ & \text { A } \end{aligned}$ | Samples |
| CY54FCT245ATDMB | ACTIVE | CDIP | J | 20 | 1 | Non-RoHS \& Green | SNPB | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & 5962-9221403 M R \\ & \text { A } \\ & \text { CY54FCT245ATDM } \\ & \text { B } \\ & \hline \end{aligned}$ | Samples |
| CY54FCT245CTLMB | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS \& Green | SNPB | N/ A for Pkg Type | -55 to 125 | $\begin{aligned} & 5962- \\ & 9221405 M 2 A \\ & \text { CY54FCT } \\ & \text { 245CTLMB } \end{aligned}$ | Samples |
| CY54FCT245TLMB | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS \& Green | SNPB | N / A for Pkg Type | -55 to 125 | $\begin{aligned} & 5962- \\ & 9221401 \mathrm{M} 2 \mathrm{~A} \\ & \text { CY54FCT } \\ & \text { 245TLMB } \\ & \hline \end{aligned}$ | Samples |
| CY74FCT245ATPC | ACTIVE | PDIP | N | 20 | 20 |  <br> Non-Green | NIPDAU | N/ A for Pkg Type | -40 to 85 | CY74FCT245ATPC | Samples |
| CY74FCT245ATQCT | ACTIVE | SSOP | DBQ | 20 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | FCT245A | Samples |
| CY74FCT245ATSOC | ACTIVE | SOIC | DW | 20 | 25 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | FCT245A | Samples |


| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CY74FCT245ATSOCT | ACTIVE | SOIC | DW | 20 | 2000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | FCT245A | Samples |
| CY74FCT245CTQCT | ACTIVE | SSOP | DBQ | 20 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | FCT245C | Samples |
| CY74FCT245CTSOC | ACTIVE | SOIC | DW | 20 | 25 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | FCT245C | Samples |
| CY74FCT245TQCT | ACTIVE | SSOP | DBQ | 20 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | FCT245 | Samples |
| CY74FCT245TSOC | ACTIVE | SOIC | DW | 20 | 25 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | FCT245 | Samples |
| CY74FCT245TSOCT | ACTIVE | SOIC | DW | 20 | 2000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | FCT245 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CY74FCT245ATQCT | SSOP | DBQ | 20 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| CY74FCT245ATSOCT | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 |
| CY74FCT245CTQCT | SSOP | DBQ | 20 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| CY74FCT245TQCT | SSOP | DBQ | 20 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| CY74FCT245TSOCT | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CY74FCT245ATQCT | SSOP | DBQ | 20 | 2500 | 356.0 | 356.0 | 35.0 |
| CY74FCT245ATSOCT | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 |
| CY74FCT245CTQCT | SSOP | DBQ | 20 | 2500 | 356.0 | 356.0 | 35.0 |
| CY74FCT245TQCT | SSOP | DBQ | 20 | 2500 | 356.0 | 356.0 | 35.0 |
| CY74FCT245TSOCT | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 |

## TUBE



B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | $\mathbf{L}(\mathbf{m m})$ | $\mathbf{W}(\mathbf{m m})$ | $\mathbf{T}(\boldsymbol{\mu m})$ | $\mathbf{B}(\mathbf{m m})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $5962-9221401 M 2 A$ | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA |
| $5962-9221403 M 2 A$ | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA |
| 5962-9221405M2A | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA |
| CY54FCT245CTLMB | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA |
| CY54FCT245TLMB | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA |
| CY74FCT245ATPC | N | PDIP | 20 | 20 | 506 | 13.97 | 11230 | 4.32 |
| CY74FCT245ATSOC | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 |
| CY74FCT245CTSOC | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 |
| CY74FCT245TSOC | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 |

DBQ (R-PDSO-G20) PLASTIC SMALL-OUTLINE PACKAGE


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$ per side.
D. Falls within JEDEC MO-137 variation AD.


| DIM PINS ** | 14 | 16 | 18 | 20 |
| :---: | :---: | :---: | :---: | :---: |
| A | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC |
| B MAX | 0.785 <br> $(19,94)$ | .840 <br> $(21,34)$ | 0.960 <br> $(24,38)$ | 1.060 <br> $(26,92)$ |
| B MIN | - | - | - | - |
| C MAX | 0.300 <br> $(7,62)$ | 0.300 <br> $(7,62)$ | 0.310 <br> $(7,87)$ | 0.300 <br> $(7,62)$ |
| C MIN | 0.245 <br> $(6,22)$ | 0.245 <br> $(6,22)$ | 0.220 <br> $(5,59)$ | 0.245 <br> $(6,22)$ |



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

N (R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE
16 PINS SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C) Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

D The 20 pin end lead shoulder width is a vendor option, either half or full width.


NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side
5. Reference JEDEC registration MS-013.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

SCALE:6X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Bus Transceivers category:
Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :
74LS645N 5962-8968201LA AMIS-49200-XTP GTL2014PWZ SN74LXC1T45QDRYRQ1 74LVC8T245BQ-Q100J
MC74LCX245MNTWG TC7WPB8306L8X,LF(S MM74HC245AMTCX 74LVCH32245ABFG 5962-9221405M2A 74ALVC16245MTDX
74FCT3245AQG 74LCXR162245MTX 74VCX164245MTDX 74VHC245MX 74AVC4TD245BQ,115 FXL2TD245L10X
74LVC1T45GM, 115 TC74AC245P(F) SNJ54LVTH245AFK SNJ54LS245FK 74LVT245BBT20-13 74LVC1T45GW. 125
74LVC2T45DC. 125 74LVC1T45GS,132 SN74ABT646PWR 74FCT163245CPVG8 SN74ABT646ADBR SN74ALB16245DGGR 74FCT16245ATPVG8 74LVCH1T45GS,132 SN74ALS641ADWR 74HC245BQ-Q100X CD74HCT646M96 74AVC8T245BQ-Q100J 74LVC2T45GS,115 74LVT245BBQ,115 SN74LS243DR CY74FCT245CTQCT 74HCT245BQ-Q100X SN74LVCZ16245ADLR 74FCT245ATQG8 CY74FCT16245TPVCT 74AHCT245PW. 118 74LV245DB. 118 74LVC8T245PW.118 74LVC2245APW. 112 74LVC245ADB. 112 SN75138NSR


[^0]:    $\dagger$ Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    \# $I_{C} \quad=I_{C C}+\Delta I_{C C} \times D_{H} \times N_{T}+I_{C C D}\left(f_{0} / 2+f_{1} \times N_{1}\right)$
    Where:
    IC = Total supply current
    ICC = Power-supply current with CMOS input levels
    $\Delta_{\mathrm{I}} \mathrm{CC}=$ Power-supply current for a TTL high input ( V IN $=3.4 \mathrm{~V}$ )
    $\mathrm{D}_{\mathrm{H}}=$ Duty cycle for TTL inputs high
    $N_{T}=$ Number of TTL inputs at $D_{H}$
    ${ }^{\text {I CCD }}=$ Dynamic current caused by an input transition pair (HLH or LHL)
    $\mathrm{f}_{0}=$ Clock frequency for registered devices, otherwise zero
    $\mathrm{f}_{1}=$ Input signal frequency
    $N_{1}=$ Number of inputs changing at $f_{1}$
    All currents are in milliamperes and all frequencies are in megahertz.
    || Values for these conditions are examples of the ICC formula.

