









ISO1640, ISO1641 ZHCSMV7B - FEBRUARY 2020 -**REVISED MAY 2021** 

# 具有增强 EMC 和 GPIO 的 ISO164x 热插拔双向 I2C 隔离器

### 1 特性

- 可靠的隔离式双向 I2C 兼容型通信
  - ISO1640:隔离式双向 SDA 和 SCL 通信
  - ISO1641: 双向 SDA 和单向 SCL 通信
  - 热插拔 SDA 和 SCL
- 双向数据传输运行频率高达 1.7MHz
- 具有增强 EMC 且稳健可靠的隔离栅:
  - 在 450V<sub>RMS</sub> 工作电压下在 (D-8) 和 1500V<sub>RMS</sub> 工作电压 (DW-16) 下预计使用寿命会超过 100
  - 隔离等级达到 5000V<sub>RMS</sub>
  - 浪涌能力高达 10kV (增强型)
  - CMTI 典型值为 ±100kV/μs
  - 在整个隔离栅提供 ±8kV IEC-ESD 61000-4-2 接 触放电保护
  - 在 SCL2 和 SDA2 (2 侧 ) 上的同一侧具有 ±8kV IEC-ESD 未上电接触放电
- 电源电压范围: 3V 至 5.5V (1 侧); 2.25V 至 5.5V(2侧)
- 开漏输出为 3.5mA(1侧),而灌电流为 50mA(2
- 最大容性负载:80pF(1侧)和400pF(2侧)
- 16-SOIC (DW-16) 和 8-SOIC (D-8) 封装选项
- -40°C 至 +125°C 工作温度
- 安全相关认证(计划):
  - UL 1577 组件认证计划
  - DIN VDE V 0884-11
  - IEC 62368-1、IEC 61010-1、IEC 60601-1 和 GB4943.1-2011 认证

#### 2 应用

- 隔离式 I<sup>2</sup>C 总线
- 系统管理总线 (SMBus) 和电源管理总线 (PMBus)
- 以太网供电 (PoE)
- 电机控制系统
- 电池管理

### 3 说明

、ISO1640 和 ISO1641 (ISO164x) 器件均为低功耗双 向热插拔隔离器,低功耗双向热插拔隔离器,兼容 I<sup>2</sup>C 接口。ISO164x 符合 UL 1577 标准,采用 16-DW 封 装时支持 5000V<sub>RMS</sub> 隔离等级,而采用 8-D 封装时支 持 3000 V<sub>RMS</sub> 隔离等级。该低辐射器件的每条隔离通 道都具有通过双电容二氧化硅 (SiO2) 绝缘栅实现隔离 的逻辑输入和开漏输出。该系列包含的基础和增强型隔 离等级器件已通过 VDE、UL、CSA、TUV 和 CQC 认 证。The ISO1640 具有两条隔离式双向通道,分别应 用于时钟和数据线,而 ISO1641 具有一条双向数据通 道和一条单向时钟通道。ISO164x 系列集成了支持双 向通道所需的逻辑,与基于光耦合器的解决方案相比, 设计更加简化,尺寸更小。

### 器件信息(1)

| 器件型号                   | 封装        | 封装尺寸(标称值)        |  |  |  |  |
|------------------------|-----------|------------------|--|--|--|--|
| ISO1640BD<br>ISO1641BD | SOIC (8)  | 4.90mm × 3.91mm  |  |  |  |  |
| ISO1640DW              | SOIC (16) | 10.30mm x 7.50mm |  |  |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附

#### 隔离选项

| Third A.S. |                                              |                                                |  |  |  |  |  |
|------------|----------------------------------------------|------------------------------------------------|--|--|--|--|--|
| 器件型号       | ISO164xBD                                    | ISO164xDW                                      |  |  |  |  |  |
| 保护级别       | 基础版                                          | 加强版                                            |  |  |  |  |  |
| 浪涌测试电压     | 6500 V <sub>PK</sub>                         | 10000V <sub>PK</sub>                           |  |  |  |  |  |
| 隔离额定值      | 3000 V <sub>RMS</sub>                        | 5000V <sub>RMS</sub>                           |  |  |  |  |  |
| 工作电压       | 450 V <sub>RMS</sub> /637<br>V <sub>PK</sub> | 1500 V <sub>RMS</sub> /2121<br>V <sub>PK</sub> |  |  |  |  |  |



简化的隔离式双向数据通道原理图



### **Table of Contents**

| 1 特性                                           | 1 | 8 Detailed Description                  | 24              |
|------------------------------------------------|---|-----------------------------------------|-----------------|
|                                                |   | 8.1 Overview                            |                 |
| - <u>一,                                   </u> |   | 8.2 Functional Block Diagrams           | 24              |
| 4 Revision History                             |   | 8.3 Feature Description                 | <mark>25</mark> |
| 5 Pin Configuration and Functions              |   | 8.4 Isolator Functional Principle       | 26              |
| 6 Specifications                               |   | 8.5 Device Functional Modes             | <mark>27</mark> |
| 6.1 Absolute Maximum Ratings                   |   | 9 Application and Implementation        | 28              |
| 6.2 ESD Ratings                                |   | 9.1 Application Information             | 28              |
| 6.3 Recommended Operating Conditions           |   | 9.2 Typical Application                 | 29              |
| 6.4 Thermal Information                        |   | 9.3 Insulation Lifetime                 | 32              |
| 6.5 Power Ratings                              |   | 10 Power Supply Recommendations         | 34              |
| 6.6 Insulation Specifications                  |   | 11 Layout                               | 35              |
| 6.7 Safety-Related Certifications              |   | 11.1 Layout Guidelines                  | 35              |
| 6.8 Safety Limiting Values                     |   | 11.2 Layout Example                     | 35              |
| 6.9 Electrical Characteristics                 |   | 12 Device and Documentation Support     | <mark>36</mark> |
| 6.10 Supply Current Characteristics            |   | 12.1 Documentation Support              | 36              |
| 6.11 Timing Requirements                       |   | 12.2 接收文档更新通知                           | 36              |
| 6.12 I2C Switching Characteristics             |   | 12.3 支持资源                               | 36              |
| 6.13 GPIO Switching Characteristics            |   | 12.4 Trademarks                         |                 |
| 6.14 Insulation Characteristics Curves         |   | 12.5 静电放电警告                             |                 |
| 6.15 Typical Characteristics                   |   | 12.6 术语表                                |                 |
| 7 Parameter Measurement Information            |   | 13 Mechanical, Packaging, and Orderable |                 |
| 7.1 Parameter Measurement Information          |   | Information                             | 36              |

## **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision A (December 2020) to Revision B (May 2021)                                                       | Page |
|------------------------------------------------------------------------------------------------------------------------|------|
| • 向数据表添加了 ISO1641B                                                                                                     | 1    |
| Changed minimum input threshold low to 480 mV                                                                          | 12   |
| Changed t <sub>pLH1-2</sub> , t <sub>pLH2-1</sub> , t <sub>LOOP1</sub> max to a lower value for all operating voltages |      |
| Changes from Revision * (February 2020) to Revision A (December 2020)                                                  | Page |
| • 将器件状态更新为"量产数据"                                                                                                       | 1    |



## **5 Pin Configuration and Functions**



图 5-1. ISO1640B Package 8-Pin SOIC Top View



图 5-2. ISO1641B Package 8-Pin SOIC Top View





图 5-3. ISO1640 Package 16-Pin SOIC Top View



#### www.ti.com.cn

### 表 5-1. Pin Functions — ISO1640 and ISO1641

| PIN  |     | PIN                    |     |                                                                                               |  |
|------|-----|------------------------|-----|-----------------------------------------------------------------------------------------------|--|
|      | 8-D | 16-DW                  | I/O | DESCRIPTION                                                                                   |  |
| NAME | NO. | NO.                    |     |                                                                                               |  |
| GND1 | 4   | 1, 7                   | _   | Ground, side 1                                                                                |  |
| GND2 | 5   | 9, 16                  | _   | Ground, side 2                                                                                |  |
| NC   | _   | 2, 4, 8, 10,<br>13, 15 | _   | o Connection                                                                                  |  |
| SCL1 | 3   | 6                      | I/O | Serial clock input / output, side 1 (ISO1640 only) Serial clock input, side 1 (ISO1641 only)  |  |
| SCL2 | 6   | 11                     | I/O | Serial clock input / output, side 2 (ISO1640 only) Serial clock output, side 2 (ISO1641 only) |  |
| SDA1 | 2   | 5                      | I/O | Serial data input / output, side 1                                                            |  |
| SDA2 | 7   | 12                     | I/O | Serial data input / output, side 2                                                            |  |
| VCC1 | 1   | 3                      | _   | Supply voltage, side 1                                                                        |  |
| VCC2 | 8   | 14                     | _   | Supply voltage, side 2                                                                        |  |



### **6 Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                      |                                              | MIN   | MAX                                   | UNIT |
|----------------------|----------------------------------------------|-------|---------------------------------------|------|
| Supply Voltage       | V <sub>CC1</sub> , V <sub>CC2</sub>          | - 0.5 | 6                                     | V    |
|                      | SDA1, SCL1                                   | - 0.5 | $V_{CCX} + 0.5^{(3)}$                 |      |
| Input/Output Voltage | SDA2, SCL2                                   | - 0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V    |
|                      | INx (ISO1644 only)                           | -0.5  | V <sub>CCX</sub> + 0.5                |      |
|                      | SDA1, SCL1                                   | 0     | 20                                    |      |
| Input/Output Current | SDA2, SCL2                                   | 0     | 100                                   | mA   |
|                      | I <sub>IO</sub> (ISO1644 only)               | -15   | 15                                    |      |
| Temperature          | Maximum junction temperature, T <sub>J</sub> |       | 150                                   | °C   |
| Temperature          | Storage temperature, T <sub>stg</sub>        | - 65  | 150                                   | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values are with respect to the local ground pin (GND1 or GND2) and are peak voltage values.
- (3) During powered off hotswap, the bus pins can go 0 V < SDAx, SCLx < 6 V. Maximum voltage for INx must not exceed 6 V.

### 6.2 ESD Ratings

|                    |                                                                         |                                                                                |                                                    | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------|-------|------|
|                    |                                                                         |                                                                                | All pins                                           | ±6000 | V    |
|                    | uischalue ————————————————————————————————————                          | ISO1640/1: Bus pins (SDA1, SCL1)                                               | ±10000                                             | V     |      |
|                    |                                                                         | ISO1640/1: Bus pins (SDA2, SCL2)                                               | ±14000                                             | V     |      |
|                    |                                                                         |                                                                                | ISO1644: Bus pins (SDA1, SCL1)                     | ±8000 | V    |
| V <sub>(ESD)</sub> |                                                                         |                                                                                | ISO1644: Bus pins (SDA2, SCL2)                     | ±8000 | V    |
|                    |                                                                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |                                                    | ±1500 | V    |
|                    |                                                                         | Contact discharge per IEC 61000-4-2; Is                                        | solation barrier withstand test <sup>(3) (4)</sup> | ±8000 | V    |
|                    | Same side unpowered IEC ESD contact discharge per IEC 61000-4-2; Side 2 | ISO1640/1: SCL2, SDA2                                                          | ±8000                                              | V     |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
- (3) IEC ESD strike is applied across the barrier with all pins on each side tied together creating a two-terminal device.
- (4) Testing is carried out in air or oil to determine the intrinsic contact discharge capability of the device.

### 6.3 Recommended Operating Conditions

|                                          |                                                         | MIN  | NOM | MAX              | UNIT |
|------------------------------------------|---------------------------------------------------------|------|-----|------------------|------|
| V <sub>CC1(UVLO+)</sub>                  | UVLO threshold when supply voltage is rising on Side 1  |      | 2.7 | 2.9              | V    |
| V <sub>CC1(UVLO-)</sub>                  | UVLO threshold when supply voltage is falling on Side 1 | 2.3  | 2.6 |                  | V    |
| V <sub>CC2(UVLO+)</sub>                  | UVLO threshold when supply voltage is rising on Side 2  |      | 2   | 2.25             | V    |
| V <sub>CC2(UVLO-)</sub>                  | UVLO threshold when supply voltage is falling on Side 2 | 1.7  | 1.8 |                  | V    |
| V <sub>HYS1(UVLO)</sub>                  | Supply voltage UVLO hysteresis, Side 1                  | 100  | 150 |                  | mV   |
| V <sub>HYS2(UVLO)</sub>                  | Supply voltage UVLO hysteresis, Side 2                  | 100  | 150 |                  | mV   |
| V <sub>CC1</sub>                         | Supply voltage, Side 1                                  | 3.0  |     | 5.5              | V    |
| V <sub>CC2</sub>                         | Supply voltage, Side 2                                  | 2.25 |     | 5.5              | V    |
| V <sub>SDA1</sub> ,<br>V <sub>SCL1</sub> | I2C Input and output signal voltages, Side 1            | 0    |     | V <sub>CC1</sub> | V    |

Submit Document Feedback



#### www.ti.com.cn

|                                          |                                                                         | MIN                    | NOM MAX                | UNIT |
|------------------------------------------|-------------------------------------------------------------------------|------------------------|------------------------|------|
| V <sub>SDA2</sub> ,<br>V <sub>SCL2</sub> | I2C Input and output signal voltages, Side 2                            | 0                      | V <sub>CC2</sub>       | V    |
| V <sub>IL1</sub>                         | I2C Low-level input voltage, Side 1                                     | 0                      | 480                    | mV   |
| V <sub>IH1</sub>                         | I2C High-level input voltage, Side 1                                    | 0.7 × V <sub>CC1</sub> | V <sub>CC1</sub>       | V    |
| V <sub>IL2</sub>                         | I2C Low-level input voltage, Side 2                                     | 0                      | 0.3 × V <sub>CC2</sub> | V    |
| V <sub>IH2</sub>                         | I2C High-level input voltage, Side 2                                    | 0.5 × V <sub>CC2</sub> | V <sub>CC2</sub>       | V    |
| I <sub>OL1</sub>                         | I2C Output current, Side 1                                              | 0.5                    | 3.5                    | mA   |
| I <sub>OL2</sub>                         | I2C Output current, Side 2                                              | 0.5                    | 50                     | mA   |
| C1                                       | Capacitive load, Side 1                                                 |                        | 80                     | pF   |
| C2                                       | Capacitive load, Side 2                                                 |                        | 400                    | pF   |
| f <sub>MAX</sub>                         | I2C Operating frequency <sup>(1)</sup>                                  |                        | 1.7                    | MHz  |
| V <sub>ILIO</sub>                        | Low-level input voltage, GPIO pins (ISO1644 only)                       | 0.7 × V <sub>CC1</sub> | V <sub>CC1</sub>       | V    |
| V <sub>IHIO</sub>                        | High-level input voltage, GPIO pins (ISO1644 only)                      | 0                      | 0.3 × V <sub>CC2</sub> | V    |
|                                          | GPIO High-level output current (ISO1644 only), V <sub>CCO</sub> = 5 V   | -4                     |                        | mA   |
| I <sub>OHIO</sub>                        | GPIO High-level output current (ISO1644 only), V <sub>CCO</sub> = 3.3 V | -2                     |                        | mA   |
|                                          | GPIO High-level output current (ISO1644 only), V <sub>CCO</sub> = 2.5 V | -1                     |                        | mA   |
|                                          | GPIO Low-level output current (ISO1644 only), V <sub>CCO</sub> = 5 V    |                        | 4                      | mA   |
| I <sub>OLIO</sub>                        | GPIO Low-level output current (ISO1644 only), V <sub>CCO</sub> = 3.3 V  |                        | 2                      | mA   |
|                                          | GPIO Low-level output current (ISO1644 only), V <sub>CCO</sub> = 2.5 V  |                        | 1                      | mA   |
| f <sub>DR</sub>                          | GPIO maximum data rate frequency (ISO1644 only)                         |                        | 50                     | Mbps |
| T <sub>A</sub>                           | Ambient temperature                                                     | - 40                   | 25 125                 | °C   |

<sup>(1)</sup> Maximum frequency is a function of the RC time constant on the bus. If the system has less bus capacitance, then higher frequencies can be achieved.

### **6.4 Thermal Information**

|                        |                                              |          | 640/1     | ISO1644   |      |
|------------------------|----------------------------------------------|----------|-----------|-----------|------|
|                        | THERMAL METRIC(1)                            | D (SOIC) | DW (SOIC) | DW (SOIC) | UNIT |
|                        |                                              |          | 16 PINS   | 16 PINS   |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 106.3    | 62.4      | 58.3      | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 38.5     | 29.5      | 25.5      | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 52.5     | 33.5      | 29.7      | °C/W |
| ψJT                    | Junction-to-top characterization parameter   | 8.2      | 11.7      | 8.9       | °C/W |
| ψ ЈВ                   | Junction-to-board characterization parameter | 51.8     | 32.4      | 28.5      | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | -        | -         | -         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.5 Power Ratings**

|                 | PARAMETER                              | TEST CONDITIONS                                                                                                                                                                                    | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| ISO164          | 0                                      | 150.150.000                                                                                                                                                                                        |     |     |     |      |
| P <sub>D</sub>  | Maximum power dissipation (both sides) | V <sub>CC1</sub> = V <sub>CC2</sub> = 5.5 V, T <sub>J</sub> = 150°C, C1 = 20 pF, C2 = 400 pF, R1 =                                                                                                 |     |     | 96  | mW   |
| P <sub>D1</sub> | Maximum power dissipation (side-1)     | 1.4 k $\Omega$ , R2 = 94 $\Omega$ , Input a 1.7-MHz 50% duty-cycle clock signal                                                                                                                    |     |     | 43  | mW   |
| P <sub>D2</sub> | Maximum power dissipation (side-2)     |                                                                                                                                                                                                    |     |     | 53  | mW   |
| ISO164          | 1                                      |                                                                                                                                                                                                    |     |     |     |      |
| P <sub>D</sub>  | Maximum power dissipation (both sides) | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C1 = 20 \text{ pF}, C2 = 400 \text{ pF}, R1 = 1.4 \text{ k}\Omega$ , R2 = 94 $\Omega$ , Input a 1.7-MHz 50% duty-cycle clock signal |     |     | 87  | mW   |
| P <sub>D1</sub> | Maximum power dissipation (side-1)     | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C1 = 20 \text{ pF}, C2 = 400 \text{ pF}, R1 = 1.4 \text{ k}\Omega$ , R2 = 94 $\Omega$ , Input a 1.7-MHz 50% duty-cycle clock signal |     |     | 40  | mW   |



|                 | PARAMETER                              | TEST CONDITIONS                                                                                                                                                                                    | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>D2</sub> | Maximum power dissipation (side-2)     | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C1 = 20 \text{ pF}, C2 = 400 \text{ pF}, R1 = 1.4 \text{ k}\Omega, R2 = 94 \Omega, Input a 1.7-MHz 50% duty-cycle clock signal$     |     |     | 47  | mW   |
| ISO1644         | ISO1644                                |                                                                                                                                                                                                    |     |     |     |      |
| P <sub>D</sub>  | Maximum power dissipation (both sides) | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C1 = 20 \text{ pF}, C2 = 400 \text{ pF}, R1 = 1.4 \text{ k}\Omega$ , R2 = 94 $\Omega$ , Input a 1.7-MHz 50% duty-cycle clock signal |     |     | TBD | mW   |
| P <sub>D1</sub> | Maximum power dissipation (side-1)     | A = INB = INC = Input at 25-MHz 50% duty cycle square wave,                                                                                                                                        |     |     | TBD | mW   |
| P <sub>D2</sub> | Maximum power dissipation (side-2)     | CL = 15pF                                                                                                                                                                                          |     |     | TBD | mW   |



### 6.6 Insulation Specifications

|                   | DADAMETED                                             | TEST COMPLIANCE                                                                                                                                                                                                                                               | SPECIF             | LINIT              |                  |
|-------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------------------|
|                   | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                                                                                               | DW                 | D                  | UNIT             |
| IEC 6066          | 64-1                                                  |                                                                                                                                                                                                                                                               |                    |                    |                  |
| CLR               | External clearance <sup>(1)</sup>                     | Side 1 to side 2 distance through air                                                                                                                                                                                                                         | >8                 | 4                  | mm               |
| CPG               | External Creepage <sup>(1)</sup>                      | Side 1 to side 2 distance across package surface                                                                                                                                                                                                              | >8                 | 4                  | mm               |
| DTI               | Distance through the insulation                       | Minimum internal gap (internal clearance)                                                                                                                                                                                                                     | >17                | >17                | μm               |
| СТІ               | Comparative tracking index                            | IEC 60112; UL 746A                                                                                                                                                                                                                                            | >600               | >400               | V                |
|                   | Material Group                                        | According to IEC 60664-1                                                                                                                                                                                                                                      | I                  | II                 |                  |
|                   |                                                       | Rated mains voltage $\leq$ 150 $V_{RMS}$                                                                                                                                                                                                                      | I-IV               | I-IV               |                  |
|                   | Overvoltage estegeny                                  | Rated mains voltage $\leq$ 300 $V_{RMS}$                                                                                                                                                                                                                      | I-IV               | I-III              |                  |
|                   | Overvoltage category                                  | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                                                                    | I-IV               | n/a                |                  |
|                   |                                                       | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                                                                   | 1-111              | n/a                |                  |
| DIN V VI          | DE V 0884-11:2017-01 <sup>(2)</sup>                   |                                                                                                                                                                                                                                                               | 1                  | 1                  | 1                |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage             | AC voltage (bipolar)                                                                                                                                                                                                                                          | 2121               | 637                | V <sub>PK</sub>  |
| V <sub>IOWM</sub> | Maximum isolation working voltage                     | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test;                                                                                                                                                                                      | 1500               | 450                | V <sub>RMS</sub> |
|                   |                                                       | DC voltage                                                                                                                                                                                                                                                    | 2121               | 637                | V <sub>DC</sub>  |
| $V_{IOTM}$        | Maximum transient isolation voltage                   | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification); $V_{TEST}$ = 1.2 × $V_{IOTM}$ , t = 1 s (100% production)                                                                                                                                                   | 7071               | 4242               | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>        | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, $V_{TEST} = 1.3 \times V_{IOSM} = 6,500 V_{PK}$ (Basic qualification) Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, $V_{TEST} = 1.6 \times V_{IOSM} = 10,000 V_{PK}$ (Reinforced qualification) | 6250               | 5000               | V <sub>PK</sub>  |
|                   |                                                       | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s                                                                                                                       | ≤ 5                | ≤ 5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                        | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 \text{ s}$                                                                                                    | ≤ 5                | ≤ 5                | pC               |
|                   |                                                       | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s                                                                                       | ≤ 5                | ≤ 5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup>   | $V_{IO} = 0.4 \times \sin(2 \pi ft), f = 1 MHz$                                                                                                                                                                                                               | 1                  | 1                  | pF               |
|                   |                                                       | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                                                                                | > 10 <sup>12</sup> | > 10 <sup>12</sup> |                  |
| $R_{IO}$          | Insulation resistance, input to output <sup>(5)</sup> | $V_{IO}$ = 500 V, 100°C $\leqslant$ T <sub>A</sub> $\leqslant$ 150°C                                                                                                                                                                                          | > 10 <sup>11</sup> | > 10 <sup>11</sup> | Ω                |
|                   |                                                       | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                                                                             | > 10 <sup>9</sup>  | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                      |                                                                                                                                                                                                                                                               | 2                  | 2                  |                  |
|                   | Climatic category                                     |                                                                                                                                                                                                                                                               | 40/125/<br>21      | 40/125/<br>21      |                  |
| UL 1577           | '                                                     |                                                                                                                                                                                                                                                               | 1                  | 1                  | 1                |
| V <sub>ISO</sub>  | Withstand isolation voltage                           | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification); $V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production)                                                                                                                                                  | 5000               | 3000               | V <sub>RMS</sub> |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.

<sup>(2)</sup> ISO164xDW is suitable for safe electrical insulation and ISO164xBD is suitable for basic electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

<sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.



- (4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier tied together creating a two-pin device.

### 6.7 Safety-Related Certifications

| VDE                                                                                                                                                                                                                                                                                        | CSA                                                                                                                                                                                                                                                             | UL                                                                                                       | CQC                                                                                                                                                                                                                      | TUV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Certified according to DIN VDE V 0884-11:2017-01                                                                                                                                                                                                                                           | Certified according to IEC 61010-1, IEC 62368-1 and IEC 60601-1                                                                                                                                                                                                 | Recognized under UL 1577<br>Component Recognition<br>Program                                             | Certified according to GB4943.1-2011                                                                                                                                                                                     | Certified according to EN<br>61010-1:2010/A1:2019, and EN<br>62368-1:2014                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Maximum transient isolation voltage, 7071 $V_{PK}$ (DW-16), and 4242 $V_{PK}$ (D-8); Maximum repetitive peak isolation voltage, 1500 $V_{PK}$ (DW-16), and 637 $V_{PK}$ (DW-16), and 637 $V_{PK}$ (DW-16), and 5000 $V_{PK}$ (DW-16), and 5000 $V_{PK}$ (DW-16), and 5000 $V_{PK}$ (DW-16) | DW-16: 600 V <sub>RMS</sub> reinforced insulation per CSA 62368-1:19 and IEC 62368-1:2018 , (pollution degree 2, material group I) D-8: 400 V <sub>RMS</sub> basic insulation per CSA 62368-1:19 and IEC 62368-1:2018, (pollution degree 2, material group III) | DW-16: Single protection,<br>5000 V <sub>RMS</sub> ;<br>D-8: Single protection, 3000<br>V <sub>RMS</sub> | DW-16: Reinforced Insulation, Altitude ≤ 5000 m, Tropical Climate,700 V <sub>RMS</sub> maximum working voltage; D-8: Basic Insulation, Altitude ≤ 5000 m, Tropical Climate, 250 V <sub>RMS</sub> maximum working voltage | $5000~V_{RMS}~(DW\text{-}16)$ and $3000~V_{RMS}~(D\text{-}8)$ Reinforced insulation per EN $61010\text{-}1\text{:}2010/\text{A}1\text{:}2019~\text{up}$ to working voltage of $600~V_{RMS}~(D\text{-}8)$ $5000~V_{RMS}~(DW\text{-}16)$ and $300~V_{RMS}~(D\text{-}8)$ $5000~V_{RMS}~(DW\text{-}16)$ and $3000~V_{RMS}~(D\text{-}8)$ Reinforced insulation per EN $62368\text{-}1\text{:}2014~\text{up}$ to working voltage of $600~V_{RMS}~(DW\text{-}16)$ and $400~V_{RMS}~(D\text{-}8)$ $(D\text{-}8)$ |
| Certification planned                                                                                                                                                                                                                                                                      | Master contract number<br>(ISO164xBD): 220991<br>Certification planned (All<br>others)                                                                                                                                                                          | File number (ISO164xBD):<br>E181974<br>Certification planned (All<br>others)                             | Certification planned                                                                                                                                                                                                    | Certification planned                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### 6.8 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

|                | PARAMETER                                              | TEST CONDITIONS                                                                                       | MIN | TYP | MAX  | UNIT |  |
|----------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|------|--|
| ISO16          | 40/1 D-8 PACKAGE                                       |                                                                                                       |     |     |      |      |  |
|                | Safety input, output, or supply                        | $R_{\theta JA} = 106.3 \text{ °C/W}, V_I = 5.5 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}$  |     |     | 214  | A    |  |
| I <sub>S</sub> | current <sup>(1)</sup>                                 | $R_{\theta JA} = 106.3 \text{ °C/W}, V_I = 3.6 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}$  |     |     | 327  | mA   |  |
| Ps             | Safety input, output, or total power <sup>(1)</sup>    | R <sub>0 JA</sub> = 106.3 °C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                         |     |     | 1176 | mW   |  |
| T <sub>S</sub> | Safety temperature <sup>(1)</sup>                      |                                                                                                       |     |     | 150  | °C   |  |
| ISO16          | 40/1 DW-16 PACKAGE                                     |                                                                                                       |     |     |      |      |  |
|                | Safety input, output, or supply                        | R <sub> 0 JA</sub> = 62.4 °C/W, V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     | 36  |      | mA   |  |
| I <sub>S</sub> | current <sup>(1)</sup>                                 | $R_{\theta JA} = 62.4 \text{ °C/W}, V_I = 3.6 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}$   |     |     | 557  | mA   |  |
| Ps             | Safety input, output, or total power <sup>(1)</sup>    | $R_{0 \text{ JA}} = 62.4 \text{ °C/W}, T_{J} = 150 \text{ °C}, T_{A} = 25 \text{ °C},$                |     |     | 2004 | mW   |  |
| T <sub>S</sub> | Safety temperature <sup>(1)</sup>                      |                                                                                                       |     |     | 150  | °C   |  |
| ISO16          | 44 DW-16 Package                                       |                                                                                                       |     |     | '    |      |  |
| Is             | Safety input, output, or supply current <sup>(1)</sup> | R <sub>0 JA</sub> = 137.5 °C/W, V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 166  | mA   |  |
|                | Safety input, output, or supply current <sup>(1)</sup> | R <sub>0 JA</sub> = 137.5 °C/W, V <sub>I</sub> = 3.6 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 253  | mA   |  |
| Ps             | Safety input, output, or total power <sup>(1)</sup>    | R <sub>0 JA</sub> = 137.5 °C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                         |     |     | 910  | mW   |  |
| Ts             | Safety temperature <sup>(1)</sup>                      |                                                                                                       |     |     | 150  | °C   |  |

<sup>(1)</sup> The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

The junction-to-air thermal resistance,  $R_{0,JA}$ , in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.



### **6.9 Electrical Characteristics**

over recommended operating conditions, unless otherwise noted

|                      | PARAMETER                                                                                      | TEST CONDITIONS                                                                                                        | MIN                     | TYP  | MAX                                   | UNIT  |
|----------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------|------|---------------------------------------|-------|
| SIDE 1               |                                                                                                |                                                                                                                        |                         |      | 1                                     |       |
| V <sub>ILT1</sub>    | Voltage input threshold low (SDA1 and SCL1)                                                    |                                                                                                                        | 480                     |      | 560                                   | mV    |
| V <sub>IHT1</sub>    | Voltage input threshold high (SDA1 and SCL1)                                                   |                                                                                                                        | 520                     |      | 620                                   | mV    |
| V <sub>HYST1</sub>   | Voltage input hysteresis                                                                       | V <sub>IHT1</sub> - V <sub>ILT1</sub>                                                                                  | 50                      | 60   |                                       | mV    |
| V <sub>OL1</sub>     | Low-level output voltage <sup>(1)</sup><br>(SDA1 and SCL1)                                     | 0.5 mA $\leqslant$ (I <sub>SDA1</sub> and I <sub>SCL1</sub> ) $\leqslant$ 3.5 mA                                       | 570                     | 650  | 710                                   | mV    |
| ΔV <sub>OIT1</sub>   | Low-level output voltage to highlevel input voltage threshold difference, SDA1 and SCL1(2) (3) | 0.5 mA $\leqslant$ (I <sub>SDA1</sub> and I <sub>SCL1</sub> ) $\leqslant$ 3.5 mA                                       | 50                      |      |                                       | mV    |
| SIDE 2               |                                                                                                |                                                                                                                        |                         |      | '                                     |       |
| V <sub>ILT2</sub>    | Voltage input threshold low (SDA2 and SCL2)                                                    |                                                                                                                        | 0.3 × V <sub>CC2</sub>  |      | 0.4 × V <sub>CC2</sub>                | V     |
| V <sub>IHT2</sub>    | Voltage input threshold high (SDA2 and SCL2)                                                   |                                                                                                                        | 0.4 × V <sub>CC2</sub>  |      | 0.5 × V <sub>CC2</sub>                | V     |
| V <sub>HYST2</sub>   | Voltage input hysteresis                                                                       | V <sub>IHT2</sub> - V <sub>ILT2</sub>                                                                                  | 0.05 × V <sub>CC2</sub> |      |                                       | V     |
| V <sub>OL2</sub>     | Low-level output voltage (SDA2 and SCL2)                                                       | $0.5~\text{mA} \leqslant (I_{SDA2}~\text{and}~I_{SCL2}) \leqslant 50~\text{mA}$                                        |                         |      | 0.4                                   | V     |
| вотн si              | DES                                                                                            |                                                                                                                        |                         |      | '                                     |       |
| I <sub>I</sub>       | Input leakage currents (SDA1, SCL1, SDA2, and SCL2)                                            | V <sub>SDA1</sub> , V <sub>SCL1</sub> = V <sub>CC1</sub> ,<br>V <sub>SDA2</sub> , V <sub>SCL2</sub> = V <sub>CC2</sub> |                         | 0.01 | 10                                    | μΑ    |
| Cı                   | Input capacitance to local ground (SDA1, SCL1, SDA2, and SCL2)                                 | $V_{I} = 0.4 \times \sin(2e6^* \pi t) + V_{DD}x / 2$                                                                   |                         | 10   |                                       | pF    |
| CMTI                 | Common-mode transient immunity                                                                 | V <sub>CM</sub> = 1000 V, see Common-Mode<br>Transient Immunity Test Circuit                                           | 50                      | 100  |                                       | kV/μs |
| GPIO Ch              | annels                                                                                         |                                                                                                                        |                         |      | 1                                     |       |
|                      |                                                                                                | VCCx = 5 V, I <sub>OH</sub> = -4 mA; See TBD.<br>ISO1644 only                                                          | V <sub>CCO</sub> - 0.4  |      |                                       | V     |
| V <sub>IOOH</sub>    | High-level output voltage                                                                      | VCCx = 3.3 V, I <sub>OH</sub> = -2 mA; See TBD. ISO1644 only                                                           | V <sub>CCO</sub> - 0.3  |      |                                       | V     |
|                      |                                                                                                | VCC1 = 2.5 V, I <sub>OH</sub> = -1 mA; See TBD. ISO1644 only                                                           | V <sub>CCO</sub> - 0.2  |      |                                       | V     |
|                      |                                                                                                | VCCx = 5 V, I <sub>OH</sub> = 4 mA; See TBD. ISO1644 only                                                              |                         |      | 0.4                                   | V     |
| V <sub>IOOL</sub>    | Low-level output voltage                                                                       | VCCx = 3.3 V, I <sub>OH</sub> = 2 mA; See TBD. ISO1644 only                                                            |                         |      | 0.3                                   | V     |
|                      |                                                                                                | VCC1 = 2.5 V, I <sub>OH</sub> = 1 mA; See TBD. ISO1644 only                                                            |                         |      | 0.2                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold                                                               | ISO1644 only                                                                                                           |                         | ,    | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold                                                              | ISO1644 only                                                                                                           | 0.3 x V <sub>CCI</sub>  |      |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis                                                             | ISO1644 only                                                                                                           | 0.1 x V <sub>CCI</sub>  |      |                                       | V     |
| I <sub>IH</sub>      | High-level input current                                                                       | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx ISO1644 only                                                  |                         | ,    | 10                                    | μA    |
| I <sub>IL</sub>      | Low-level input current                                                                        | V <sub>IL</sub> = 0 V at INx ISO1644 only                                                                              | -10                     |      |                                       | μA    |

- (1) This parameter does not apply to the SCL1 line of the ISO1641 device because it is unidirectional.
- (2) ∆V<sub>OIT1</sub> = V<sub>OL1</sub> − V<sub>IHT1</sub>. This value represents the minimum difference between a threshold for the low-level output voltage and a threshold for the high-level input voltage to prevent a permanent latch condition that would otherwise occur with bidirectional communication.
- (3) Any supply voltages on either side that are less than the minimum value make sure that the device does a lockout. Both supply voltages that are greater than the maximum value keep the device from a lockout.



### **6.10 Supply Current Characteristics**

over recommended operating conditions, unless otherwise noted. See Test Diagram for more information.

|                  | PARAMETER                                   | 1        | TEST CONDITIONS                                                                                                                                | MIN | TYP | MAX  | UNIT |
|------------------|---------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| 2.25 V           | ≤ V <sub>CC2</sub> ≤ 2.75 V                 |          |                                                                                                                                                |     |     |      |      |
|                  | Supply current,                             | ISO1640  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 4.9 | 6.6  | mA   |
| I <sub>CC2</sub> | Side 2                                      | 1301040  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 2.7 | 3.5  | mA   |
|                  | Supply current,                             | ISO1641  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 3.8 | 5.2  | mA   |
| I <sub>CC2</sub> | Side 2                                      | 1501041  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 2.7 | 3.5  | mA   |
|                  |                                             |          | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open<br>GPIOs = 0 |     | 6.5 | 10   | mA   |
|                  | Supply current,                             | 1004044  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open<br>GPIOs = 1 |     | 5.6 | 8.7  | mA   |
| I <sub>CC2</sub> | Side 2                                      | ISO1644  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open<br>GPIOs = 0 |     |     | 6.7  | mA   |
|                  |                                             |          | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open<br>GPIOs = 1 |     |     | 11.2 | mA   |
| 3 V ≤ V          | / <sub>CC1</sub> , V <sub>CC2</sub> ≤ 3.6 V |          |                                                                                                                                                |     |     |      |      |
|                  | Supply current,                             | 1504640  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 5.2 | 7.1  | mA   |
| I <sub>CC1</sub> | Side 1                                      | ISO1640  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 3   | 4    | mA   |
|                  | Supply current,                             | ISO1641  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 4.6 | 6.1  | mA   |
| I <sub>CC1</sub> | Side 1                                      | 1501041  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 2.4 | 3.2  | mA   |
|                  |                                             |          | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open<br>GPIOs = 0 |     | 6.4 | 9.6  | mA   |
|                  | Supply current,                             | ISO1644  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open<br>GPIOs = 1 |     | 4.6 | 9.6  | mA   |
| I <sub>CC1</sub> | Side 1                                      | 1501644  | $V_{SDA1}$ , $V_{SCL1}$ = VCC1, $V_{SDA2}$ , $V_{SCL2}$ = VCC2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 0                                   |     |     | 6.6  | mA   |
|                  |                                             |          | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open<br>GPIOs = 1 |     |     | 13.1 | mA   |
| l                | Supply current,                             | ISO1640  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 4.9 | 6.7  | mA   |
| I <sub>CC2</sub> | Side 2                                      | 130 1040 | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 2.8 | 3.5  | mA   |
|                  | Supply current,                             | 1004044  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 3.9 | 5.2  | mA   |
| I <sub>CC2</sub> | Side 2                                      | ISO1641  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open              |     | 2.8 | 3.5  | mA   |

over recommended operating conditions, unless otherwise noted. See Test Diagram for more information.

|                  | PARAMETER                                     |          | TEST CONDITIONS                                                                                                                   | MIN | TYP | MAX  | UNIT |
|------------------|-----------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|                  |                                               |          | $V_{\rm SDA1}, V_{\rm SCL1}$ = GND1, $V_{\rm SDA2}, V_{\rm SCL2}$ = GND2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 0            |     | 6.5 | 10   | mA   |
| laaa             | Supply current,                               | ISO1644  | $V_{\rm SDA1}, V_{\rm SCL1}$ = VCC1, $V_{\rm SDA2}, V_{\rm SCL2}$ = VCC2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 1            |     | 5.6 | 8.4  | mA   |
| ICC2             | Side 2                                        | 130 1044 | $V_{SDA1}$ , $V_{SCL1}$ = VCC1, $V_{SDA2}$ , $V_{SCL2}$ = VCC2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 0                      |     |     | 6.7  | mA   |
|                  |                                               |          | $V_{\rm SDA1}, V_{\rm SCL1}$ = GND1, $V_{\rm SDA2}, V_{\rm SCL2}$ = GND2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 1            |     |     | 11.3 | mA   |
| 1.5 V ≤          | $V_{CC1}$ , $V_{CC2} \leqslant 5.5 \text{ V}$ |          |                                                                                                                                   |     |     |      |      |
| lcc1             | Supply current,                               | ISO1640  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open |     | 5.3 | 7.2  | mA   |
|                  | Side 1                                        | 1331313  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open |     | 3   | 4.1  | mA   |
| I <sub>CC1</sub> | Supply current,                               | ISO1641  | $V_{SDA1}$ , $V_{SCL1}$ = GND1, $V_{SDA2}$ , $V_{SCL2}$ = GND2, R1 and R2 = Open, C1 and C2 = Open                                |     | 4.7 | 6.2  | mA   |
| CC1              | Side 1                                        | 1001011  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open |     | 2.5 | 3.2  | mA   |
|                  |                                               |          | $V_{\rm SDA1}, V_{\rm SCL1}$ = GND1, $V_{\rm SDA2}, V_{\rm SCL2}$ = GND2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 0            |     |     | 10.4 | mA   |
| l                | Supply current,                               | ISO1644  | $V_{\rm SDA1}, V_{\rm SCL1}$ = VCC1, $V_{\rm SDA2}, V_{\rm SCL2}$ = VCC2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 1            |     |     | 9.7  | mA   |
| I <sub>CC1</sub> | Side 1                                        | 1001044  | $V_{\rm SDA1}, V_{\rm SCL1}$ = VCC1, $V_{\rm SDA2}, V_{\rm SCL2}$ = VCC2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 0            |     |     | 6.7  | mA   |
|                  |                                               |          | $V_{\rm SDA1}, V_{\rm SCL1}$ = GND1, $V_{\rm SDA2}, V_{\rm SCL2}$ = GND2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 1            |     |     | 13.5 | mA   |
| 1                | Supply current,                               | ISO1640  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open |     | 5   | 6.8  | mA   |
| CC2              | Side 2                                        | 1001040  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open |     | 2.8 | 3.6  | mA   |
|                  | Supply current,                               | ISO1641  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = GND1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = GND2,<br>R1 and R2 = Open, C1 and C2 = Open |     | 3.9 | 5.3  | mA   |
| CC2              | Side 2                                        | 1001041  | V <sub>SDA1</sub> , V <sub>SCL1</sub> = VCC1, V <sub>SDA2</sub> , V <sub>SCL2</sub> = VCC2,<br>R1 and R2 = Open, C1 and C2 = Open |     | 2.8 | 3.6  | mA   |
|                  |                                               |          | $V_{SDA1}, V_{SCL1}$ = GND1, $V_{SDA2}, V_{SCL2}$ = GND2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 0                            |     |     | 9.8  | mA   |
| loos             | Supply current, Side 2 ISO1644                |          | $V_{\rm SDA1}, V_{\rm SCL1}$ = VCC1, $V_{\rm SDA2}, V_{\rm SCL2}$ = VCC2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 1            |     |     | 8.5  | mA   |
| I <sub>CC2</sub> |                                               |          | $V_{\rm SDA1}, V_{\rm SCL1}$ = VCC1, $V_{\rm SDA2}, V_{\rm SCL2}$ = VCC2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 0            |     |     | 6.8  | mA   |
|                  |                                               |          | $V_{\rm SDA1}, V_{\rm SCL1}$ = GND1, $V_{\rm SDA2}, V_{\rm SCL2}$ = GND2, R1 and R2 = Open, C1 and C2 = Open GPIOs = 1            |     |     | 11.5 | mA   |
|                  | -                                             |          | -                                                                                                                                 |     |     |      |      |

## **6.11 Timing Requirements**

|                   |                           |                                                                                                                                         | MIN | NOM | MAX | UNIT |
|-------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>UVLO</sub> | Time to recover from UVLO | VCC1 > V <sub>CC1(UVLO+)</sub> or VCC2 > V <sub>CC2(UVLO+)</sub> , I2C bus Idle. see t <sub>UVLO</sub> Test Circuit and Timing Diagrams | 36  | 95  | 151 | μs   |



## **6.12 I2C Switching Characteristics**

over recommended operating conditions, unless otherwise noted

|                      | PARAMETER                                                                        | TEST CONDITIONS                                                                                                                                                           | MIN | TYP  | MAX | UNIT |
|----------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| 2.25 V ≤             | V <sub>CC2</sub> ≤ 2.75 V, 3 V ≤ V <sub>CC1</sub> ≤ 3.6 V                        |                                                                                                                                                                           |     |      |     |      |
| t <sub>f2</sub>      | Output signal fall time                                                          | $\begin{array}{l} 0.7 \times V_{CC2} \geqslant V_{O} \geqslant 0.3 \times V_{CC2},  \text{R2} = 72  \Omega , \\ \text{C2} = 400  \text{pF, see Test Diagram} \end{array}$ | 16  | 26.5 | 40  | ns   |
| 42                   | (SDA2 and SCL2)                                                                  | $\begin{array}{l} 0.9 \times V_{CC2} \geqslant V_O \geqslant 400 \text{ mV, R2} = 72  \Omega  , \\ C2 = 400 \text{ pF, see Test Diagram} \end{array}$                     | 38  | 53.3 | 78  | 113  |
| t <sub>pLH1-2</sub>  | Low-to-high propagation delay, side 1 to side 2                                  | $\rm V_I$ = 535 mV, $\rm V_O$ = 0.7 × $\rm V_{CC2},$ R1 = 953 $ \Omega$ , R2 = 72 $ \Omega$ , C1 and C2 = 10 pF, $\rm V_{CC1}$ = 3.3 V, see Test Diagram                  |     | 20   | 30  | ns   |
| t <sub>pHL1-2</sub>  | High-to-low propagation delay, side 1 to side 2                                  | $V_{I}$ = 550 mV, $V_{O}$ = 0.3 × $V_{CC2},$ R1 = 953 $_{\Omega}$ , R2 = 72 $_{\Omega}$ , C1 and C2 = 10 pF, $V_{CC1}$ = 3.3 V, see Test Diagram                          |     | 80   | 130 | ns   |
| t <sub>pLH2-1</sub>  | Low-to-high propagation delay, side 2 to side 1 <sup>(1)</sup>                   | $V_{I}$ = 0.4 x $V_{CC2},$ $V_{O}$ = 0.7 x $V_{CC1},$ R1 = 953 $\Omega$ , R2 = 72 $\Omega$ , C1 and C2 = 10 pF, $V_{CC1}$ = 3.3 V, see Test Diagram                       |     | 40   | 48  | ns   |
| t <sub>pHL2-1</sub>  | High-to-low propagation delay, side 2 to side 1 <sup>(1)</sup>                   | $V_{I}=0.4~x~V_{CC2},~V_{O}=0.3~x~V_{CC1},~R1=953~\Omega~,~R2=72~\Omega~,~C1~$ and C2 = 10 pF, $V_{CC1}=3.3~V,~see~Test~Diagram$                                          |     | 70   | 100 | ns   |
| PWD <sub>1-2</sub>   | Pulse width distortion  tpHL1-2 - tpLH1-2                                        | R1 = 953 $^{\Omega}$ , R2 = 72 $^{\Omega}$ , C1 and C2 = 10 pF, V <sub>CC1</sub> = 3.3 V see Test Diagram                                                                 |     | 60   | 104 | ns   |
| PWD <sub>2-1</sub>   | Pulse width distortion <sup>(1)</sup> $ t_{pHL2-1} - t_{pLH2-1} $                | R1 = 953 $^{\Omega}$ , R2 = 72 $^{\Omega}$ , C1 and C2 = 10 pF, V <sub>CC1</sub> = 3.3 V see Test Diagram                                                                 |     | 25   | 55  | ns   |
| t <sub>LOOP1</sub>   | Round-trip propagation delay on side 1 <sup>(1)</sup>                            | $0.4~V \leqslant V_{I} \leqslant 0.3~\times V_{CC1},$ R1 = 953 $\Omega$ , C1 = 40 pF, R2 = 72 $\Omega$ , C2 = 400 pF, see Test Diagram                                    |     | 62   | 74  | ns   |
| 3 V ≤ V <sub>C</sub> | <sub>C1</sub> , V <sub>CC2</sub> ≤ 3.6 V                                         |                                                                                                                                                                           |     |      | •   |      |
|                      | Output signal fall time                                                          | $0.7 \times V_{CC1} \geqslant V_{O} \geqslant 0.3 \times V_{CC1}, R1$ = 953 $\Omega$ , C1 = 40 pF, R2 = 95.3 $\Omega$ , C2 = 400 pF, see Test Diagram                     | 8   | 17   | 29  | ns   |
| t <sub>f1</sub>      | (SDA1 and SCL1)                                                                  | $0.9 \times V_{CC1} \geqslant V_{O} \geqslant 900$ mV, R1 = 953 $_{\Omega}$ , C1 = 40 pF, see Test Diagram                                                                | 15  | 25   | 48  | 115  |
| t                    | Output signal fall time                                                          | $0.7 \times V_{CC2} \geqslant V_O \geqslant 0.3 \times V_{CC2}, R2$ = 95.3 $_{\Omega}$ , C2 = 400 pF, see Test Diagram                                                    | 14  | 23   | 47  | ns   |
| t <sub>f2</sub>      | (SDA2 and SCL2)                                                                  | $0.9 \times V_{CC2} \geqslant V_O \geqslant 400$ mV, R2 = 95.3 $_{\Omega}$ , C2 = 400 pF, see Test Diagram                                                                | 30  | 50   | 100 | 115  |
| t <sub>pLH1-2</sub>  | Low-to-high propagation delay, side 1 to side 2                                  | $\rm V_I$ = 535 mV, $\rm V_O$ = 0.7 × $\rm V_{CC2},$ R1 = 953 $\Omega$ , R2 = 95.3 $\Omega$ , C1 and C2 = 10 pF, see Test Diagram                                         |     | 21   | 29  | ns   |
| t <sub>pHL1-2</sub>  | High-to-low propagation delay, side 1 to side 2                                  | $\rm V_I$ = 550 mV, $\rm V_O$ = 0.3 × $\rm V_{CC2}, R1$ = 953 $ \Omega$ , R2 = 95.3 $ \Omega$ , C1 and C2 = 10 pF, see Test Diagram                                       |     | 59   | 88  | ns   |
| t <sub>pLH2-1</sub>  | Low-to-high propagation delay, side 2 to side 1 <sup>(1)</sup>                   | $\label{eq:v1} \begin{array}{l} V_I = 0.4~x~V_{CC2},~V_O = 0.7~x~V_{CC1},~R1 = 953~\Omega~,~R2 = 95.3~\Omega~,\\ C1~and~C2 = 10~pF,~see~Test~Diagram \end{array}$         |     | 40   | 47  | ns   |
| t <sub>pHL2-1</sub>  | High-to-low propagation delay, side 2 to side 1 <sup>(1)</sup>                   | $\label{eq:V1} \begin{array}{l} V_1 = 0.4~x~V_{CC2},~V_O = 0.3~x~V_{CC1},~R1 = 953~\Omega~,~R2 = 95.3~\Omega~,\\ C1~and~C2 = 10~pF,~see~Test~Diagram \end{array}$         |     | 70   | 100 | ns   |
| PWD <sub>1-2</sub>   | Pulse width distortion   t <sub>pHL1-2</sub> - t <sub>pLH1-2</sub>               | R1 = 953 $\Omega$ , R2 = 95.3 $\Omega$ , C1 and C2 = 10 pF, see Test Diagram                                                                                              |     | 39   | 61  | ns   |
| PWD <sub>2-1</sub>   | Pulse width distortion <sup>(1)</sup>  t <sub>pHL2-1</sub> - t <sub>pLH2-1</sub> | R1 = 953 $\Omega$ , R2 = 95.3 $\Omega$ , C1 and C2 = 10 pF, see Test Diagram                                                                                              |     | 25   | 48  | ns   |
| t <sub>LOOP1</sub>   | Round-trip propagation delay on side 1 <sup>(1)</sup>                            | 0.4 V $\leq$ V <sub>I</sub> $\leq$ 0.3 × V <sub>CC1</sub> , R1 = 953 Ω,<br>C1 = 40 pF, R2 = 95.3 Ω, C2 = 400 pF, see Test Diagram                                         |     | 65   | 78  | ns   |



over recommended operating conditions, unless otherwise noted

|                     | PARAMETER                                                                           | TEST CONDITIONS                                                                                                                                             | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| 4.5 V ≤ V           | / <sub>CC1</sub> , V <sub>CC2</sub> ≤ 5.5 V                                         |                                                                                                                                                             |     |     |     |      |
| <b>t</b>            | Output signal fall time                                                             | $0.7 \times V_{CC1} \geqslant V_{O} \geqslant 0.3 \times V_{CC1}, R1$ = 1430 $\Omega$ , C1 = 40 pF, R2 = 95.3 $\Omega$ , C2 = 400 pF, see Test Diagram      | 6   | 16  | 22  | ns   |
| t <sub>f1</sub>     | (SDA1 and SCL1)                                                                     | $0.9 \times V_{CC1} \geqslant V_{O} \geqslant 900$ mV, R1 = 1430 $_{\Omega}$ , C1 = 40 pF, see Test Diagram                                                 | 13  | 32  | 48  | 115  |
| +                   | Output signal fall time                                                             | $0.7 \times V_{CC2} \geqslant V_O \geqslant 0.3 \times V_{CC2}$ , R2 = 143 $\Omega$ , C2 = 400 pF, see Test Diagram                                         | 10  | 24  | 30  | ns   |
| (SDA2 and SCL2)     |                                                                                     | $0.9 \times V_{CC2} \geqslant V_O \geqslant 400$ mV, R2 = 143 $_{\Omega}$ , C2 = 400 pF, see Test Diagram                                                   | 28  | 48  | 76  | 115  |
| t <sub>pLH1-2</sub> | Low-to-high propagation delay, side 1 to side 2                                     | $\rm V_{I}$ = 535 mV, $\rm V_{O}$ = 0.7 × $\rm V_{CC2}, R1$ = 1430 $ \Omega$ , R2 = 143 $ \Omega$ , C1 and C2 = 10 pF, see Test Diagram                     |     | 21  | 28  | ns   |
| t <sub>pHL1-2</sub> | High-to-low propagation delay, side 1 to side 2                                     | $\rm V_{I}$ = 550 mV, $\rm V_{O}$ = 0.3 × $\rm V_{CC2},$ R1 = 1430 $ \Omega$ , R2 = 143 $ \Omega$ , C1 and C2 = 10 pF, see Test Diagram                     |     | 51  | 70  | ns   |
| t <sub>pLH2-1</sub> | Low-to-high propagation delay, side 2 to side 1 <sup>(1)</sup>                      | $\label{eq:v1} \begin{array}{l} V_{I}=0.4~x~V_{CC2},~V_{O}=0.7~x~V_{CC1},~R1=1430~\Omega~,~R2=143~\Omega~,\\ C1~and~C2=10~pF,~see~Test~Diagram \end{array}$ |     | 51  | 57  | ns   |
| t <sub>pHL2-1</sub> | High-to-low propagation delay, side 2 to side 1 <sup>(1)</sup>                      | $V_1 = 0.4 \text{ x V}_{CC2}, V_O = 0.3 \text{ x V}_{CC1}, R1 = 1430 \ \Omega , R2 = 143 \ \Omega ,$ C1 and C2 = 10 pF, see Test Diagram                    |     | 60  | 88  | ns   |
| PWD <sub>1-2</sub>  | Pulse width distortion  t <sub>pHL1-2</sub> - t <sub>pLH1-2</sub>                   | R1 = 1430 $^{\Omega}$ , R2 = 143 $^{\Omega}$ , C1 and C2 = 10 pF, see Test Diagram                                                                          |     | 30  | 45  | ns   |
| PWD <sub>2-1</sub>  | Pulse width distortion <sup>(1)</sup><br> t <sub>pHL2-1</sub> - t <sub>pLH2-1</sub> | R1 = 1430 $^{\Omega}$ , R2 = 143 $^{\Omega}$ , C1 and C2 = 10 pF, see Test Diagram                                                                          |     | 10  | 34  | ns   |
| t <sub>LOOP1</sub>  | Round-trip propagation delay on side 1 <sup>(1)</sup>                               | 0.4 V $\leq$ V <sub>I</sub> $\leq$ 0.3 × V <sub>CCI</sub> , R1 = 1430 $\Omega$ , C1 = 40 pF, R2 = 143 $\Omega$ , C2 = 400 pF, see Test Diagram              |     | 84  | 96  | ns   |

<sup>(1)</sup> This parameter does not apply to the SCL1 line of the ISO1641 device because it is unidirectional.



## **6.13 GPIO Switching Characteristics**

over recommended operating conditions, unless otherwise noted. ISO1644 only.

|                                     | PARAMETER                                       | TEST CONDITIONS         | MIN | TYP | MAX | UNIT  |
|-------------------------------------|-------------------------------------------------|-------------------------|-----|-----|-----|-------|
| 3 V ≤ V <sub>CC</sub>               | <sub>1</sub> , V <sub>CC2</sub> ≤ 3.6 V         |                         |     |     |     |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                          | See TBD                 |     | 11  | 20  | ns    |
| t <sub>P(dft)</sub>                 | Propagation delay drift                         |                         |     | 9.2 |     | ps/°C |
| t <sub>UI</sub>                     | Minimum pulse width                             | See TBD                 | 20  |     |     | ns    |
| PWD                                 | Pulse width distortion                          | See TBD                 |     |     | 7   | ns    |
| t <sub>sk(o)</sub>                  | Channel to channel output skew time             | Same direction channels |     |     | 6   | ns    |
| t <sub>sk(p-p)</sub>                | Part to part skew time                          |                         |     |     | 6   | ns    |
| t <sub>r</sub>                      | Output signal rise time                         | See TBD                 |     |     | 6.5 | ns    |
| t <sub>f</sub>                      | Output signal fall time                         | See TBD                 |     |     | 6.5 | ns    |
| t <sub>DO</sub>                     | Default output delay time from input power loss | See TBD                 |     | 0.1 | 0.3 | us    |
| tie                                 | Time interval error                             |                         |     | 1   |     | ns    |
| 4.5 V ≤ V <sub>0</sub>              | <sub>CC1</sub> , V <sub>CC2</sub> ≤ 5.5 V       |                         |     |     |     |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                          | See TBD                 |     | 11  | 18  | ns    |
| t <sub>P(dft)</sub>                 | Propagation delay drift                         |                         |     | 8   |     | ps/°C |
| t <sub>UI</sub>                     | Minimum pulse width                             | See TBD                 | 20  |     |     | ns    |
| PWD                                 | Pulse width distortion                          | See TBD                 |     |     | 7   | ns    |
| t <sub>sk(o)</sub>                  | Channel to channel output skew time             | Same direction channels |     |     | 6   | ns    |
| t <sub>sk(p-p)</sub>                | Part to part skew time                          |                         |     |     | 6   | ns    |
| t <sub>r</sub>                      | Output signal rise time                         | See TBD                 |     |     | 6   | ns    |
| t <sub>f</sub>                      | Output signal fall time                         | See TBD                 |     |     | 6   | ns    |
| t <sub>DO</sub>                     | Default output delay time from input power loss | See TBD                 |     | 0.1 | 0.3 | us    |
| tie                                 | Time interval error                             |                         |     | 1   |     | ns    |



### **6.14 Insulation Characteristics Curves**





### **6.15 Typical Characteristics**







### www.ti.com.cn





### 7 Parameter Measurement Information

### 7.1 Parameter Measurement Information



图 7-1. Test Diagram



图 7-2. t<sub>Loop1</sub> Setup and Timing Diagram



图 7-3. Common-Mode Transient Immunity Test Circuit

Submit Document Feedback





图 7-4. t<sub>UVLO</sub> Test Circuit and Timing Diagrams

### 8 Detailed Description

#### 8.1 Overview

The I<sup>2</sup>C bus consists of a two-wire communication bus that supports bidirectional data transfer between a master device and several slave devices. The master, or processor, controls the bus, specifically the serial clock (SCL) line. Data is transferred between the master and slave through a serial data (SDA) line. This data can be transferred in four speeds: standard mode (0 to 100 kbps), fast mode (0 to 400 kbps), fast-mode plus (0 to 1 Mbps), and high-speed mode (0 to 3.4 Mbps).

The I<sup>2</sup>C bus operates in bidirectional, half-duplex mode, using open collector outputs to allow for multiple devices to share the bus. When a specific device is ready to communicate on the bus, it can take control pulling the lines low accordingly in order to transmit data. A standard digital isolator or optocoupler is designed to transfer data in a single direction. In order to support an I<sup>2</sup>C bus, external circuitry is required to separates the bidirectional bus into two unidirectional signal paths. The ISO164x devices internally handle the separation and partitioning of the transmit and receive signals, integrating the external circuitry needed and provide the open-collector signals. They provide high electromagnetic immunity and low emissions at low power consumption. Each isolation channel has a logic input and output buffer separated by Tl's double capacitive silicon dioxide (SiO2) insulation barrier. When used in conjunction with isolated power supplies, these devices block high voltages, isolate grounds, and prevent noise currents from entering the local ground and interfering with or damaging sensitive circuitry.

### 8.2 Functional Block Diagrams



图 8-1. ISO1640 Block Diagram



图 8-2. ISO1641 Block Diagram

### 8.3 Feature Description

The device enables a complete isolated  $I^2C$  interface to be implemented within a small form factor having the features listed in  $\frac{1}{8}$  8-1.

|             | X V I. I Cutules List                       |                                                                                                               |                   |  |  |  |  |  |
|-------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|--|
| PART NUMBER | CHANNEL DIRECTION                           | RATED ISOLATION(1)                                                                                            | MAXIMUM FREQUENCY |  |  |  |  |  |
| ISO1640     | Bidirectional SCL<br>Bidirectional SDA      | 5000 V <sub>RMS</sub> (16DW) 7071 V <sub>PK</sub> (16DW) 3000 V <sub>RMS</sub> (8D) 4242 V <sub>PK</sub> (8D) | 1.7 MHz           |  |  |  |  |  |
| ISO1641     | Unidirectional (SCL)<br>Bidirectional (SDA) | 3000 V <sub>RMS</sub> (8D) 4242 V <sub>PK</sub> (8D)                                                          |                   |  |  |  |  |  |

表 8-1. Features List

#### 8.3.1 Hot Swap

The ISO164x includes Hot Swap circuitry on Side 2 of the isolator to prevent loading on the I2C bus lines while VCC2 is either unpowered or in the process of being powered on. While VCC2 is below the UVLO threshold, the ISO164x bus lines will not load the bus to avoid disrupting or corrupting an active I2C bus. If the isolator is plugged into a live backplane using a staggered connector, where VCC2 and GND2 make connection first followed by the bus lines, the SDA and SCL lines are pre-charged to VCC2 / 2 to minimize the current required to charge the parasitic capacitance of the device. Once the device is fully powered on, the device bus pins become active providing bidirectional, isolated, SCL and SDA lines.

#### 8.3.2 Protection Features

Features are integrated in the ISO164x to help protect the device from high current events. Enhanced ESD protection cells are designed on the I2C bus pins to support 10 kV HBM ESD on side 1 and 14 kV HBM ESD on side 2. The I2C bus pins on side 2 are designed to withstand an unpowered IEC ESD strike of 8kV, improving robustness and system reliability in hot swap applications. In addition to the improved ESD performance, a short circuit protection circuit is included on side 2 to protect the bus pins (SDA2 and SCL2) against strong short circuits of 5 ohms or less to VCC2.

Thermal shutdown is integrated in the ISO164x to protect the device from high current events. If the junction temperature of the device exceeds the thermal shutdown threshold of 190C (typical), the device turns off, disabling the I2C circuits and releasing the bus. The shutdown condition is cleared when the junction temperature drops at least the thermal shutdown hysteresis temperature of 10C (typical) below the thermal shutdown temperature of the device.

<sup>(1)</sup> See for detailed Isolation specifications.

#### 8.3.3 GPIO Channels

**TBD** 

### 8.4 Isolator Functional Principle

To isolate a bidirectional signal path (SDA or SCL), the ISO1640 internally splits a bidirectional line into two unidirectional signal lines, each of which is isolated through a single-channel digital isolator. Each channel output is made open-drain to comply with the open-drain technology of I<sup>2</sup>C. Side 1 of the ISO1640 connects to a low-capacitance I<sup>2</sup>C node (up to 80 pF), while side 2 is designed for connecting to a fully loaded I<sup>2</sup>C bus with up to 400 pF of capacitance.



图 8-3. SDA Channel Design and Voltage Levels at SDA1

At first sight, the arrangement of the internal buffers suggests a closed signal loop that is prone to latch-up. However, this loop is broken by implementing an output buffer (B) whose output low-level is raised by a diode drop to approximately 0.65 V, and the input buffer (C) that consists of a comparator with defined hysteresis. The comparator's upper and lower input thresholds then distinguish between the proper low-potential of 0.4 V (maximum) driven directly by SDA1 and the buffered output low-level of B.

8-4 demonstrate the switching behavior of the I<sup>2</sup>C isolator, ISO164x, between a master node at SDA1 and a heavy loaded bus at SDA2.



图 8-4. SDA Channel Timing in Receive and Transmit Directions

#### 8.4.1 Receive Direction (Left Diagram of 8 8-4)

When the  $I^2C$  bus drives SDA2 low, SDA1 follows after a certain delay in the receive path. The output low is the buffered output of  $V_{OL1}$  = 0.65 V, which is sufficiently low to be detected by Schmitt-trigger inputs with a minimum input-low voltage of  $V_{IL}$  = 0.9 V at 3 V supply levels.

When SDA2 is released, its voltage potential increases towards VCC2 following the time-constant formed by  $R_{PU2}$  and  $C_{bus}$ . After the receive delay, SDA1 is released and also rises towards VCC1, following the time-constant  $R_{PU1} \times C_{node}$ . Because of the significant lower time-constant, SDA1 may reach VCC1 before SDA2 reaches VCC2 potential.

### 8.4.2 Transmit Direction (Right Diagram of 🛚 8-4)

When a master drives SDA1 low, SDA2 follows after a certain delay in the transmit direction. When SDA2 turns low it also causes the output of buffer B to turn low but at a higher 0.65 V level. This level cannot be observed immediately as it is overwritten by the lower low-level of the master.

However, when the master releases SDA1, the voltage potential increases and first must pass the upper input threshold of the comparator,  $V_{IHT1}$ , to release SDA2. SDA1 then increases further until it reaches the buffered output level of  $V_{OL1}$  = 0.65 V, maintained by the receive path. When comparator C turns high, SDA2 is released after the delay in transmit direction. It takes another receive delay until B's output turns high and fully releases SDA1 to move toward VCC1 potential.

#### 8.5 Device Functional Modes

表 8-2 lists the ISO164x functional modes.

表 8-2. Function Table(1)

| POWER STATE                       | INPUT            | OUTPUT       |
|-----------------------------------|------------------|--------------|
| VCC1 < 2.3 V or VCC2 < 1.7 V      | X                | Z            |
| VCC1 > 2.9 V and VCC2 > 2.25<br>V | L                | L            |
| VCC1 > 2.9 V and VCC2 > 2.25<br>V | Н                | Z            |
| VCC1 > 2.9 V and VCC2 > 2.25<br>V | Z <sup>(2)</sup> | Undetermined |

- (1) H = High Level; L = Low Level; Z = High Impedance or Float; X = Irrelevant
- (2) Invalid input condition as an I<sup>2</sup>C system requires that a pullup resistor to VCC is connected.

Copyright © 2022 Texas Instruments Incorporated

### 9 Application and Implementation

### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 I<sup>2</sup>C Bus Overview

The inter-integrated circuit  $(I^2C)$  bus is a single-ended, multi-master, 2-wire bus for efficient inter-IC communication in half-duplex mode.

I<sup>2</sup>C uses open-drain technology, requiring two lines, serial data (SDA) and serial clock (SCL), to be connected to VDD by resistors (see 9-1). Pulling the line to ground is considered a logic zero while letting the line float is a logic one. This logic is used as a channel access method. Transitions of logic states must occur while the SCL pin is low. Transitions while the SCL pin is high indicate START and STOP conditions. Typical supply voltages are 3.3 V and 5 V, although systems with higher or lower voltages are allowed.



图 9-1. I<sup>2</sup>C Bus

I<sup>2</sup>C communication uses a 7-bit address space with 16 reserved addresses, so a theoretical maximum of 112 nodes can communicate on the same bus. In practice, however, the number of nodes is limited by the specified, total bus capacitance of 400 pF, which also restricts communication distances to a few meters.

The specified signaling rates for the ISO164x devices are 100 kbps (standard mode), 400 kbps (fast mode), 1.7 Mbps (fast mode plus).

The bus has two roles for nodes: master and slave. A master node issues the clock and slave addresses, and also initiates and ends data transactions. A slave node receives the clock and addresses and responds to requests from the master. 图 9-2 shows a typical data transfer between master and slave.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



图 9-2. Timing Diagram of a Complete Data Transfer

The master initiates a transaction by creating a START condition, following by the 7-bit address of the slave it wishes to communicate with. This is followed by a single read and write (R/W) bit, representing whether the master wishes to write to (0), or to read from (1) the slave. The master then releases the SDA line to allow the slave to acknowledge the receipt of data.

The slave responds with an acknowledge bit (ACK) by pulling the SDA pin low during the entire high time of the 9th clock pulse on the SCL signal, after which the master continues in either transmit or receive mode (according to the R/W bit sent), while the slave continues in the complementary mode (receive or transmit, respectively).

The address and the 8-bit data bytes are sent most significant bit (MSB) first. The START bit is indicated by a high-to-low transition of SDA while SCL is high. The STOP condition is created by a low-to-high transition of SDA while SCL is high.

If the master writes to a slave, it repeatedly sends a byte with the slave sending an ACK bit. In this case, the master is in master-transmit mode and the slave is in slave-receive mode.

If the master reads from a slave, it repeatedly receives a byte from the slave, while acknowledging (ACK) the receipt of every byte but the last one (see 

9-3). In this situation, the master is in master-receive mode and the slave is in slave-transmit mode.

The master ends the transmission with a STOP bit, or may send another START bit to maintain bus control for further transfers.



图 9-3. Transmit or Receive Mode Changes During a Data Transfer

When writing to a slave, a master mainly operates in transmit-mode and only changes to receive-mode when receiving acknowledgment from the slave.

When reading from a slave, the master starts in transmit-mode and then changes to receive-mode after sending a READ request (R/W bit = 1) to the slave. The slave continues in the complementary mode until the end of a transaction.

备注

The master ends a reading sequence by not acknowledging (NACK) the last byte received. This procedure resets the slave state machine and allows the master to send the STOP command.

### 9.2 Typical Application

In 🖺 9-4, the ultra low-power microcontroller, MSP430G2132, controls the I<sup>2</sup>C data traffic of configuration data and conversion results for the analog inputs and outputs. Low-power data converters build the analog interface

to sensors and actuators. The ISO164x device provides the required isolation between different ground potentials of the system controller, remote sensor, and actuator circuitry to prevent ground loop currents that otherwise may falsify the acquired data.

The entire circuit operates from a single 3.3-V supply. A low-power push-pull converter, SN6501, drives a center-tapped transformer with an output that is rectified and linearly regulated to provide a stable 5-V supply for the data converter.



图 9-4. Isolated I<sup>2</sup>C Data Acquisition System

#### 9.2.1 Design Requirements

The recommended power supply voltages must be from 3 V to 5.5 V for VCC1 and 2.25 V to 5.5 V for VCC2. A recommended decoupling capacitor with a value of 0.1  $\mu$ F is required between both the VCC1 and GND1 pins, and the VCC2 and GND2 pins to support of power supply voltages transient and to ensure reliable operation at all data rates.

#### 9.2.2 Detailed Design Procedure

Although the ISO1640 features bidirectional data channels, the device performs optimally when side 1 (SDA1 and SCL1) is connected to a single controller or node of an I2C network while side 2 (SDA2 and SCL2) is connected to the I2C bus.

The power-supply capacitor with a value of 0.1-µF must be placed as close to the power supply pins as possible. The recommended placement of the capacitors must be 2-mm maximum from input and output power supply pins (VCC1 and VCC2).

The maximum load permissible on the input lines, SDA1 and SCL1, is  $\leq$  80 pF and on the output lines, SDA2 and SCL2, is  $\leq$  400 pF.

The minimum pullup resistors on the input lines, SDA1 and SCL1 to VCC1 must be selected in such a way that input current drawn is  $\leq 3.5$  mA. The minimum pullup resistors on the input lines, SDA2 and SCL2, to VCC2 must be selected in such a way that output current drawn is  $\leq 50$  mA. The maximum pullup resistors on the bus lines (SDA1 and SCL1) to VCC1 and on bus lines (SDA2 and SCL2) to VCC2, depends on the load and rise time requirements on the respective lines to comply with I2C protocols. For more information, see .

The output waveforms for SDA1 and SCL1 are captured on the oscilloscope focusing on the low  $V_{OL1}$  voltage offset offered with the ISO164x. This voltage offset is due to the high output low level on side 1 designed to prevent a latch-up state mentioned in  $\ddagger$  8.4.





图 9-5. Typical ISO1640 Circuit Hookup



图 9-6. Typical ISO1641 Circuit Hookup

### 9.2.3 Application Curve



图 9-7. Side 1: Low-to-High Transition

#### 9.3 Insulation Lifetime

Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage is applied between the two sides; see 9-8 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For basic insulation, VDE standard requires the use of a TDDB projection line with failure rate of less than 1000 part per million (ppm). For reinforced insulation, VDE standard requires the use of a TDDB projection line with failure rate of less than 1 part per million (ppm).

Even though the expected minimum insulation lifetime is 20 years, at the specified working isolation voltage, VDE basic and reinforced certifications require additional safety margin of 20% for working voltage. For basic certification, device lifetime requires a safety margin of 30% translating to a minimum required insulation lifetime of 26 years at a working voltage that is 20% higher than the specified value. For reinforced insulation, device lifetime requires a safety margin of 87.5% translating to a minimum required insulation lifetime of 37.5 years at a working voltage that is 20% higher than the specified value.

Insulation Lifetime Projection Data for ISO164x in 8-D Package and Insulation Lifetime Projection Data for ISO164x in 16-DW Package show the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of the insulation is 450 V<sub>RMS</sub> with a lifetime in excess of 100 years in the 8-D package and 1500 V<sub>RMS</sub> with a lifetime in excess of 135 years in the 16-DW package. Other factors, such as package size, pollution degree, material group, etc. can further limit the working voltage of the component. At the lower working voltages, the corresponding insulation lifetime is much longer than 100 years in the 8-D package and 135 years in the 16-DW package.



图 9-8. Test Setup for Insulation Lifetime Measurement



图 9-9. Insulation Lifetime Projection Data for ISO164x in 8-D Package





图 9-10. Insulation Lifetime Projection Data for ISO164x in 16-DW Package

### 10 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, TI recommends connecting a 1-µF bypass capacitor at the input and output supply pins (VCC1 and VCC2). The capacitors should be placed as close to the supply pins as possible. If only a single, primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as TI's SN6501 device. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies. (SLLSEA0).

### 11 Layout

### 11.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see 

11-1). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the highfrequency bypass capacitance significantly.

For detailed layout recommendations, see the Digital Isolator Design Guide (SLLA284)

#### 11.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

### 11.2 Layout Example



图 11-1. Recommended Layer Stack



### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Digital Isolator Design Guide
- Texas Instruments, How to use isolation to improve ESD, EFT and Surge immunity in industrial systems application report
- Texas Instruments, Isolation Glossary
- Texas Instruments, What is EMC? 4 questions about EMI, radiated emissions, ESD and EFT in isolated systems
- Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies data sheet
- Texas Instruments, SN6505x Transformer Driver for Isolated Power Supplies data sheet
- Texas Instruments, I2C Bus Pullup Resistor Calculation
- Texas Instruments, ISO1640DEVM Evaluation Module Users Guide

### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击 订阅更新 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 12.3 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 12.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 12.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 20-Jan-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ISO1640BDR       | ACTIVE     | SOIC         | D                  | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1640B                   | Samples |
| ISO1640DWR       | ACTIVE     | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO1640                 | Samples |
| ISO1641BDR       | ACTIVE     | SOIC         | D                  | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1641B                   | Samples |
| ISO1641DWR       | ACTIVE     | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO1641                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

# **PACKAGE OPTION ADDENDUM**

www.ti.com 20-Jan-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO1640:

Automotive: ISO1640-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | _    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO1640BDR | SOIC | D                  | 8  | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO1640DWR | SOIC | DW                 | 16 | 2000 | 330.0                    | 24.4                     | 10.9       | 10.7       | 2.7        | 12.0       | 24.0      | Q1               |
| ISO1641BDR | SOIC | D                  | 8  | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO1641BDR | SOIC | D                  | 8  | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO1641DWR | SOIC | DW                 | 16 | 2000 | 330.0                    | 24.4                     | 10.9       | 10.7       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| 7 til dilliciololio ale Hollinai |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ISO1640BDR                       | SOIC         | D               | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| ISO1640DWR                       | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 45.0        |
| ISO1641BDR                       | SOIC         | D               | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| ISO1641BDR                       | SOIC         | D               | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| ISO1641DWR                       | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 45.0        |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



## NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



## NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Digital Isolators category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

SI8642EA-B-IU 141E61 122E61 163E60 141E61Q 140E61 SSP5841ED CA-IS3763LN CA-IS3742LN 160M60 142E61 140E31 140M30 141E60Q 140M61 160U31 BL7142WH BL7142WL CA-IS3741LN CA-IS3762LN CA-IS3730LW CA-IS3644HVW CA-IS3092VW CA-IS3760HN CA-IS3730HW CA-IS3731LW CA-IS3761LW CA-IS2092VW CA-IS3763HN CA-IS3722HW CA-IS3211VBJ CA-IS3762LW CA-IS3842LWW CA-IS3720LW SI8621BD-B-IS ISO7842FDWWR 140U31 161E61 162E60 162E61 131E60 163E61 141E31 162E31 160E60 160E30 130E61 160M30 BL7141WH CA-IS3211VCJ