











ISO35T



SLLSE26D - NOVEMBER 2010-REVISED OCTOBER 2015

# ISO35T Isolated 3.3V RS-485 Transceiver With Integrated Transformer Driver

### **Features**

- Designed for RS-485 and RS-422 Applications
- Signaling Rates up to 1 Mbps
- 1/8 Unit Load up to 256 Nodes on a Bus
- Thermal Shutdown Protection
- Typical Efficiency > 60% ( $I_{LOAD} = 100 \text{ mA}$ ) - See *SLUU470*
- Low-Driver Bus Capacitance 16 pF (Typical)
- Fail-Safe Receiver for Bus Open, Short, Idle
- Logic Inputs are 5-V Tolerant
- 50-kV/µs Typical Transient Immunity
- **Bus-Pin ESD Protection** 
  - 16-kV HBM Between Bus-Pins and GND2
  - 6-kV HBM Between Bus-Pins and GND1
- Safety and Regulatory Approvals
  - 4242 V<sub>PK</sub> Basic Insulation per DIN V VDE V 0884-10 and DIN EN 61010-1
  - 2500 V<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 61010-1 Standards

# **Applications**

- Isolated RS-485/RS-422 Interfaces
- **Factory Automation**
- Motor/Motion Control
- **HVAC** and Building Automation Networks
- **Networked Security Stations**

# 3 Description

The ISO35T is an isolated differential line transceiver with integrated oscillator outputs that provide the primary voltage for an isolation transformer. The device is a full-duplex differential line transceiver for RS-485 and RS-422 applications that can easily be configured for half-duplex operation by connecting pin 11 to pin 14, and pin 12 to pin 13.

These devices are ideal for long transmission lines since the ground loop is broken to allow for a much larger common-mode voltage range. The symmetrical isolation barrier of the device is tested to provide 4242V<sub>PK</sub> of isolation per VDE for 60s between the bus-line transceiver and the logic-level interface.

Any cabled I/O can be subjected to electrical noise transients from various sources. These noise transients can cause damage to the transceiver and/or near-by sensitive circuitry if they are of sufficient magnitude and duration. The ISO35T can significantly reduce the risk of data corruption and damage to expensive control circuits.

The ISO35T is specified for use from -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |  |  |
|-------------|-----------|--------------------|--|--|
| ISO35T      | SOIC (16) | 10.30 mm × 7.50 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Typical Application Circuit



**Page** 

**Page** 



# **Table of Contents**

| 1 | Features 1                                       | 8  | Detailed Description                 | 14               |
|---|--------------------------------------------------|----|--------------------------------------|------------------|
| 2 | Applications 1                                   |    | 8.1 Overview                         | 14               |
| 3 | Description 1                                    |    | 8.2 Functional Block Diagram         | 14               |
| 4 | Revision History2                                |    | 8.3 Feature Description              | 14               |
| 5 | Pin Configuration and Functions                  |    | 8.4 Device Functional Modes          | 16               |
| 6 | Specifications                                   | 9  | Application and Implementation       | 19               |
| Ū | 6.1 Absolute Maximum Ratings                     |    | 9.1 Application Information          | 19               |
|   | 6.2 ESD Ratings                                  |    | 9.2 Typical Application              | 19               |
|   | 6.3 Recommended Operating Conditions             | 10 | Power Supply Recommendations         | <mark>22</mark>  |
|   | 6.4 Thermal Information                          | 11 | Layout                               | 22               |
|   | 6.5 Power Ratings                                |    | 11.1 Layout Guidelines               |                  |
|   | 6.6 Supply Current and Common Mode Transient     |    | 11.2 Layout Example                  | 23               |
|   | Immunity5                                        | 12 | Device and Documentation Support     | 24               |
|   | 6.7 RS-485 Driver Electrical Characteristics 5   |    | 12.1 Documentation Support           |                  |
|   | 6.8 RS-485 Receiver Electrical Characteristics 6 |    | 12.2 Community Resources             |                  |
|   | 6.9 Transformer Driver Characteristics 6         |    | 12.3 Trademarks                      |                  |
|   | 6.10 RS-485 Driver Switching Characteristics 6   |    | 12.4 Electrostatic Discharge Caution | <mark>2</mark> 4 |
|   | 6.11 RS-485 Receiver Switching Characteristics 7 |    | 12.5 Glossary                        |                  |
|   | 6.12 Typical Characteristics 8                   | 13 | Mechanical, Packaging, and Orderable |                  |
| 7 | Parameter Measurement Information 10             |    | Information                          | <mark>2</mark> 4 |
|   |                                                  |    |                                      |                  |

## 4 Revision History

Changes from Revision C (July 2011) to Revision D

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| • | Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | hanges from Revision B (June 2011) to Revision C Page                                                                                                                                                       |
| • | Deleted MIN and MAX values from the $t_{r_D}$ , $t_{f_D}$ , and $t_{BBM}$ specifications in the Transformer Driver Chara table                                                                              |
| • | Changed conditions statement from 1.9V to 2.4V; and changed TYP value from 230 to 350 for f <sub>st</sub> specification in Transformer Driver Characteristics table                                         |
| • | Added "D1 and D2 connected to 50- $\Omega$ pull-up resistors" to conditions statement for $t_{r_{-}D}$ , $t_{f_{-}D}$ , and $t_{BBM}$ specifications in the Transformer Driver Chara table                  |
| С | hanges from Revision A (March 2011) to Revision B                                                                                                                                                           |
| • | Changed pin 16 From: V <sub>CC1</sub> To: V <sub>CC2</sub> in the DW Package drawing                                                                                                                        |

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional

Submit Documentation Feedback

Changes from Original (November 2010) to Revision A

Copyright © 2010–2015, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



#### **Pin Functions**

|           | PIN I/O |     | DESCRIPTION                                                      |  |  |  |  |  |
|-----------|---------|-----|------------------------------------------------------------------|--|--|--|--|--|
| NAME      | NO.     | 1/0 | DESCINI TION                                                     |  |  |  |  |  |
| Α         | 14      | I   | -inverting Receiver Input                                        |  |  |  |  |  |
| В         | 13      | I   | Inverting Receiver Input                                         |  |  |  |  |  |
| D         | 8       | 1   | Driver Input                                                     |  |  |  |  |  |
| D1        | 1       | 0   | Transformer Driver Terminal 1, Open-Drain Output                 |  |  |  |  |  |
| D2        | 2       | 0   | Transformer Driver Terminal 2, Open-Drain Output                 |  |  |  |  |  |
| DE        | 7       | I   | Driver Enable Input                                              |  |  |  |  |  |
| GND1      | 3       | _   | Logic-side Ground                                                |  |  |  |  |  |
| GND2      | 9, 15   | _   | Bus-side Ground. Both pins are internally connected.             |  |  |  |  |  |
| NC        | 10      | _   | No Connect. This pin is not connected to any internal circuitry. |  |  |  |  |  |
| R         | 5       | 0   | Receiver Output                                                  |  |  |  |  |  |
| RE        | 6       | I   | Receiver Enable Input. This pin has complementary logic.         |  |  |  |  |  |
| $V_{CC1}$ | 4       | _   | Logic-side Power Supply                                          |  |  |  |  |  |
| $V_{CC2}$ | 16      | _   | Bus-side Power Supply                                            |  |  |  |  |  |
| Υ         | 11      | 0   | Non-inverting Driver Output                                      |  |  |  |  |  |
| Z         | 12      | 0   | verting Driver Output                                            |  |  |  |  |  |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

See (1)

|                      |                                                                      | MIN        | MAX | UNIT |
|----------------------|----------------------------------------------------------------------|------------|-----|------|
| $V_{CC1}, V_{CC2}$   | Input supply voltage (2)                                             | -0.3       | 6   | V    |
| $V_A, V_B, V_Y, V_Z$ | Voltage at any bus I/O terminal (A, B, Y, Z)                         | -9         | 14  | V    |
| $V_{D1}, V_{D2}$     | Voltage at D1, D2                                                    |            | 14  | V    |
| V <sub>(TRANS)</sub> | Voltage input, transient pulse through 100Ω, see Figure 22 (A,B,Y,Z) | <b>-50</b> | 50  | V    |
| $V_{I}$              | Voltage input at any D, DE or RE terminal                            | -0.5       | 7   | V    |
| Io                   | Receiver output current                                              | -10        | 10  | mA   |
| $I_{D1},I_{D2}$      | Transformer Driver Output Current                                    |            | 450 | mA   |
| T <sub>J</sub>       | Maximum junction temperature                                         |            | 170 | °C   |
| T <sub>STG</sub>     | Storage temperature                                                  | -65        | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values.



## 6.2 ESD Ratings

|                    |                         |                                                                   |                           | VALUE  | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|---------------------------|--------|------|
|                    |                         |                                                                   | Bus pins and GND1         | ±6000  |      |
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | Bus pins and GND2         | ±16000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | lectrostatic All nins                                             | All pins                  | ±4000  | V    |
| v - / uiscriarge   |                         | Charged-device model (CDM), per JEDEC specification J             | ESD22-C101 <sup>(2)</sup> | ±1500  |      |
|                    |                         | chine model (MM), ANSI/ESDS5.2-1996                               |                           | ±200   |      |

- JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
   JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

|                                    |                                                         |                     | MIN | NOM      | MAX      | UNIT |
|------------------------------------|---------------------------------------------------------|---------------------|-----|----------|----------|------|
| V <sub>CC1</sub> ,V <sub>CC2</sub> | Supply Voltage                                          |                     | 3   | 3.3      | 3.6      | V    |
| $V_{I}$ or $V_{IC}$                | Voltage at any bus terminal (separately or common-mode) |                     | -7  |          | 12       | V    |
| $V_{IH}$                           | High-level input voltage                                | D, DE, RE           | 2   |          | $V_{CC}$ | V    |
| $V_{IL}$                           | Low-level input voltage                                 |                     | 0   |          | 8.0      | V    |
| $V_{ID}$                           | Differential input voltage                              | A with respect to B | -12 |          | 12       | V    |
| $R_L$                              | Differential load resistance                            |                     | 54  | 60       |          | Ω    |
|                                    | Output Current                                          | Driver              | -60 |          | 60       | A    |
| Io                                 | Output Current Receiver                                 | Receiver            | -8  |          | 8        | mA   |
| T <sub>A</sub>                     | Ambient temperature                                     |                     | -40 |          | 85       | °C   |
| $T_J$                              | Operating junction temperature                          |                     | -40 |          | 150      | °C   |
| 1 / t <sub>UI</sub>                | Signaling Rate                                          |                     |     | <u> </u> | 1        | Mbps |

## 6.4 Thermal Information

|                      |                                              | ISO35T    |      |
|----------------------|----------------------------------------------|-----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | UNIT |
|                      |                                              | 16 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 80.5      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 43.8      | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 49.7      | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 13.8      | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 41.4      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Power Ratings

over operating free-air temperature range (unless otherwise noted)

|   | PARAMETER                        | TEST CONDITIONS                                                                                                                                                                                                                                                         | VALUE | UNIT |
|---|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| P | Maximum device power dissipation | $\begin{array}{l} V_{CC1} = V_{CC2} = 3.6 \text{ V}, T_J = 150^{\circ}\text{C}, R_L = 54 \ \Omega, \\ C_L = 50 \text{ pF (Driver)}, C_L = 15 \text{ pF (Receiver)}, \\ \text{Input a 0.5-MHz 50\% duty cycle square wave} \\ \text{to Driver and Receiver} \end{array}$ | 373   | mW   |

Product Folder Links: ISO35T

Copyright © 2010-2015, Texas Instruments Incorporated



# 6.6 Supply Current and Common Mode Transient Immunity

over recommended operating conditions (unless otherwise noted)

|                                                           | PARAMETER                           | TEST CONDITIONS                                                                                                                | MIN | TYP | MAX | UNIT  |  |
|-----------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|
| I <sub>CC1</sub> <sup>(1)</sup>                           | Logic-side quiescent supply current | DE & $\overline{RE}$ = 0V or V <sub>CC1</sub> (Driver and Receiver Enabled or Disabled), D = 0 V or V <sub>CC1</sub> , No load |     | 4.5 | 8   | mA    |  |
| I <sub>CC2</sub> <sup>(1)</sup> Bus-side quiescent supply |                                     | $\overline{RE}$ = 0 V or V <sub>CC1</sub> , DE = 0 V (driver disabled), No load                                                |     | 7.5 | 13  |       |  |
|                                                           | current                             | $\overline{RE}$ = 0 V or V <sub>CC1</sub> , DE = V <sub>CC1</sub> (driver enabled), D = 0 V or V <sub>CC1</sub> , No Load      |     | 9   | 16  | mA    |  |
| CMTI                                                      | Common-mode transient immunity      | See Figure 23                                                                                                                  | 25  | 50  |     | kV/μs |  |

<sup>(1)</sup> I<sub>CC1</sub> and I<sub>CC2</sub> are measured when device is connected to external power supplies, V<sub>CC1</sub> & V<sub>CC2</sub>. In this case, D1 & D2 are open and disconnected from external transformer.

#### 6.7 RS-485 Driver Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                                    | PARAMETER                                              | TEST CONDITION                                               | ONS         | MIN  | TYP  | MAX       | UNIT |
|------------------------------------|--------------------------------------------------------|--------------------------------------------------------------|-------------|------|------|-----------|------|
|                                    |                                                        | I <sub>O</sub> = 0 mA (No Load)                              |             | 2.5  |      | $V_{CC2}$ |      |
| D. /                               | <b>B</b> ''                                            | $R_L = 54 \Omega$ (RS-485), See Fig                          | ure 11      | 1.5  | 2    |           |      |
| V <sub>OD</sub>                    | Differential output voltage magnitude                  | $R_L = 100 \Omega (RS-422)^{(1)}, See$                       | Figure 11   | 2    | 2.3  |           | V    |
|                                    |                                                        | $V_{\text{test}} = -7 \text{ V to } +12 \text{ V, See Fi}$   | gure 12     | 1.5  |      |           | •    |
| $\Delta  V_{OD} $                  | Change in magnitude of the differential output voltage | See Figure 11 and Figure 12                                  |             | -0.2 | 0    | 0.2       | V    |
| V <sub>OC(SS)</sub>                | Steady-state common-mode output voltage                | See Figure 13                                                |             | 1    | 2.6  | 3         | V    |
| $\Delta V_{OC(SS)}$                | Change in steady-state common-mode output voltage      | See Figure 13                                                |             | -0.1 |      | 0.1       | V    |
| V <sub>OC(pp)</sub>                | Peak-to-peak common-mode output voltage                | See Figure 13                                                |             |      | 0.25 |           | V    |
| I                                  | Input current, D & DE                                  | V <sub>I</sub> at 0 V or V <sub>CC1</sub>                    |             | -10  |      | 10        | μA   |
|                                    | High-impedance state output current                    | $V_Y$ or $V_Z = 12V$ ,<br>$V_{CC} = 0$ V or 3 V,<br>DE = 0 V | Other input |      |      | 90        | ^    |
| l <sub>OZ</sub>                    |                                                        | $V_Y$ or $V_Z = -7$ V,<br>$V_{CC} = 0$ V or 3 V,<br>DE = 0 V | at 0 V      | -10  |      |           | μA   |
| I <sub>OS(P)</sub> (2)             | Peak short-circuit output current                      | $V_Y$ or $V_Z = -7$ V to +12 V,<br>See Figure 14             | Other input |      | 300  |           | mA   |
| I <sub>OS(SS)</sub> <sup>(2)</sup> | Steady-state short-circuit output current              | $V_Y$ or $V_Z = -7$ V to +12 V,<br>See Figure 14             | at 0 V      | -250 |      | 250       | mA   |
| C <sub>(OD)</sub>                  | Differential output capacitance                        | $V_I = 0.4 \sin (4E6\pi t) + 0.5V$ , DE at 0 V               |             |      | 16   |           | pF   |

 $V_{CC2}$  = 3.3 V ± 5% This device has thermal shutdown and output current-limiting features to protect in short-circuit fault condition.



#### 6.8 RS-485 Receiver Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                                 | PARAMETER                                                 | TEST CON                                           | IDITIONS                                                           | MIN  | TYP | MAX | UNIT |
|---------------------------------|-----------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------|------|-----|-----|------|
| V <sub>IT(+)</sub>              | Positive-going input threshold voltage                    | $I_O = -8 \text{ mA}$                              |                                                                    |      |     | -20 | mV   |
| V <sub>IT(-)</sub>              | Negative-going input threshold voltage                    | $I_O = 8 \text{ mA}$                               |                                                                    | -200 |     |     | IIIV |
| $V_{\text{hys}}$                | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                    |                                                                    |      | 50  |     | mV   |
| V <sub>OH</sub>                 | High-level output voltage                                 | See Figure 18; V <sub>ID</sub> = +200              | $mV, I_O = -8 mA$                                                  | 2.4  |     |     | V    |
| $V_{OL}$                        | Low-level output voltage                                  | See Figure 18; V <sub>ID</sub> = -200              | See Figure 18; $V_{ID} = -200 \text{ mV}$ , $I_{O} = 8 \text{ mA}$ |      |     | 0.4 | V    |
| $I_{O(Z)}$                      | High-impedance state output current                       | $V_O = 0$ or $V_{CC1}$ , $\overline{RE} = V_{CC1}$ |                                                                    | -1   |     | 1   | μΑ   |
|                                 |                                                           | $V_A$ or $V_B = 12 V$                              |                                                                    |      | 50  | 100 |      |
|                                 |                                                           | $V_A$ or $V_B = 12 \text{ V}$ , $V_{CC2} = 0$      |                                                                    |      | 60  | 100 |      |
| I <sub>A</sub> , I <sub>B</sub> | Bus input current                                         | $V_A$ or $V_B = -7 \text{ V}$                      | Other input at 0 V                                                 | -100 | -40 |     | μA   |
|                                 |                                                           | $V_A$ or $V_B = -7 V$ , $V_{CC2} = 0$              |                                                                    | -100 |     |     |      |
| I <sub>IH</sub>                 | High-level input current, RE                              | V <sub>IH</sub> = 2. V                             |                                                                    | -10  |     | 10  |      |
| I <sub>IL</sub>                 | Low-level input current, RE                               | VIL = 0.8 V                                        |                                                                    | -10  |     | 10  | μA   |
| R <sub>ID</sub>                 | Differential input resistance                             | Measured between A & B                             |                                                                    | 96   |     |     | kΩ   |
| C <sub>ID</sub>                 | Differential input capacitance                            | $V_I = 0.4 \sin (4E6\pi t) + 0.5V$                 | , DE at 0 V                                                        |      | 2   |     | pF   |

## 6.9 Transformer Driver Characteristics

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                    | TEST CONDITIONS                                                                                 | MIN | TYP | MAX | UNIT |
|------------------|------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| fosc             | Oscillator frequency         | V <sub>CC1</sub> = 3.3V ± 10%, D1 and D2 connected to Transformer                               | 300 | 400 | 550 | kHz  |
| R <sub>ON</sub>  | Switch on resistance         | D1 and D2 connected to 50Ω pull-up resistors                                                    |     | 1   | 2.5 | Ω    |
| t <sub>r_D</sub> | D1, D2 output rise time      | $V_{CC1}$ = 3.3V ± 10%, see Figure 24, D1 and D2 connected to 50- $\Omega$ pull-up resistors.   |     | 70  |     | ns   |
| t <sub>f_D</sub> | D1, D2 output fall time      | $V_{CC1}$ = 3.3V ± 10%, see Figure 24, D1 and D2 connected to 50- $\Omega$ pull-up resistors.   |     | 80  |     | ns   |
| $f_{St}$         | Startup frequency            | V <sub>CC1</sub> = 2.4 V, D1 and D2 connected to Transformer                                    |     | 350 |     | kHz  |
| t <sub>BBM</sub> | Break before make time delay | $V_{CC1}$ = 3.3V $\pm$ 10%, see Figure 24, D1 & D2 connected to 50- $\Omega$ pull-up resistors. |     | 140 |     | ns   |

# 6.10 RS-485 Driver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                              | TEST CONDITIONS                          | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------------|------------------------------------------|-----|-----|-----|------|
| $t_{PLH},t_{PHL}$  | Propagation delay                                      |                                          |     | 205 | 340 |      |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )    | ( t <sub>pHL</sub> - t <sub>pLH</sub>  ) |     | 1.5 |     | 20   |
| t <sub>r</sub>     | Differential output signal rise time                   | See Figure 15                            | 120 | 185 | 300 | ns   |
| t <sub>f</sub>     | Differential output signal fall time                   |                                          | 120 | 180 | 300 |      |
| t <sub>PHZ</sub>   | Propagation delay, high-level-to-high-impedance output | Con Figure 40                            |     |     | 205 |      |
| t <sub>PZH</sub>   | Propagation delay, high-impedance-to-high-level output | See Figure 16                            |     |     | 530 |      |
| t <sub>PLZ</sub>   | Propagation delay, low-level to high-impedance output  | Coo Figure 47                            |     |     | 330 | ns   |
| t <sub>PZL</sub>   | Propagation delay, high-impedance-to-low-level output  | See Figure 17                            |     |     | 530 |      |



# 6.11 RS-485 Receiver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                                        | PARAMETER                                                                                                      | TEST CONDITIONS             | MIN | TYP | MAX   | UNIT |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|-------|------|
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                                                                                              |                             |     | 85  | 115   |      |
| t <sub>sk(p)</sub>                     | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )                                                            | See Figure 19               |     |     | 13    | ns   |
| t <sub>r</sub>                         | Output signal rise time                                                                                        |                             |     | 1   | 4     |      |
| t <sub>f</sub>                         | Output signal fall time                                                                                        |                             |     | 1   | 4     |      |
| t <sub>PHZ</sub> ,<br>t <sub>PZH</sub> | Propagation delay, high-level to high-impedance output Propagation delay, high-impedance to high-level output  | See Figure 20,<br>DE at 0 V |     | 13  | 25    |      |
| t <sub>PLZ</sub>                       | Propagation delay, low-level to high-impedance output<br>Propagation delay, high-impedance to low-level output | See Figure 21,<br>DE at 0 V |     | 13  | ns 25 |      |



## 6.12 Typical Characteristics





# **Typical Characteristics (continued)**





Figure 8. Receiver Low-Level Output Current vs Low-Level **Output Voltage** 



Figure 9. Receiver High-Level Output Current vs High-Level **Output Voltage** 



Figure 10. Bus Input Current vs Input Voltage



### 7 Parameter Measurement Information





Figure 11. Driver V<sub>OD</sub> Test and Current Definitions

Figure 12. Driver V<sub>OD</sub> With Common-Mode Loading Test Circuit





Figure 13. Test Circuit and Waveform Definitions For The Driver Common-Mode Output Voltage





Figure 14. Driver Short-Circuit Test Circuit and Waveforms (Short Circuit applied at Time t=0





Figure 15. Driver Switching Test Circuit and Voltage Waveforms



## **Parameter Measurement Information (continued)**



Figure 16. Driver High-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



Figure 17. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveform



Figure 18. Receiver Voltage and Current Definitions



Figure 19. Receiver Switching Test Circuit and Waveforms

Copyright © 2010–2015, Texas Instruments Incorporated



## **Parameter Measurement Information (continued)**



Figure 20. Receiver Enable Test Circuit and Waveforms, Data Output High



Figure 21. Receiver Enable Test Circuit and Waveforms, Data Output Low



Figure 22. Transient Over-Voltage Test Circuit



# **Parameter Measurement Information (continued)**



Figure 23. Common-Mode Transient Immunity Test Circuit



Figure 24. Transition Times and Break-Before-Make Time Delay for D1, D2 Outputs



## 8 Detailed Description

#### 8.1 Overview

ISO35T is an isolated full-duplex differential transceiver with integrated transformer driver. The integrated transformer driver supports elegant secondary power supply design. This device is rated to provide galvanic isolation up to 4242  $V_{PK}$  per VDE and 2500  $V_{RMS}$  per UL. It has active-high driver enable and active-low receiver enable to control the data flow. It is suitable for data transmission up to 1 Mbps.

When the driver enable pin, DE, is logic high, the differential outputs Y and Z follow the logic states at data input D. A logic high at D causes Y to turn high and Z to turn low. In this case the differential output voltage defined as  $V_{OD} = V_{(Y)} - V_{(Z)}$  is positive. When D is low, the output states reverse, Z turns high, Y becomes low, and  $V_{OD}$  is negative. When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low.

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_{(A)} - V_{(B)}$  is positive and higher than the positive input threshold,  $V_{IT_+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and lower than the negative input threshold,  $V_{IT_-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT_+}$  and  $V_{IT_-}$  the output is indeterminate. When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Insulation and Safety Related Specifications for 16-DW Package

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                                            | TEST CONDITIONS                                                                                                                     | MIN   | TYP               | MAX | UNIT     |
|-----------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|-----|----------|
| L(101)          | Minimum air gap (Clearance <sup>(1)</sup> )          | Shortest terminal to terminal distance through air                                                                                  | 8     |                   |     | mm       |
| L(102)          | Minimum external tracking (Creepage <sup>(1)</sup> ) | Shortest terminal to terminal distance across the package surface                                                                   | 8     |                   |     | mm       |
| СТІ             | Comparative Tracking Index (Tracking resistance)     | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                               | 400   |                   |     | <b>\</b> |
| DTI             | Distance through the insulation                      | Minimum Internal Gap (Internal Clearance)                                                                                           | 0.008 |                   |     | mm       |
| R <sub>IO</sub> | Isolation resistance                                 | Input to output, $V_{IO} = 500$ V, all pins on each side of the barrier tied together creating a two-terminal device, $T_A = 25$ °C |       | >10 <sup>12</sup> |     | Ω        |
| C <sub>IO</sub> | Barrier capacitance Input to output                  | $V_{IO} = 0.4 \sin (2\pi ft), f = 1 MHz$                                                                                            |       | 2                 |     | pF       |
| C <sub>I</sub>  | Input capacitance to ground                          | $V_1 = V_{CC}/2 + 0.4 \sin(2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$                                                       |       | 2                 |     | pF       |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board do not reduce this distance. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.



#### 8.3.2 IEC 60664-1 Ratings Table

| PARAMETER                           | TEST CONDITIONS                            | SPECIFICATION |
|-------------------------------------|--------------------------------------------|---------------|
| Material group                      |                                            | II            |
| Overvoltage category / Installation | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I-IV          |
| classification for basic insulation | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-III         |

# 8.3.3 DIN V VDE V 0884-10 Insulation Characteristics (1)

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                           | TEST CONDITIONS                                                                                                                   | SPECIFICATION     | UNIT            |
|-------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|
| V <sub>IORM</sub> | Maximum working isolation voltage   |                                                                                                                                   | 566               | V <sub>PK</sub> |
|                   |                                     | Method b1, $V_{PR} = V_{IORM} \times 1.875$ , 100% Production test with t = 1 s, Partial discharge < 5 pC                         | 1062              | V <sub>PK</sub> |
| V <sub>PR</sub>   | Input to output test voltage        | Method a, After environmental tests subgroup 1, $V_{PR} = V_{IORM} \times 1.6$ , $t = 10$ s, Partial discharge < 5pC              | 906               |                 |
|                   |                                     | After Input/Output Safety Test Subgroup 2/3, V <sub>PR</sub> = V <sub>IORM</sub> x 1.2, t = 10 s, Partial discharge < 5 pC        | 680               |                 |
| V <sub>IOTM</sub> | Maximum transient isolation voltage | t = 60 s (Qualification)<br>t = 1 s (100% Production)                                                                             | 4242              | V <sub>PK</sub> |
| V <sub>IOSM</sub> | Maximum surge isolation voltage     | Tested per IEC 60065, 1.2/50 µs waveform, V <sub>TEST</sub> = 1.3 x V <sub>IOSM</sub> = 4000 V <sub>PK</sub> (Qualification Test) | 3077              | V <sub>PK</sub> |
| R <sub>S</sub>    | Isolation resistance                | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150 °C                                                                                | > 10 <sup>9</sup> | Ω               |
|                   | Pollution degree                    |                                                                                                                                   | 2                 |                 |

<sup>(1)</sup> Climatic Classification 40/125/21

## 8.3.4 Regulatory Information

| VDE                                                                                                                                                                                     | CSA                                                                                                                                                                                                                                                                                                                   | UL                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Certified according to DIN V VDE V 0884-<br>10(VDE V 0884-10):2006-12 and DIN EN<br>61010-1 (VDE 0411-1)                                                                                | Approved according to CSA Component<br>Acceptance Notice 5A, IEC 60959-1 and IEC<br>61010-1                                                                                                                                                                                                                           | Approved under UL 1577 Component<br>Recognition Program |
| Basic Insulation Maximum Transient Isolation Voltage, 4242 V <sub>PK</sub> Maximum Surge Isolation Voltage, 3077 V <sub>PK</sub> Maximum Working Isolation Voltage, 566 V <sub>PK</sub> | $3000~V_{RMS}$ Isolation Rating; Reinforced insulation per CSA 61010-1-04 and IEC 61010-1 2nd Ed. 150 $V_{RMS}$ working voltage; Basic insulation per CSA 61010-1-04 and IEC 61010-1 2nd Ed. 600 $V_{RMS}$ working voltage; Basic insulation per CSA 60950-1-07 and IEC 60950-1 2nd Ed. 760 $V_{RMS}$ working voltage | Single Protection, 2500 V <sub>RMS</sub> <sup>(1)</sup> |
| Certificate Number: 40016131                                                                                                                                                            | Master Contract Number: 220991                                                                                                                                                                                                                                                                                        | File Number: E181974                                    |

<sup>(1)</sup> Production tested  $\geq$  3000 V<sub>RMS</sub> for 1 second in accordance with UL 1577.

# 8.3.5 Safety Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply. Without current limiting, sufficient power is dissipated to overheat the die and damage the isolation barrier—potentially leading to secondary system failures.

|       | PARAMETER                               | TEST CONDITIONS |                                                                         | MIN | TYP | MAX | UNIT |
|-------|-----------------------------------------|-----------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| IS    | Safety input, output, or supply current | DW 46           | $\theta_{JA} = 80.5$ °C/W, $V_I = 3.6$ V, $T_J = 170$ °C, $T_A = 25$ °C |     |     | 500 | mA   |
| $T_S$ | Maximum safety temperature              | DW-16           |                                                                         |     |     | 150 | °C   |



The safety-limiting constraint is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in *Thermal Information* is that of a device installed on the High-K Test Board for Leaded Surface Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



Figure 25. Thermal Derating Curve Per VDE

#### 8.4 Device Functional Modes

Table 1 and Table 2 are the function tables for the ISO35T driver and receiver.

Table 1. Driver Function Table<sup>(1)</sup>

| INPUT | ENABLE | OUTI | PUTS |
|-------|--------|------|------|
| (D)   | (DE)   | Υ    | Z    |
| Н     | Н      | Н    | L    |
| L     | Н      | L    | Н    |
| X     | L      | hi-Z | hi-Z |
| X     | OPEN   | hi-Z | hi-Z |
| OPEN  | Н      | Н    | L    |

(1) H = High Level, L = Low Level, X = Don't Care, hi-Z = High Impedance (Off)

Table 2. Receiver Function Table<sup>(1)</sup>

| DIFFERENTIAL INPUT $V_{ID} = (V_A - V_B)$ | ENABLE<br>(RE) | OUTPUT<br>(R) |
|-------------------------------------------|----------------|---------------|
| -0.02 V ≤ V <sub>ID</sub>                 | L              | Н             |
| −0.2 V < V <sub>ID</sub> −0.02 V          | L              | ?             |
| V <sub>ID</sub> ≤ -0.2 V                  | L              | L             |
| X                                         | Н              | hi-Z          |
| X                                         | OPEN           | hi-Z          |
| Open circuit                              | L              | Н             |

(1) H = High Level, L= Low Level, X = Don't Care, hi-Z = High Impedance (Off), ? = Indeterminate



Table 2. Receiver Function Table<sup>(1)</sup> (continued)

| DIFFERENTIAL INPUT $V_{ID} = (V_A - V_B)$ | ENABLE<br>(RE) | OUTPUT<br>(R) |
|-------------------------------------------|----------------|---------------|
| Short Circuit                             | L              | Н             |
| Idle (terminated) bus                     | L              | Н             |

#### 8.4.1 Device I/O Schematics



Figure 26. Equivalent Circuit Schematics





Figure 27. Equivalent Circuit Schematics



## **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

ISO35T is a full-duplex RS-485 transceiver commonly used for asynchronous data transmission. Full-duplex implementation requires two signal pairs (four wires), and allows each node to transmit data on one pair while simultaneously receiving data on the other pair. To eliminate line reflections, each cable end is terminated with a termination resistor, R(T), whose value matches the characteristic impedance, Z0, of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



Figure 28. Typical RS-485 Network With Full-Duplex Transceivers

### 9.2 Typical Application



Figure 29. Typical Application Circuit

Product Folder Links: ISO35T



## **Typical Application (continued)**

#### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

**Table 3. Design Parameters** 

| PARAMETER                     | VALUE         |
|-------------------------------|---------------|
| Pullup and Pulldown Resistors | 1 kΩ to 10 kΩ |
| Decoupling Capacitors         | 100 nF        |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Transient Voltages

Isolation of a circuit insulates it from other circuits and earth so that noise develops across the insulation rather than circuit components. The most common noise threat to data-line circuits is voltage surges or electrical fast transients that occur after installation and the transient ratings of ISO35T are sufficient for all but the most severe installations. However, some equipment manufacturers use their ESD generators to test transient susceptibility of their equipment and can easily exceed insulation ratings. ESD generators simulate static discharges that may occur during device or equipment handling with low-energy but very high voltage transients.

Figure 30 models the ISO35T bus IO connected to a noise generator.  $C_{\text{IN}}$  and  $R_{\text{IN}}$  is the device and any other stray or added capacitance or resistance across the A or B pin to GND2,  $C_{\text{ISO}}$  and  $R_{\text{ISO}}$  is the capacitance and resistance between GND1 and GND2 of ISO35T plus those of any other insulation (transformer, etc.), and we assume stray inductance negligible. From this model, the voltage at the isolated bus return is shown in Equation 1 and will always be less than 16 V from  $V_{\text{N}}$ .

$$v_{GND2} = v_N \frac{Z_{ISO}}{Z_{ISO} + Z_{IN}}$$
(1)

If ISO35T is tested as a stand-alone device,  $R_{IN}$ = 6 × 10<sup>4</sup> $\Omega$ ,  $C_{IN}$ = 16 × 10<sup>-12</sup> F,  $R_{ISO}$ = 10<sup>9</sup> $\Omega$  and  $C_{ISO}$ = 10<sup>-12</sup> F.

In Figure 30 the resistor ratio determines the voltage ratio at low frequency and it is the inverse capacitance ratio at high frequency. In the stand-alone case and for low frequency, use Equation 2, or essentially all noise appears across the barrier.

$$\frac{v_{GND2}}{v_N} = \frac{R_{ISO}}{R_{ISO} + R_{IN}} = \frac{10^9}{10^9 + 6 \times 10^4}$$
 (2)

At very high frequency, Equation 3 is true and 94% of V<sub>N</sub> appears across the barrier.

$$\frac{v_{GND2}}{v_N} = \frac{\frac{1}{C_{ISO}}}{\frac{1}{C_{ISO}} + \frac{1}{C_{IN}}} = \frac{1}{1 + \frac{C_{ISO}}{C_{IN}}} = \frac{1}{1 + \frac{1}{16}} = 0.94$$
(3)

As long as  $R_{ISO}$  is greater than  $R_{IN}$  and  $C_{ISO}$  is less than  $C_{IN}$ , most of transient noise appears across the isolation barrier, as it should.

We recommend the reader not test equipment transient susceptibility with ESD generators or consider product claims of ESD ratings above the barrier transient ratings of an isolated interface. ESD is best managed through recessing or covering connector pins in a conductive connector shell and installer training.





Figure 30. Noise Model

# 9.2.3 Application Curve

At maximum working voltage, ISO3086T isolation barrier has more than 28 years of life.



Figure 31. Time-Dependent Dielectric Breakdown Test Results



# 10 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, TI recommends a  $0.1-\mu F$  bypass capacitor at input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. This device is used in applications where only a single primary-side power supply is available. Isolated power can be generated for the secondary-side with the help of integrated transformer driver.

### 11 Layout

## 11.1 Layout Guidelines

ON-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, high-frequency layout techniques must be applied during PCB design. A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 32).

- Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane, and low-frequency signal layer.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.
- Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
- Use V<sub>CC</sub> and ground planes to provide low-inductance. High-frequency currents might follow the path of least inductance and not necessarily the path of least resistance.
- Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- Apply 0.1-µF bypass capacitors as close as possible to the V<sub>CC</sub>-pins of transceiver, UART, and controller ICs
  on the board.
- Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- Use 1-kΩ to 10-kΩ pullup and pulldown resistors for enable lines to limit noise currents in these lines during transient events.
- Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified
  maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the
  transceiver and prevent it from latching up.
- While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.
- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.

If an additional supply voltage plane or signal layer is needed, add a second power and ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

#### NOTE

For detailed layout recommendations, see Application Note *Digital Isolator Design Guide*, SLLA284.



# 11.2 Layout Example



Figure 32. Recommended Layer Stack



## 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Isolated, Full-Duplex, 1-Mbps, 3.3-V to 3.3-V RS-485 Interface (SLUU470)
- Digital Isolator Design Guide (SLLA284)
- Isolation Glossary (SLLA353)

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ISO35TDW         | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | ISO35TDW                | Samples |
| ISO35TDWR        | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | ISO35TDW                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO35TDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO35TDWR | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ISO35TDW | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Digital Isolators category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

SI8642EA-B-IU 141E61 140M31 140E60 122E61 142E60 163E60 141E61Q 140E61 SSP5841ED CA-IS3763LN CA-IS3742LN

SSP5842ED 160M60 142E61 140E31 140M30 141E60Q 140M61 160U31 BL7142WH BL7142WL CA-IS3741LN CA-IS3762LN CA
IS3730LW CA-IS3644HVW CA-IS3742LW-Q1 CA-IS1204W CA-IS3641HVW CA-IS3092VW CA-IS3761LN CA-IS3760HN CA
IS3730HW CA-IS3731LW CA-IS3640LW CA-IS3761LW CA-IS3763HN CA-IS3722HW CA-IS3211VBJ CA
IS3082WNX CA-IS3762LW CA-IS3842LWW CA-IS3720LW SI8621BD-B-IS ISO7842FDWWR 161E60 163U31 140U31 161E61