











#### ISO7230C, ISO7230M, ISO7231C, ISO7231M

SLLS867K - SEPTEMBER 2007-REVISED OCTOBER 2015

# ISO723xx High-Speed, Triple-Channel Digital Isolators

#### 1 Features

- 25 and 150-Mbps Signaling Rate Options
  - Low Channel-to-Channel Output Skew;
     1 ns Maximum
  - Low Pulse-Width Distortion (PWD);2 ns Maximum
  - Low Jitter Content; 1 ns Typical at 150 Mbps
- Typical 25-Year Life at Rated Working Voltage (See Application Note SLLA197 and Figure 19)
- 4-kV ESD Protection
- · Operate With 3.3-V or 5-V Supplies
- 3.3-V and 5-V Level Translation
- High Electromagnetic Immunity (See Application Note SLLA181)
- –40°C to 125°C Operating Range
- · Safety and Regulatory Approvals
  - 4000-V<sub>PK</sub> Isolation per DIN V VDE V 0884-10 and DIN EN 61010-1
  - 2500 V<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A and IEC 60950-1 End Equipment Standard

## 2 Applications

- Industrial Fieldbus
- Computer Peripheral Interface
- Servo Control Interface
- Data Acquisition

## 3 Description

The ISO7230 and ISO7231 are triple-channel digital isolators each with multiple channel configurations and output enable functions. These devices have logic input and output buffers separated by TI's silicon dioxide (SiO<sub>2</sub>) isolation barrier. Used in conjunction with isolated power supplies, these devices block high voltage, isolate grounds, and prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry.

#### Device Information<sup>(1)</sup>

| PART NUMBER                                  | PACKAGE   | BODY SIZE (NOM)    |
|----------------------------------------------|-----------|--------------------|
| ISO7230C<br>ISO7230M<br>ISO7231C<br>ISO7231M | SOIC (16) | 10.30 mm × 7.50 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Simplified Schematic**



- (1) V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.
- (2)  $V_{CCO}$  and GNDO are supply and ground connections respectively for the output channels.

**Page** 

Page



### **Table of Contents**

| 1 | Features 1                                                                            |    | V                                                | 12              |
|---|---------------------------------------------------------------------------------------|----|--------------------------------------------------|-----------------|
| 2 | Applications 1                                                                        |    | 7.14 Typical Characteristics                     | 13              |
| 3 | Description 1                                                                         | 8  | Parameter Measurement Information                | 15              |
| 4 | Revision History2                                                                     | 9  | Detailed Description                             | 17              |
| 5 | Device Comparison Table 4                                                             |    | 9.1 Overview                                     | 17              |
| 6 | Pin Configuration and Functions4                                                      |    | 9.2 Functional Block Diagram                     | 17              |
| 7 | Specifications 5                                                                      |    | 9.3 Feature Description                          | 18              |
| • | 7.1 Absolute Maximum Ratings 5                                                        |    | 9.4 Device Functional Modes                      | 19              |
|   | 7.2 ESD Ratings                                                                       | 10 | Application and Implementation                   | <mark>21</mark> |
|   | 7.3 Recommended Operating Conditions                                                  |    | 10.1 Application Information                     | 21              |
|   | 7.4 Thermal Information                                                               |    | 10.2 Typical Application                         | 21              |
|   | 7.5 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 5-V 6        | 11 | Power Supply Recommendations                     | <mark>24</mark> |
|   | 7.6 Electrical Characteristics: V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at 3.3-     | 12 | Layout                                           | 24              |
|   | V                                                                                     |    | 12.1 Layout Guidelines                           | 24              |
|   | 7.7 Electrical Characteristics: V <sub>CC1</sub> at 3.3-V, V <sub>CC2</sub> at 5-V    |    | 12.2 Layout Example                              | 24              |
|   | 8                                                                                     | 13 | Device and Documentation Support                 | 25              |
|   | 7.8 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 3.3 V 9      |    | 13.1 Related Documentation                       | 25              |
|   | 7.9 Power Dissipation Characteristics9                                                |    | 13.2 Related Links                               | 25              |
|   | 7.10 Switching Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 5-V . 10     |    | 13.3 Community Resources                         | 25              |
|   | 7.11 Switching Characteristics: V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at 3.3-     |    | 13.4 Trademarks                                  | 25              |
|   | V                                                                                     |    | 13.5 Electrostatic Discharge Caution             | 25              |
|   | 7.12 Switching Characteristics: V <sub>CC1</sub> at 3.3-V and V <sub>CC2</sub> at 5-V |    | 13.6 Glossary                                    | 25              |
|   | 7.13 Switching Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 3.3-         |    | Mechanical, Packaging, and Orderable Information | 25              |

### 4 Revision History

Changes from Revision J (May 2015) to Revision K

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| • | Added Note 1 to L(I01) and changed the MIN value From: 8.34 To 8 mm in the Package Insulation and Safety-Related Specifications table      | 18 |
|---|--------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Added Note 1 to LI02) and changed the MIN value From: 8.1 To 8 mm in the <i>Package Insulation and Safety-Related Specifications</i> table |    |
| • | Deleted Note 1 From the Regulatory Information table                                                                                       |    |

## Changes from Revision I (January 2011) to Revision J

| • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional |     |
|---|------------------------------------------------------------------------------------------------------------------|-----|
|   | Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device      |     |
|   | and Documentation Support section, and Mechanical, Packaging, and Orderable Information section                  | . 1 |
| • | Updated Thermal Information                                                                                      | . 6 |
|   | Undated Regulatory Information                                                                                   | 10  |

# Changes from Revision H (December 2009) to Revision I Page

| • | Changed I <sub>OH</sub> Min value to -4 and deleted the Max value, in the <i>Recommended Operating Conditions</i> Table | 5  |
|---|-------------------------------------------------------------------------------------------------------------------------|----|
| • | Changed I <sub>OL</sub> Max value to 4 and deleted the Min value, in the <i>Recommended Operating Conditions</i> Table  | 5  |
| • | Changed Figure 8, Figure 10, Figure 11, and Figure 12                                                                   | 15 |
| • | Changed File Number: 1698195 To: 220991                                                                                 | 18 |



| Cł       | hanges from Revision G (September 2009) to Revision H                                                                                                 | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed The Input circuit in Figure 15                                                                                                                | 20   |
| Cł       | hanges from Revision F (December 2008) to Revision G                                                                                                  | Page |
| •        | Added IEC 60950-1 and CSA Approved to the Features list                                                                                               |      |
| _        | Added 120 00300-1 and OOA Approved to the Peatures list                                                                                               |      |
| Cł       | hanges from Revision E (June 2008) to Revision F                                                                                                      | Page |
| •        | Deleted device numbers ISO7230A and ISO7231A from the data sheet.                                                                                     | 1    |
| •        | Added t <sub>sk(pp)</sub> footnote                                                                                                                    | 10   |
| •        | Added t <sub>sk(o)</sub> footnote.                                                                                                                    |      |
| •        | Added t <sub>sk(pp)</sub> footnote                                                                                                                    |      |
| •        | Added t <sub>sk(o)</sub> footnote.                                                                                                                    |      |
| <u>.</u> | Changed the Package Insulation and Safety-Related Specifications table, line 1, L <sub>(IO1)</sub> MIN from 7.7 to 8.34                               | 18   |
| Cł       | hanges from Revision D (May 2008) to Revision E                                                                                                       | Page |
| •        | Added Note: For the 5-V operation, VCC1 or VCC2 is specified from 4.5 V to 5.5 V. For the 3-V operation, VCC1                                         | or   |
|          | VCC2 is specified from 3.15 V to 3.6 V.                                                                                                               |      |
| •        | Added Note: For the 5-V operation, VCC1 or VCC2 is specified from 4.5 V to 5.5 V. For the 3-V operation, VCC1 VCC2 is specified from 3.15 V to 3.6 V. |      |
| •        | Added Note: For the 5-V operation, VCC1 or VCC2 is specified from 4.5 V to 5.5 V. For the 3-V operation, VCC1 VCC2 is specified from 3.15 V to 3.6 V. |      |
| •        | Added Note: For the 5-V operation, VCC1 or VCC2 is specified from 4.5 V to 5.5 V. For the 3-V operation, VCC1 VCC2 is specified from 3.15 V to 3.6 V. |      |
| <u></u>  | hanges from Revision C (April 2009) to Revision D                                                                                                     | Dogo |
| Ci       | hanges from Revision C (April 2008) to Revision D                                                                                                     | Page |
| •        | Changed Features bullet 4000-V <sub>peak</sub> Isolation to the <i>Features</i> list                                                                  |      |
| •        | Added t <sub>sk(pp)</sub> Part-to-part skew                                                                                                           |      |
| •        | Added t <sub>sk(pp)</sub> Part-to-part skew                                                                                                           |      |
| •        | Added t <sub>sk(pp)</sub> Part-to-part skew                                                                                                           |      |
| <u> </u> | Added t <sub>sk(pp)</sub> Part-to-part skew                                                                                                           | 12   |
| Cł       | hanges from Revision B (April 2008) to Revision C                                                                                                     | Page |
| •        | Deleted Min = 4.5 V and max = 5.5 V for Supply Voltage of the <i>Recommended Operating Conditions</i> Table                                           | 5    |
| •        | Changed Supply Voltage of the Recommended Operating Conditions Table From: 3.6 To: 5.5                                                                |      |
|          |                                                                                                                                                       |      |
| Cł       | hanges from Revision A (December 2007) to Revision B                                                                                                  | Page |
| •        | Changed Supply Voltage of the ROC Table From: 3.45 To: 3.6                                                                                            | 5    |
| Cł       | hanges from Original (September 2007) to Revision A                                                                                                   | Page |
| •        | Deleted Product Preview note                                                                                                                          |      |
|          | Changed TBD to actual values                                                                                                                          |      |
| •        | Changed V <sub>CC</sub> – 0.4 To: V <sub>CC</sub> – 0.8                                                                                               |      |
|          | Changes vol. 5.7 15. vol. 5.5                                                                                                                         |      |



## ISO7230C, ISO7230M, ISO7231C, ISO7231M

| SLI | LS867K – SEPTEMBER 2007 – REVISED OCTOBER 2015 www.ti. | .com     |
|-----|--------------------------------------------------------|----------|
|     |                                                        |          |
| •   | Changed C <sub>I</sub> - Typical value from 1 To: 2    | 6        |
| •   | Changed C <sub>I</sub> - Typical value from 1 To: 2    | <b>7</b> |
| •   | Changed C <sub>1</sub> - Typical value from 1 To: 2    | 8        |
| •   | Changed C <sub>I</sub> - Typical value from 1 To: 2    | 9        |
| •   | Changed Propagation delay max From: 22 To: 23          | 10       |
| •   | Changed Propagation delay max From: 46 To: 50          | 11       |
| •   | Changed Propagation delay max From: 28 To: 29          | 11       |
| •   | Changed Propagation delay max From: 26 To: 30          | 12       |
| •   | Changed Propagation delay max From: 32 To: 34          | 12       |
| •   | Changed C <sub>IO</sub> - Typical value from 1 To: 2   | 18       |
|     |                                                        |          |



## 5 Device Comparison Table

| PRODUCT  | SIGNALING<br>RATE | INPUT<br>THRESHOLD                   | CHANNEL<br>CONFIGURATION | ISOLATION<br>RATING    |  |
|----------|-------------------|--------------------------------------|--------------------------|------------------------|--|
| ISO7230C | 25 Mbps           | ~1.5 V (TTL)<br>(CMOS<br>compatible) | 3/0                      |                        |  |
| ISO7230M | 150 Mbps          | V <sub>CC</sub> /2 (CMOS)            |                          | 4000 V <sub>PK</sub> , |  |
| ISO7231C | 25 Mbps           | ~1.5 V (TTL)<br>(CMOS<br>compatible) | 2/1                      | 2500 V <sub>RMS</sub>  |  |
| ISO7231M | 150 Mbps          | V <sub>CC</sub> /2 (CMOS)            |                          |                        |  |

## 6 Pin Configuration and Functions

DW Package 16-Pin SOIC Top View



#### **Pin Functions**

|                  | PIN      |         |      |                                        |
|------------------|----------|---------|------|----------------------------------------|
| NAME             | ISO7230  | ISO7231 | TYPE | DESCRIPTION                            |
| EN               | 10       | _       | I    | Enable, channel A, B, and C            |
| EN1              | -        | 7       | I    | Enable, channel C                      |
| EN2              | _        | 10      | I    | Enable, channel A and B                |
| GND1             | 2, 8     | 2, 8    | _    | Ground connection for V <sub>CC1</sub> |
| GND2             | 9, 15    | 9. 15   | _    | Ground connection for V <sub>CC2</sub> |
| INA              | 3        | 3       | I    | Input, channel A                       |
| INB              | 4        | 4       | I    | Input, channel B                       |
| INC              | 5        | 12      | I    | Input, channel C                       |
| NC               | 6, 7, 11 | 6, 11   | _    | Not connected                          |
| OUTA             | 14       | 14      | 0    | Output, channel A                      |
| OUTB             | 13       | 13      | 0    | Output, channel B                      |
| OUTC             | 12       | 5       | 0    | Output, channel C                      |
| V <sub>CC1</sub> | 1        | 1       | -    | Power supply, V <sub>CC1</sub>         |
| V <sub>CC2</sub> | 16       | 16      | -    | Power supply, V <sub>CC2</sub>         |



## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

|                  |                                                                     | MIN  | MAX                  | UNIT |
|------------------|---------------------------------------------------------------------|------|----------------------|------|
| $V_{CC}$         | Supply voltage <sup>(2)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                    | V    |
| $V_{I}$          | Voltage at INx, OUTx, ENx                                           | -0.5 | $V_{CC} + 0.5^{(3)}$ | V    |
| IO               | Output current                                                      | -15  | 15                   | mA   |
| $T_{J}$          | Maximum junction temperature                                        |      | 170                  | °C   |
| T <sub>stg</sub> | Storage temperature                                                 | -65  | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2) All voltage values are with respect to network ground terminal and are peak voltage values.

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±4000 |      |
|                    |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    |                         | Machine model (MM), ANSI/ESDS5.2-1996                                          | ±200  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

|                    |                                                   |                                     | MIN                 | NOM                | MAX                 | UNIT |
|--------------------|---------------------------------------------------|-------------------------------------|---------------------|--------------------|---------------------|------|
| V <sub>CC1</sub> , | Supply voltage - 3.3-V Operation                  |                                     | 3.15                |                    |                     | V    |
| $V_{CC2}$          | Supply voltage - 5-V Operation                    | Supply voltage - 5-V Operation      |                     |                    | 5.5                 | V    |
| I <sub>OH</sub>    | High-level output current                         |                                     | -4                  |                    |                     | mA   |
| I <sub>OL</sub>    | Low-level output current                          |                                     |                     |                    | 4                   | mA   |
|                    | Land and a self-life                              | ISO723xC                            | 40                  |                    |                     |      |
| t <sub>ui</sub>    | Input pulse width                                 | ISO723xM                            | 6.67                | 5                  |                     | ns   |
| 4.4                | Signaling rate                                    | ISO723xC                            | 0                   | 30 <sup>(1)</sup>  | 25                  |      |
| 1/t <sub>ui</sub>  |                                                   | ISO723xM                            | 0                   | 200 <sup>(1)</sup> | 150                 | Mbps |
| V <sub>IH</sub>    | High-level input voltage (IN)                     | 100702.14                           | 0.7 V <sub>CC</sub> |                    | V <sub>CC</sub>     | V    |
| V <sub>IL</sub>    | Low-level input voltage (IN)                      | ISO723xM                            | 0                   |                    | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>    | High-level input voltage (IN) (EN on all devices) | 100700.0                            | 2                   |                    | 5.5                 | \/   |
| V <sub>IL</sub>    | Low-level input voltage (IN) (EN on all devices)  | ISO723xC                            | 0                   |                    | 0.8                 | V    |
| T <sub>A</sub>     | Ambient temperature                               |                                     | -40                 | 25                 | 125                 | °C   |
| TJ                 | Junction temperature                              |                                     |                     |                    | 150                 | °C   |
| Н                  | External magnetic field-strength immunity         | per IEC 61000-4-8 and IEC 61000-4-9 |                     |                    | 1000                | A/m  |

<sup>(1)</sup> Typical sigalling rate under ideal conditions at 25°C.

<sup>3)</sup> Maximum voltage must not exceed 6 V.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | ISO7230C,<br>ISO7230M<br>ISO7231C,<br>ISO7231M | UNIT |
|-----------------------|----------------------------------------------|------------------------------------------------|------|
|                       |                                              | DW (SOIC)                                      |      |
|                       |                                              | 16 PINS                                        |      |
| <b>D</b>              | Junction-to-ambient thermal resistance       | 168                                            | °C/W |
| $R_{\theta JA}$       |                                              | 77.3                                           | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 39.5                                           | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 41.9                                           | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 13.5                                           | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 41.9                                           | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a                                            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ at 5- $V^{(1)}$

|                     | PARAMETER                  |           | TEST CONDITIONS                                         | MIN                    | TYP  | MAX | UNIT  |  |
|---------------------|----------------------------|-----------|---------------------------------------------------------|------------------------|------|-----|-------|--|
| SUPPL               | Y CURRENT                  |           |                                                         | •                      |      | ·   |       |  |
|                     | ISO7230C/M                 | Quiescent | $V_I = V_{CCI}$ or 0 V, all channels, no load,          |                        | 1    | 3   | mA    |  |
|                     | 1307230C/W                 | 25 Mbps   | EN at 3 V                                               |                        | 7    | 9.5 | IIIA  |  |
| I <sub>CC1</sub>    | ISO7231C/M                 | Quiescent | $V_I = V_{CCI}$ or 0 V, all channels, no load,          |                        | 6.5  | 11  | mA    |  |
|                     | 1307231C/W                 | 25 Mbps   | EN1 at 3 V, EN2 at 3 V                                  |                        | 11   | 17  | IIIA  |  |
|                     | ISO7230C/M                 | Quiescent | $V_I = V_{CCI}$ or 0 V, all channels, no load,          |                        | 15   | 22  | mA    |  |
|                     | 1507230C/W                 | 25 Mbps   | EN at 3 V                                               |                        | 17   | 24  | MA    |  |
| I <sub>CC2</sub>    | ISO7231C/M                 | Quiescent | $V_I = V_{CCI}$ or 0 V, all channels, no load,          |                        | 13   | 20  | mA    |  |
|                     | 1507231C/W                 | 25 Mbps   | EN1 at 3 V, EN2 at 3 V                                  |                        | 17.5 | 27  | 111/1 |  |
| ELECT               | RICAL CHARACTERISTICS      |           |                                                         |                        |      |     |       |  |
| $I_{OFF}$           | Sleep mode output current  | t         | ENx at 0 V, single channel                              |                        | 0    |     | μΑ    |  |
| M                   | Lieb lovel output voltoge  |           | I <sub>OH</sub> = -4 mA, See Figure 8                   | V <sub>CCO</sub> - 0.8 |      |     | V     |  |
| V <sub>OH</sub>     | High-level output voltage  |           | $I_{OH} = -20 \mu A$ , See Figure 8                     | V <sub>CCO</sub> – 0.1 |      |     | V     |  |
| \/                  | Laural autout valta aa     |           | I <sub>OL</sub> = 4 mA, See Figure 8                    |                        |      | 0.4 | \ /   |  |
| $V_{OL}$            | Low-level output voltage   |           | I <sub>OL</sub> = 20 μA, See Figure 8                   |                        |      | 0.1 | V     |  |
| V <sub>I(HYS)</sub> | Input voltage hysteresis   |           |                                                         |                        | 150  |     | mV    |  |
| I <sub>IH</sub>     | High-level input current   |           | INx at V <sub>CCI</sub>                                 |                        |      | 10  |       |  |
| I <sub>IL</sub>     | Low-level input current    |           | INx at 0 V                                              | -10                    |      |     | μA    |  |
| Cı                  | Input capacitance to groun | nd        | INx at $V_{CCI}$ , $V_I = 0.4 \sin (4E6\pi t)$          |                        | 2    |     | pF    |  |
| CMTI                | Common-mode transient in   | mmunity   | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, See Figure 11 | 25                     | 50   |     | kV/μs |  |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3.15 V to 3.6 V.



# 7.6 Electrical Characteristics: $V_{\text{CC1}}$ at 5-V, $V_{\text{CC2}}$ at 3.3-V<sup>(1)</sup>

|                     | PARAMETE                | R                                            | TEST CONDITIONS                                               | S                                                             | MIN                    | TYP  | MAX | UNIT  |
|---------------------|-------------------------|----------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|------------------------|------|-----|-------|
| SUPPLY              | CURRENT                 |                                              |                                                               |                                                               |                        |      | •   |       |
|                     | ISO7230C/M              | Quiescent                                    | V V or OV all shannels no la                                  | ad FN at 2 V                                                  |                        | 1    | 3   | mA    |
|                     | 1507230C/W              | 25 Mbps                                      | $V_{\rm I} = V_{\rm CCI}$ of 0 V, all channels, no loc        | $V_I = V_{CCI}$ or 0 V, all channels, no load, EN at 3 V      |                        | 7    | 9.5 | MA    |
| I <sub>CC1</sub>    | ISO7231C/M              | Quiescent                                    | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, all channels, no lo | ad, EN1 at 3 V,                                               |                        | 6.5  | 11  | A     |
|                     | 1507231C/W              | 25 Mbps                                      | EN2 at 3 V                                                    |                                                               |                        | 11   | 17  | mA    |
|                     | ISO7230C/M              | Quiescent                                    | V - V or 0 V all abancale no lo                               | ad EN at 2 V                                                  |                        | 9    | 15  | mA    |
|                     | 1307230C/W              | 25 Mbps                                      | $V_I = V_{CCI}$ or 0 V, all channels, no lo                   | au, EN al 3 V                                                 |                        | 10   | 17  | ША    |
| I <sub>CC2</sub>    | ISO7231C/M              | Quiescent                                    | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, all channels, no lo | = V <sub>CCI</sub> or 0 V, all channels, no load, EN1 at 3 V, |                        | 8    | 12  | mA    |
|                     | 1507231C/W              | 25 Mbps                                      | EN2 at 3 V                                                    |                                                               |                        | 10.5 | 16  | шл    |
| ELECTR              | ICAL CHARACTE           | RISTICS                                      |                                                               |                                                               |                        |      |     |       |
| I <sub>OFF</sub>    | Sleep mode outp         | le output current ENx at 0 V, Single channel |                                                               |                                                               | 0                      |      | μΑ  |       |
|                     |                         |                                              | ISO                                                           |                                                               | V <sub>CCO</sub> - 0.4 |      |     |       |
| $V_{OH}$            | High-level output       | High-level output voltage                    |                                                               | ISO7231<br>(5-V side)                                         | V <sub>CCO</sub> – 0.8 |      |     | V     |
|                     |                         |                                              | $I_{OH} = -20 \mu A$ , See Figure 8                           |                                                               | V <sub>CCO</sub> - 0.1 |      |     |       |
|                     | l avvilaval avviavi     |                                              | I <sub>OL</sub> = 4 mA, See Figure 8                          |                                                               |                        |      | 0.4 | V     |
| $V_{OL}$            | Low-level output        | voltage                                      | I <sub>OL</sub> = 20 μA, See Figure 8                         |                                                               |                        |      | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input voltage hys       | steresis                                     |                                                               |                                                               |                        | 150  |     | mV    |
| I <sub>IH</sub>     | High-level input        | current                                      | INx at V <sub>CCI</sub>                                       |                                                               |                        |      | 10  |       |
| I <sub>IL</sub>     | Low-level input of      | current                                      | INx at 0 V                                                    |                                                               | -10                    |      |     | μΑ    |
| C <sub>I</sub>      | Input capacitanc        | e to ground                                  | INx at $V_{CCI}$ , $V_I = 0.4 \sin (4E6\pi t)$                |                                                               |                        | 2    |     | pF    |
| CMTI                | Common-mode to immunity | transient                                    | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, See Figure 11       |                                                               | 25                     | 50   |     | kV/μs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3.15 V to 3.6 V.



# 7.7 Electrical Characteristics: $V_{\text{CC1}}$ at 3.3-V, $V_{\text{CC2}}$ at 5-V<sup>(1)</sup>

|                     | PARAMETE                  | R           | TEST CONDITIONS                                                | 3                          | MIN                    | TYP                   | MAX                    | UNIT  |
|---------------------|---------------------------|-------------|----------------------------------------------------------------|----------------------------|------------------------|-----------------------|------------------------|-------|
| SUPPLY              | CURRENT                   |             |                                                                |                            | •                      |                       |                        |       |
|                     | ISO7230C/M                | Quiescent   | // // or 0.1/ oll channels no les                              | ad EN at 2 V               |                        | 0.5                   | 1                      | A     |
|                     | 1507230C/M                | 25 Mbps     | $V_I = V_{CCI}$ or 0 V, all channels, no load, EN at 3 V       |                            |                        | 3                     | 5                      | mA    |
| I <sub>CC1</sub>    | ICO7024C/M                | Quiescent   | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, all channels, no loa | ad, EN1 at 3 V,            |                        | 4.5                   | 7                      | A     |
|                     | ISO7231C/M                | 25 Mbps     | EN2 at 3 V                                                     |                            |                        | 6.5                   | 11                     | mA    |
|                     | ISO7230C/M                | Quiescent   | //                                                             | ad EN at 2 V               |                        | 15                    | 22                     | mA    |
|                     | 1507230C/W                | 25 Mbps     | $V_I = V_{CCI}$ or 0 V, all channels, no loa                   | au, EN al 3 V              |                        | 17                    | 24                     | IIIA  |
| I <sub>CC2</sub>    | ISO7231C/M                | Quiescent   | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, all channels, no loa | ad, EN1 at 3 V,            |                        | 13                    | 20                     | mA    |
|                     | 1507231C/W                | 25 Mbps     | EN2 at 3 V                                                     |                            |                        | 17.5                  | 27                     | MA    |
| ELECTR              | ICAL CHARACTE             | RISTICS     |                                                                |                            |                        |                       |                        |       |
| l <sub>OFF</sub>    | Sleep mode outp           | out current | ENx at 0 V, Single channel                                     | ENx at 0 V, Single channel |                        | 0                     |                        | μΑ    |
|                     | High-level output voltage |             | I <sub>OH</sub> = -4 mA, See Figure 8                          | ISO7230                    | V <sub>CCO</sub> - 0.4 |                       |                        |       |
| $V_{OH}$            |                           |             | High-level output voltage                                      | t voltage                  |                        | ISO7231<br>(5-V side) | V <sub>CCO</sub> - 0.8 |       |
|                     |                           |             | $I_{OH} = -20 \mu A$ , See Figure 8                            |                            | V <sub>CCO</sub> - 0.1 |                       |                        |       |
|                     | l avvilaval avviavi       |             | I <sub>OL</sub> = 4 mA, See Figure 8                           |                            |                        |                       | 0.4                    | V     |
| V <sub>OL</sub>     | Low-level output          | voitage     | I <sub>OL</sub> = 20 μA, See Figure 8                          |                            |                        |                       | 0.1                    | V     |
| V <sub>I(HYS)</sub> | Input voltage hys         | steresis    |                                                                |                            |                        | 150                   |                        | mV    |
| I <sub>IH</sub>     | High-level input          | current     | INx at V <sub>CCI</sub>                                        |                            |                        |                       | 10                     |       |
| I <sub>IL</sub>     | Low-level input of        | current     | INx at 0 V                                                     | INx at 0 V                 |                        |                       |                        | μA    |
| Cı                  | Input capacitanc          | e to ground | INx at $V_{CCI}$ , $V_I = 0.4 \sin (4E6\pi t)$                 |                            |                        | 2                     |                        | pF    |
| CMTI                | Common-mode immunity      | transient   | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, See Figure 11        |                            | 25                     | 50                    |                        | kV/μs |
|                     |                           |             |                                                                |                            |                        |                       |                        |       |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3.15 V to 3.6 V.



# 7.8 Electrical Characteristics: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 3.3 $V^{(1)}$

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                   |           | TEST CONDITIONS                                                  | MIN                    | TYP                    | MAX | UNIT  |
|------------------|-----------------------------|-----------|------------------------------------------------------------------|------------------------|------------------------|-----|-------|
| SUPPLY           | CURRENT                     |           |                                                                  |                        |                        |     |       |
|                  | 10070000/M                  | Quiescent | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, all channels, no load, |                        | 0.5                    | 1   | ^     |
|                  | ISO7230C/M                  | 25 Mbps   | EN at 3 V                                                        |                        | 3                      | 5   | mA    |
| I <sub>CC1</sub> | 10070040/M                  | Quiescent | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, all channels, no load, |                        | 4.5                    | 7   | A     |
|                  | ISO7231C/M                  | 25 Mbps   | EN1 at 3 V, EN2 at 3 V                                           |                        | 6.5                    | 11  | mA    |
|                  | 10070000/M                  | Quiescent | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, all channels, no load, |                        | 9                      | 15  | A     |
|                  | ISO7230C/M                  | 25 Mbps   | EN at 3 V                                                        |                        | 10                     | 17  | mA    |
| I <sub>CC2</sub> | 10070040/M                  | Quiescent | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, all channels, no load, |                        | 8                      | 12  | A     |
|                  | ISO7231C/M                  | 25 Mbps   | EN1 at 3 V, EN2 at 3 V                                           |                        | 10.5                   | 16  | mA    |
| ELECTR           | ICAL CHARACTERISTICS        | •         |                                                                  |                        |                        |     |       |
| I <sub>OFF</sub> | Sleep mode output current   |           | ENx at 0 V, single channel                                       |                        | 0                      |     | μA    |
| V                | High-level output voltage   |           | I <sub>OH</sub> = -4 mA, See Figure 8                            | V <sub>CCO</sub> - 0.4 | V <sub>CCO</sub> - 0.4 |     | V     |
| V <sub>OH</sub>  | nigri-level output voltage  |           | $I_{OH} = -20 \mu A$ , See Figure 8                              | V <sub>CCO</sub> - 0.1 |                        |     | V     |
| V                | Low-level output voltage    |           | I <sub>OL</sub> = 4 mA, See Figure 8                             |                        |                        | 0.4 | V     |
| V <sub>OL</sub>  | Low-level output voltage    |           | $I_{OL}$ = 20 $\mu$ A, See Figure 8                              |                        |                        | 0.1 | V     |
| $V_{I(HYS)}$     | Input voltage hysteresis    |           |                                                                  |                        | 150                    |     | mV    |
| I <sub>IH</sub>  | High-level input current    |           | INx at V <sub>CCI</sub>                                          |                        |                        | 10  |       |
| I <sub>IL</sub>  | Low-level input current     |           | INx at 0 V                                                       | -10                    |                        |     | μA    |
| Cı               | Input capacitance to ground |           | INx at $V_{CCI}$ , $V_I = 0.4 \sin (4E6\pi t)$                   |                        | 2                      |     | pF    |
| CMTI             | Common-mode transient imm   | nunity    | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, See Figure 11          | 25                     | 50                     |     | kV/μs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3.15 V to 3.6 V.

## 7.9 Power Dissipation Characteristics

over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                                                                                                                                | ISO7230C, ISO7230M, ISO7231C, ISO7231M  DW (SOIC)  16 PINS | UNIT |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|
| P <sub>D</sub> | Device power dissipation, $V_{CC1} = V_{CC2} = 5.5 \text{ V}$ , TJ = 150°C, $C_L = 15 \text{ pF}$ , D Input a 50% duty cycle square wave | 220                                                        | mW   |



## 7.10 Switching Characteristics: $V_{CC1}$ and $V_{CC2}$ at 5-V

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                                  |                   | TEST CONDITIONS                                                                       | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | ISO723xC          |                                                                                       | 18  |     | 42  | 20   |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | 150723XC          | San Figure 9                                                                          |     |     | 2.5 | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 100700-14         | See Figure 8                                                                          | 10  |     | 23  |      |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO723xM          |                                                                                       |     | 1   | 2   | ns   |
|                                     | Death to read alread (2)                                                   | ISO723xC          |                                                                                       |     |     | 8   |      |
| t <sub>sk(pp)</sub>                 | Part-to-part skew (2)                                                      | ISO723xM          |                                                                                       |     | 0   | 3   | ns   |
|                                     | Channel to show all autout allow (3)                                       | ISO723xC          |                                                                                       |     | 0   | 2   |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                                         | ISO723xM          |                                                                                       |     | 0   | 1   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    |                   | One Figure 0                                                                          |     | 2   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                                    |                   | See Figure 8                                                                          |     | 2   |     | ns   |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-im                                   | pedance output    |                                                                                       |     | 15  | 20  |      |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-h                                     | nigh-level output | See Figure 0                                                                          |     | 15  | 20  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-imp                                   | pedance output    | See Figure 9                                                                          |     | 15  | 20  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-l                                     | ow-level output   |                                                                                       |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                           |                   | See Figure 10                                                                         |     | 12  |     | μs   |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                                            | ISO723xM          | 150 Mbps PRBS NRZ data input,<br>Same polarity inputon all channels,<br>See Figure 12 |     | 1   |     | ns   |

<sup>(1)</sup> Also referred to as pulse skew.

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



## 7.11 Switching Characteristics: $V_{CC1}$ at 5-V, $V_{CC2}$ at 3.3-V

|                                     | PARAMETER                                                                  |             | TEST CONDITIONS                                                                  | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay, low-to-high-level output                                | 10072240    |                                                                                  | 20  |     | 50  |      |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO723xC    | Can Figure 0                                                                     |     |     | 3   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay, low-to-high-level output                                | 100700-M    | See Figure 8                                                                     | 12  |     | 29  |      |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO723xM    |                                                                                  |     | 1   | 2   | ns   |
|                                     | Port to port allow (2)                                                     | ISO723xC    |                                                                                  |     |     | 10  |      |
| t <sub>sk(pp)</sub>                 | Part-to-part skew (2)                                                      | ISO723xM    |                                                                                  |     | 0   | 5   | ns   |
|                                     | Channel to about all autout all au (3)                                     | ISO723xC    |                                                                                  |     | 0   | 2.5 |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                                         | ISO723xM    |                                                                                  |     | 0   | 1   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    |             | Can Figure 0                                                                     |     | 2   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                                    |             | See Figure 8                                                                     |     | 2   |     | ns   |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impeda                               | nce output  |                                                                                  |     | 15  | 20  |      |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-le                               | evel output | Con Figure 0                                                                     |     | 15  | 20  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedan                               | ce output   | See Figure 9                                                                     |     | 15  | 20  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-lev                               | vel output  |                                                                                  |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                           |             | See Figure 10                                                                    |     | 18  |     | μs   |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                                            | ISO723xM    | 150 Mbps PRBS NRZ data input, Same polarity input on all channels, See Figure 12 |     | 1   |     | ns   |

Also known as pulse skew (1)

 $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.  $t_{sk(o)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the

same direction while driving identical specified loads.



## 7.12 Switching Characteristics: $V_{CC1}$ at 3.3-V and $V_{CC2}$ at 5-V

, over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                                  |            | TEST CONDITIONS                                                                  | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 100700 0   |                                                                                  | 22  |     | 51  |      |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO723xC   | 0 5                                                                              |     |     | 3   |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 100=00.14  | See Figure 8                                                                     | 12  |     | 30  | ns   |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO723xM   |                                                                                  |     | 1   | 2   |      |
|                                     | Don't 4 (2)                                                                | ISO723xC   |                                                                                  |     |     | 10  |      |
| t <sub>sk(pp)</sub>                 | Part-to-part skew <sup>(2)</sup>                                           | ISO723xM   |                                                                                  |     | 0   | 5   | ns   |
|                                     | Ob (3)                                                                     | ISO723xC   |                                                                                  |     | 0   | 2.5 |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                                         | ISO723xM   |                                                                                  |     | 0   | 1   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    |            | 0 5                                                                              |     | 2   |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    |            | See Figure 8                                                                     |     | 2   |     |      |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedan                              | ce output  |                                                                                  |     | 15  | 20  |      |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-le                               | vel output | Con Figure 0                                                                     |     | 15  | 20  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance                             | ce output  | See Figure 9                                                                     |     | 15  | 20  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-lev                               | el output  |                                                                                  |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                           |            | See Figure 10                                                                    |     | 12  |     | μs   |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                                            | ISO723xM   | 150 Mbps PRBS NRZ data input, Same polarity input on all channels, See Figure 12 |     | 1   |     | ns   |

<sup>(1)</sup> Also known as pulse skew

## 7.13 Switching Characteristics: V<sub>CC1</sub> and V<sub>CC2</sub> at 3.3-V

over recommended operating conditions (unless otherwise noted)

|                           | PARAMETER                                                                  |                | TEST CONDITIONS                                                                  | MIN | TYP | MAX | UNIT |
|---------------------------|----------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{PLH},t_{PHL}$         | Propagation delay                                                          | ISO723xC       |                                                                                  | 25  |     | 56  |      |
| PWD                       | Pulse-width distortion (1)  t <sub>PHL</sub> - t <sub>PLH</sub>            | 13072380       | See Figure 8                                                                     |     |     | 4   | ns   |
| $t_{\rm pLH},t_{\rm pHL}$ | Propagation delay                                                          | ISO723xM       | See Figure 6                                                                     | 12  |     | 34  |      |
| PWD                       | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | 150723XWI      |                                                                                  |     | 1   | 2   | ns   |
| 4                         | Part-to-part skew (2)                                                      | ISO723xC       |                                                                                  |     |     | 10  |      |
| t <sub>sk(pp)</sub>       | Part-to-part skew V                                                        | ISO723xM       |                                                                                  |     | 0   | 5   | ns   |
|                           | Ch(3)                                                                      | ISO723xC       |                                                                                  |     | 0   | 3   |      |
| t <sub>sk(o)</sub>        | Channel-to-channel output skew (3)                                         | ISO723xM       |                                                                                  |     | 0   | 1   | ns   |
| t <sub>r</sub>            | Output signal rise time                                                    |                | Soo Figure 8                                                                     |     | 2   |     |      |
| t <sub>f</sub>            | Output signal fall time                                                    |                | See Figure 8                                                                     |     | 2   |     | ns   |
| t <sub>PHZ</sub>          | Propagation delay, high-level-to-high-impe                                 | edance output  |                                                                                  |     | 15  | 20  |      |
| t <sub>PZH</sub>          | Propagation delay, high-impedance-to-hig                                   | h-level output | Con Figure 0                                                                     |     | 15  | 20  |      |
| t <sub>PLZ</sub>          | Propagation delay, low-level-to-high-impe                                  | dance output   | See Figure 9                                                                     |     | 15  | 20  | ns   |
| t <sub>PZL</sub>          | Propagation delay, high-impedance-to-low-level output                      |                |                                                                                  |     | 15  | 20  |      |
| t <sub>fs</sub>           | Failsafe output delay time from input power loss                           |                | See Figure 10                                                                    |     | 18  |     | μs   |
| t <sub>jit(pp)</sub>      | Peak-to-peak eye-pattern jitter                                            | ISO723xM       | 150 Mbps PRBS NRZ data input, same polarity input on all channels, See Figure 12 |     | 1   |     | ns   |

<sup>(1)</sup> Also referred to as pulse skew.

Copyright © 2007–2015, Texas Instruments Incorporated

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(0)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



### 7.14 Typical Characteristics





## **Typical Characteristics (continued)**





## 8 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, tr  $\leq$  3 ns, tf  $\leq$  3 ns, ZO = 50  $\Omega$ . At the input, a 50- $\Omega$  resistor is required to terminate the Input Generator signal. It is not needed in actual application.
- B. CL = 15 pF and includes instrumentation and fixture capacitance within ±20%.

Figure 8. Switching Characteristic Test Circuit and Voltage Waveforms





- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O = 50\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 9. Enable/Disable Propagation Delay Time Test Circuit and Waveform



### **Parameter Measurement Information (continued)**



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 10. Failsafe Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 11. Common-Mode Transient Immunity Test Circuit



NOTE: PRBS bit pattern run length is  $2^{16} - 1$ . Transition time is 800 ps. NRZ data input has no more than five consecutive 1s or 0s.

Figure 12. Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform



## 9 Detailed Description

#### 9.1 Overview

The isolator in Figure 13 is based on a capacitive isolation barrier technique. The I/O channel of the device consists of two internal data channels, a high-frequency channel (HF) with a bandwidth from 100 kbps up to 150 Mbps, and a low-frequency channel (LF) covering the range from 100 kbps down to DC. In principle, a single-ended input signal entering the HF-channel is split into a differential signal via the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transients, which then are converted into differential pulses by two comparators. The comparator outputs drive a NOR-gate flip-flop whose output feeds an output multiplexer. A decision logic (DCL) at the driving output of the flip-flop measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, (as in the case of a low-frequency signal), the DCL forces the output-multiplexer to switch from the high- to the low-frequency channel.

Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency signal, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is needed to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer.

#### 9.2 Functional Block Diagram



Figure 13. Conceptual Block Diagram of a Digital Capacitive Isolator



### 9.3 Feature Description

## 9.3.1 Package Insulation and Safety-Related Specifications

|                                | PARAMETER                                           | TEST CONDITIONS                                                                       | MIN   | TYP MAX           | UNIT |
|--------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------|-------|-------------------|------|
| L(I01)                         | Minimum air gap (Clearance) <sup>(1)</sup>          | Shortest terminal-to-terminal distance through air                                    | 8     |                   | mm   |
| L(102)                         | Minimum external tracking (Creepage) <sup>(1)</sup> | Shortest terminal-to-terminal distance across the package surface                     | 8     |                   | mm   |
| СТІ                            | Tracking resistance (comparative tracking index)    | DIN EN 60112 (VDE 0303-11); IEC 60112                                                 | 400   |                   | V    |
| DTI                            | Minimum Internal Gap<br>(Internal Clearance)        | Distance through the insulation                                                       | 0.008 |                   | mm   |
| R <sub>IO</sub> (2)            | la eletica marietana                                | Input to output, V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                       |       | >10 <sup>12</sup> | Ω    |
| K <sub>IO</sub> (=)            | Isolation resistance                                | Input to output, V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ T <sub>A</sub> max |       | >10 <sup>11</sup> | Ω    |
| C <sub>IO</sub> <sup>(2)</sup> | Barrier capacitance Input to output                 | $V_{I} = 0.4 \sin (4E6\pi t)$                                                         |       | 2                 | pF   |

#### 9.3.2 Insulation Characteristics

|                   | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                              | SPECIFICATION    | UNIT             |
|-------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|
| DIN V \           | /DE V 0884-10 (VDE V 0884-10):2006-12 <sup>(1)</sup> |                                                                                                                                                                              |                  |                  |
| $V_{IORM}$        | Maximum repetitive peak isolation voltage            |                                                                                                                                                                              | 560              | V <sub>PK</sub>  |
| V <sub>PR</sub>   | Input to output test voltage                         | Method b1, V <sub>PR</sub> = V <sub>IORM</sub> x 1.875,<br>100% production test with t = 1 s,<br>Partial discharge < 5 pC                                                    | 1050             | V <sub>PK</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                  | $V_{\text{TEST}} = V_{\text{IOTM}}$ .<br>t = 60  s (qualification),<br>t = 1  s  (100%  production)                                                                          | 4000             | V <sub>PK</sub>  |
| R <sub>S</sub>    | Isolation resistance                                 | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150 °C                                                                                                                           | >10 <sup>9</sup> | Ω                |
|                   | Pollution degree                                     |                                                                                                                                                                              | 2                |                  |
| UL 157            | 7                                                    |                                                                                                                                                                              |                  |                  |
| V <sub>ISO</sub>  | Withstanding isolation voltage                       | $\begin{aligned} &V_{TEST}=V_{ISO}=2500~V_{RMS},~t=60~s\\ &(\text{qualification}),\\ &V_{TEST}=1.2~x~V_{ISO}=3000~V_{RMS},~t=1~s~(100\%\\ &\text{production}) \end{aligned}$ | 2500             | V <sub>RMS</sub> |

#### (1) Climatic classification 40/125/21

## Table 1. IEC 60664-1 Ratings Table

| PARAMETER                   | TEST CONDITIONS                           | SPECIFICATION |
|-----------------------------|-------------------------------------------|---------------|
| Basic isolation group       | Material group                            | II            |
| Installation classification | Rated mains voltage ≤150 V <sub>RMS</sub> | I-IV          |
| stallation classification   | Rated mains voltage ≤300 V <sub>RMS</sub> | I-III         |

### 9.3.3 Regulatory Information

| VDE                                                                                                                                                      | CSA                                                                                                                                                    | UL                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 and DIN EN 61010-1 (VDE 0411-1):2011-07                                               | Approved under CSA Component<br>Acceptance Notice 5A and IEC 60950-1                                                                                   | Recognized under UL 1577 Component<br>Recognition Program |
| Basic insulation;<br>Maximum transient isolation voltage, 4000<br>V <sub>PK</sub> ;<br>Maximum repetitive peak isolation voltage,<br>560 V <sub>PK</sub> | 4000 V <sub>PK</sub> Isolation rating;<br>384 V <sub>RMS</sub> Basic insulation working voltage<br>per CSA 60950-1-07+A1 and IEC 60950-1<br>2nd Ed.+A1 | Single protection, 2500 V <sub>RMS</sub>                  |
| File Number: 40016131                                                                                                                                    | Master Contract Number: 220991                                                                                                                         | File Number: E181974                                      |

Copyright © 2007–2015, Texas Instruments Incorporated

<sup>(1)</sup> per JEDEC package dimensions.(2) All pins on each side of the barrier tied together creating a two-terminal device.



#### 9.3.4 Safety Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                |             | TEST CONDITIONS                                                                                                              | MIN | TYP | MAX | UNIT |
|----------------|--------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                | Safety input, output, or | SOIC-       | $\theta_{JA} = 168^{\circ}\text{C/W}, \ V_{I} = 5.5 \ \text{V}, \ T_{J} = 170^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$ |     |     | 156 | ~ ^  |
| IS             | supply current           | 16          | $\theta_{JA} = 168^{\circ}\text{C/W}, \ V_{I} = 3.6 \ \text{V}, \ T_{J} = 170^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$ |     |     | 239 | mA   |
| T <sub>S</sub> | Maximum case temperature | SOIC-<br>16 |                                                                                                                              |     |     | 150 | °C   |

The safety-limiting constraint is the absolute maximum junction temperature specified in the absolute maximum ratings table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Characteristics table is that of a device installed in the JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages and is conservative. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



Figure 14. SOIC-16 O<sub>JC</sub> Thermal Derating Curve per VDE

#### 9.4 Device Functional Modes

Table 2. Device Function Table ISO723x (1)

| V <sub>cci</sub> | V <sub>cco</sub> | INPUT OUTPUT ENABLE (INx) (ENx) |           | OUTPUT<br>(OUTx) |
|------------------|------------------|---------------------------------|-----------|------------------|
|                  |                  | Н                               | H or Open | Н                |
| DU               | PU               | L                               | H or Open | L                |
| PU               | PU               | X                               | L         | Z                |
|                  |                  | Open                            | H or Open | Н                |
| PD               | PU               | Х                               | H or Open | Н                |
| PD               | PU               | X L                             |           | Z                |
| X                | PD               | Х                               | X         | Undetermined     |

<sup>(1)</sup>  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ ; PU = Powered Up; PD = Powered Down; X = Irrelevant; H = High Level; L = Low Level





Figure 15. Device I/O Schematics



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

ISO723x utilize single-ended TTL or CMOS-logic switching technologies. The supply voltage range is from 3.15 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, it is important to keep in mind that due to the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 10.2 Typical Application

ISO7231 combined with Texas Instruments' mixed signal micro-controller, RS-485 transceiver, transformer driver, and voltage regulator can create an isolated RS-485 system as shown in Figure 16.



Figure 16. Isolated RS-485 Application Circuit

#### 10.2.1 Design Requirements

Unlike optocouplers, which need external components to improve performance, provide bias, or limit current, ISO723x only needs two external bypass capacitors to operate.



## **Typical Application (continued)**

## 10.2.2 Detailed Design Procedure



Figure 17. Typical ISO7230 Circuit Hook-up



## **Typical Application (continued)**



Figure 18. Typical ISO7231 Circuit Hook-up

### 10.2.3 Application Curve



Figure 19. Time Dependant Dielectric Breakdown Testing Results



## 11 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, a 0.1  $\mu$ F bypass capacitor is recommended at input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments SN6501 data sheet . For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 data sheet (SLLSEA0).

#### 12 Layout

#### 12.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 20). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power/ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. For detailed layout recommendations, see Application Note SLLA284, *Digital Isolator Design Guide*.

#### 12.1.1 PCB Material

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 epoxy-glass as PCB material. FR-4 (Flame Retardant 4) meets the requirements of Underwriters Laboratories UL94-V0, and is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and its self-extinguishing flammability-characteristics.

### 12.2 Layout Example



Figure 20. Recommended Layer Stack



## 13 Device and Documentation Support

#### 13.1 Related Documentation

- High-Voltage Lifetime of the ISO72x Family of Digital Isolators, SLLA197
- ISO72x Digital Isolator Magnetic-Field Immunity, SLLA181
- SN6501 Transformer Driver for Isolated Power Supplies, SLLSEA0
- Digital Isolator Design Guide, SLLA284
- Isolation Glossary, SLLA353

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 3. Related Links** 

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|---------------------|---------------------|
| ISO7230C | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7230M | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7231C | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7231M | Click here     | Click here   | Click here          | Click here          | Click here          |

### 13.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. 5. Reference JEDEC registration MO-013, variation AA.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  | ( )    |              |                    |      |                | .,           | (6)                           | (-)                 |              | ( /                  |         |
| ISO7230CDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7230C             | Samples |
| ISO7230CDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7230C             | Samples |
| ISO7230MDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7230M             | Samples |
| ISO7230MDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7230M             | Samples |
| ISO7231CDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7231C             | Samples |
| ISO7231CDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7231C             | Samples |
| ISO7231CDWRG4    | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7231C             | Samples |
| ISO7231MDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7231M             | Samples |
| ISO7231MDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7231M             | Samples |
| ISO7231MDWRG4    | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO7231M             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

## PACKAGE OPTION ADDENDUM

www.ti.com 14-Oct-2022

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO7231C:

Automotive : ISO7231C-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7230CDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7230MDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7231CDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7231MDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com 9-Aug-2022



\*All dimensions are nominal

| 7 till dillitoriolorio di o riorrillia |              |                 |      |      |             |            |             |
|----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                 | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ISO7230CDWR                            | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO7230MDWR                            | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO7231CDWR                            | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO7231MDWR                            | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ISO7230CDW | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| ISO7230MDW | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| ISO7231CDW | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| ISO7231MDW | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Digital Isolators category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

SI8642EA-B-IU 141E61 140M31 140E60 122E61 142E60 163E60 141E61Q 140E61 SSP5841ED CA-IS3763LN CA-IS3742LN

SSP5842ED 160M60 142E61 140E31 140M30 141E60Q 140M61 160U31 BL7142WH BL7142WL CA-IS3741LN CA-IS3762LN CA
IS3730LW CA-IS3644HVW CA-IS3742LW-Q1 CA-IS1204W CA-IS3641HVW CA-IS3092VW CA-IS3761LN CA-IS3760HN CA
IS3730HW CA-IS3731LW CA-IS3640LW CA-IS3761LW CA-IS3763HN CA-IS3722HW CA-IS3211VBJ CA
IS3082WNX CA-IS3762LW CA-IS3842LWW CA-IS3720LW SI8621BD-B-IS ISO7842FDWWR 161E60 163U31 140U31 161E61