







**LM25141** ZHCSG19 –MARCH 2017

# **LM25141** 宽输入范围同步降压控制器

## **1** 特性

- -40°C 至 +125°C 的环境工作温度范围
- 提供 AEC-Q100 合格器件
- 3.8V 至 45V (47V 绝对最大值)的输入电压
- 输出:3.3V 或 5V 的固定电压; 1.5V - 15V 的可调电压(精度为 ±0.8%)
- 2.2MHz 或 440kHz 固定开关频率,精度为 ±5%
- 具有压摆率控制的高侧和低侧栅极驱动器
- 通过改变模拟电压或 RT 电阻实现可选频移
- 可选择与外部时钟保持同步
- 可选扩展频谱
- $\div$ 断模式  $I_{\Omega}$ : 10µA (典型值)
- 低功耗待机模式 I<sub>Q</sub>: 35µA (典型值)
- 限流阈值为 75mV, 精度为 ±0.9%
- 外部电阻或 DCR 电流感测
- 输出使能逻辑输入
- 针对持续过载条件的断续模式
- 电源正常指示输出
- 可选二极管仿真或强制脉冲宽度调制
- 具有可湿性侧面的薄型四方扁平无引线 (QFN)-24 封装
- 结合使用 LM25141 和 WEBENCH® 电源设计器创 建定制设计
- **2** 应用
- 医疗设备
- 工业可编程逻辑控制器
- 工业计算机
- 嵌入式计算机

# **3** 说明

LM25141 是一款同步降压转换器,适用于高电压宽输 入电压降压转换器 应用。此控制方法基于峰值电流模 式控制。电流模式控制可提供内部线路前馈、逐周期电 流限制和简化的环路补偿。LM25141 具有 压摆率控制 功能, 能够轻松满足 EMI 要求。

LM25141 有两种开关频率可选:2.2MHz 和 440kHz。 栅极驱动器具有压摆率控制功能,可通过调整来降低 EMI。

在轻负载或无负载条件下,LM25141 通过在跳周期模 式下运行来提升低功耗效率。LM25141 具备能够自动 切换至外部偏置电源的高电压偏置稳压器,可以降低来 自 V<sub>IN</sub> 的 I<sub>O</sub> 电流。其他 的 包括频率同步、逐周期电流 限制、针对持续过载条件的断续模式故障保护以及电源 正常输出。

#### 器件信息**(1)**



(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **IN intellectual property matters and other important disclaimers. PRODUCTION DATA.** 



# 目录





# **4** 修订历史记录

注:之前版本的页码可能与当前版本有所不同。





# **5 Pin Configuration and Functions**



Connect Exposed Pad on bottom to AGND and PGND on the PCB.

#### **Pin Functions**



**LM25141** ZHCSG19 –MARCH 2017 **www.ti.com.cn**

**ISTRUMENTS** 

**EXAS** 

### **Pin Functions (continued)**



# **6 Specifications**

### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.



## **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Recommended Operating Conditions are conditions under which the device is intended to be functional. For specifications and test conditions, see *Electrical Characteristics*.

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

### **6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report.



## **6.5 Electrical Characteristics**

 ${\sf T}_{\sf J}$  = –40°C to +125°C, Typical values T $_{\sf J}$  = 25°C, VIN = 12 V, VCCX = 5 V, VOUT = 5 V, EN = 5 V, OSC = VDD, F $_{\sf SW}$  = 2.2 MHz, no-load on the Drive Outputs (HO, HOL, LO, and LOL outputs), over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>



(1) All minimum and maximum limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

(2) The junction temperature (T<sub>J</sub> in °C) is calculated from the ambient temperature (T<sub>A</sub> in °C) and power dissipation (P<sub>D</sub> in Watts) as follows: T<sup>J</sup> = T<sup>A</sup> + (P<sup>D</sup> × RθJA) where RθJA (in °C/W) is the package thermal impedance provided in the *Thermal Information* section.



## **Electrical Characteristics (continued)**

 ${\sf T}_{\sf J}$  = –40°C to +125°C, Typical values T $_{\sf J}$  = 25°C, VIN = 12 V, VCCX = 5 V, VOUT = 5 V, EN = 5 V, OSC = VDD, F $_{\sf SW}$  = 2.2 MHz, no-load on the Drive Outputs (HO, HOL, LO, and LOL outputs), over operating free-air temperature range (unless otherwise noted $(1)(2)$ 





## **Electrical Characteristics (continued)**

 $T_J = -40^{\circ}$ C to +125°C, Typical values  $T_J = 25^{\circ}$ C, VIN = 12 V, VCCX = 5 V, VOUT = 5 V, EN = 5 V, OSC = VDD,  $F_{SW} = 2.2$ MHz, no-load on the Drive Outputs (HO, HOL, LO, and LOL outputs), over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>



## **6.6 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)





## **6.7 Typical Characteristics**

At  $T_A = 25^{\circ}C$ , unless otherwise noted



**LM25141** ZHCSG19 –MARCH 2017 **www.ti.com.cn**

**EXAS NSTRUMENTS** 

## **Typical Characteristics (continued)**







## **Typical Characteristics (continued)**







## **7 Detailed Description**

## **7.1 Overview**

The LM5141 is a switching controller which features all of the functions necessary to implement a high efficiency buck power supply that can operate over a wide input voltage range. The LM5141 is configured to provide a single fixed 3.3 V, or 5.0 V output, or an adjustable output between 1.5 V to 15 V. This easy to use controller integrates high-side and low-side MOSFET drivers capable of sourcing 3.25 A and sinking 4.25 A peak. The control method is current mode control which provides inherent line feed-forward, cycle-by-cycle current limiting, and ease of loop compensation. With the OSC pin connected to VDD, the default oscillator frequency is 2.2 MHz. With the OSC pin grounded, the oscillator frequency is 440 kHz. The LM5141 can be synchronized by applying an external clock to the DEMB pin. Fault protection features include current limiting, thermal shutdown, and remote shutdown capability.

The LM5141 has optional spread spectrum to reduce the peak EMI and gate drivers with slew rate control. The QFN-24 package features an exposed pad to aid in thermal dissipation.



## **7.2 Functional Block Diagram**

Copyright © 2016, Texas Instruments Incorporated



### **7.3 Feature Description**

#### **7.3.1 High Voltage Start-up Regulator**

The LM5141 contains an internal high voltage VCC bias regulator that provides the bias supply for the PWM controller and the gate drivers for the external MOSFETs. The input pin (VIN) can be connected directly to an input voltage source up to 42 V. The output of the VCC regulator is set to 5 V. When the input voltage is below the VCC set-point level, the VCC output will track VIN with a small voltage drop. In high voltage applications extra care should be taken to ensure the VIN pin does not exceed the absolute maximum voltage rating of 47 V including line or load transients. Voltage ringing on the VIN pin that exceeds the Absolute Maximum Ratings can damage the IC. Use a high quality bypass capacitor between VIN and ground to minimize ringing.

### **7.3.2 VCC Regulator**

The VCC regulator output current limit is 75 mA (minimum). At power-up, the regulator sources current into the capacitors connected to the VCC pin. When the voltage on the VCC pin exceeds 3.4 V the output is enabled and the soft-start sequence begins. The output remains active unless the voltage on the VCC pin falls below the VCC<sub>(UVLO)</sub> threshold of 3.2 V (typical) or the enable pin is switched to a low state. The recommended range for the VCC capacitor is 2.2 µF to 4.7 µF

An internal 5-V linear regulator generates the VDDA bias supply. Bypass VDDA with a 100-nF or greater ceramic capacitor to ensure a low noise internal bias rail. Normally VDDA is 5 V, but there are two operating conditions where it regulates at 3.3 V. The first is in skip cycle mode with VOUT of 3.3 V. The second is when  $V_{\text{IN}}$  is less than 5 V. Under these conditions both VCC and VDD will drop below 5 V. Internal power dissipation in the VCC Regulator can be minimized by connecting the VCCX pin to a 5 V output or to an external 5 V supply. If VCCX > 4.5 V, VCCX is internally connected to VCC and the internal VCC regulator is disabled. If VCCX is unused, it should be grounded. Never connect the VCCX pin to a voltage greater than 6.5 V.

### **7.3.3 Oscillator**

The LM5141 has an internal trimmed oscillator with two frequency options: 2.2 MHz, or 440 kHz. With the OSC pin connected to VDDA the oscillator frequency is 2.2 MHz. With the OSC pin grounded, the oscillator frequency is 440 kHz. The state of the OSC pin is read and latched during VCC power-up and cannot be changed until VCC drops below the VCC $_{(UVLO)}$  threshold.

The oscillator frequency can be modulated up or down from the nominal oscillator frequency (2.2 MHz or 440 kHz) on demand by connecting a resistor from the RT pin to ground (refer to Figure 19). To disable the frequency modulation option, the RT pin can be grounded or left open. If the RT pin is connected to ground during power-up the frequency modulation option is latch-off and cannot be changed unless VCC is allowed to drop below the VCC<sub>(UVLO)</sub> threshold. If the RT pin is left open during power-up the frequency modulation option will be disabled, but it can be enabled at a later time by switching in a valid RT resistor. When the frequency modulation option is disabled, the LM5141 will operate at the internal oscillator frequency (2.2 MHz or 440 kHz).

On power up, after soft-start is complete and the output voltage is in regulation, a 16 µs timer is initiated. If a valid RT resistor is connected, the LM5141 will switch to the frequency set by the RT resistor n the completion of the 16 µs time delay.

The modulation range for 2.2 MHz is 1.8 MHz to 2.53 MHz (refer to Table 1). If an RT resistor value > 95 k $\Omega$ (typical) is placed on the RT pin, the LM5141 controller will assume that the RT pin is open, and will use the internal oscillator. If an RT resistor < 27 kΩ (typical) is connected, the controller will use the internal oscillator. To calculate an RT resistor for a specific oscillator frequency, use Equation 1 for the 2.2 MHz frequency range or Equation 2 for the 440 kHz frequency range.

$$
RT_{2.2 \text{ MHz}} = \frac{\frac{1}{Fsw} \cdot 0.0216}{0.0086}
$$

where

 $\mathsf{RT}$  is kΩ and Fsw is in MHz (1) (1)



# **Feature Description (continued)**

$$
RT_{440 \text{ kHz}} = \frac{\frac{1}{Fsw} \cdot 1.38 \times 10^{-5}}{4.5 \times 10^{-5}}
$$

where

• RT is in kΩ and Fsw is in kHz (2)

**Table 1. RT Resistance vs Oscillator Frequency**

| S1         | S <sub>2</sub> | <b>RT Resistance (Typical)</b><br>$2.2$ MHz | 2.2 MHZ Oscillator<br>Range (Typical) | <b>RT Resistance (Typical)</b><br>440 kHz | 440 kHz Oscillator<br>Range (Typical) |
|------------|----------------|---------------------------------------------|---------------------------------------|-------------------------------------------|---------------------------------------|
| x          |                | $> 95 k\Omega$                              | Internal Oscillator                   | $> 95 \text{ k}\Omega$                    | Internal Oscillator                   |
| <b>OFF</b> | OFF            | 61.98 k $\Omega$ Total                      | $1.8$ MHz                             | $73.8 \, \text{kO}$ Total                 | 300 kHz                               |
| <b>OFF</b> | ON             | 50.18 k $\Omega$ Total                      | 2.2 MHz                               | 50.1 k $\Omega$ Total                     | 440 kHz                               |
| ΟN         | OFF            | 43.2 k $\Omega$                             | 2.53 MHz                              | 44.2 k $\Omega$                           | 500 kHz                               |
| v          |                | $<$ 27 k $\Omega$                           | Internal Oscillator                   | $<$ 27 kQ                                 | Internal Oscillator                   |



Copyright © 2016, Texas Instruments Incorporated

**Figure 19. RT Connection Circuit, 2.2 MHz**



Copyright © 2016, Texas Instruments Incorporated

**Figure 20. RT Connection Circuit, 440 kHz**



An alternative method to modulate the oscillator frequency is to use an analog voltage connected to the RT pin through a resistor. See Figure 21. An analog voltage of 0.0 V to 0.6 V will modulate the oscillator frequency between 1.8 MHz to 2.53 MHz (OSC at 2.2 MHz), or 300 kHz to 500 kHz (OSC at 440 kHz). The analog voltage source must be able to sink current.



Copyright © 2016, Texas Instruments Incorporated

#### **Figure 21. Analog Voltage Control of the Oscillator Frequency**

When the LM5141 is in the low  $I_0$  standby mode, the controller will set the RT pin to a high impedance state and ignore the RT resistor. After coming out of standby mode, the controller will monitor the RT pin. If a valid resistor is connected, and there have been 16 µs of continuous switching without a zero-crossing event, the LM5141 will switch to the frequency set by the RT resistor.

#### **7.3.4 Synchronization**

To synchronize the LM5141 to an external source, apply a logic level clock signal to the DEMB pin. The synchronization range is 350 kHz to 550 kHz when the internal oscillator is set to 440 kHz. When the internal oscillator is set to 2.2 MHz, the synchronization range is 1.8 MHz to 2.6 MHz. If there is a valid RT resistor and a synchronization signal, the LM5141 with ignore the RT resistor and synchronize the controller to the external clock. Under low  $V_{\text{IN}}$  conditions, when the minimum toff time is reached (100ns), the synchronization clock will be ignored to allow the frequency to drop to maintain output voltage regulation.

#### **7.3.5 Frequency Dithering (Spread Spectrum)**

The LM5141 provides a frequency dithering option that is enabled by connecting a capacitor from the DITH pin to AGND. A triangular waveform centered at 1.2 V is generated across the  $C_{\text{DITH}}$  capacitor. Refer to Figure 22. The triangular waveform modulates the oscillator frequency by  $\pm 5%$  of the nominal frequency set by the OSC pin or by an RT resistor. The C<sub>DITH</sub> capacitance value sets the rate of the low frequency modulation. A lower C<sub>DITH</sub> capacitance will modulate the oscillator frequency at a faster rate than a higher capacitance. For the dithering circuit to effectively reduce the peak EMI, the modulation rate must be less than the oscillator frequency (Fsw). Equation 3 calculates the DITH pin capacitance required to set the modulation frequency, FMOD.

$$
C_{\text{DTH}} = \frac{20 \, \mu\text{A}}{2 \times F_{\text{MOD}} \times 0.12 \, \text{V}} \tag{3}
$$

If the DITH pin is connected to VDDA during power-up the Dither feature is latch-off and cannot be changed unless VCC is allowed to drop below the VCC $_{(UVLO)}$  threshold. If the DITH pin is connected to ground on power up, Dither will be disabled, but it can be enabled by raising the DITH pin voltage above ground and connecting it to  $C<sub>DTH</sub>$ . When the LM5141 is synchronized to an external clock, Dither is disabled.





**Figure 22. Dither Operation**

#### **7.3.6 Enable**

The LM5141 has an enable input EN for start-up and shutdown control of the output. The EN pin can be connected to a voltage as high as 47 V. If the enable input is greater than 2.0 V the output is enabled. If the enable pin is pulled below 0.8 V, the output will be in shutdown, and the LM5141 is switched to a low  $I_0$ shutdown mode, with a 10-µA typical current drawn from the VIN pin. It is not recommended to leave the EN pin left floating.

#### **7.3.7 Power Good**

Copyright © 2016, Texas Instruments Incorporated<br>
Figure 22. Dither Operation<br>
41 has an enable input EN for start-up and shutdown control of<br>
10 a voltage as high as 47 V. If the enable input is greater than is<br>
16 a vol The LM5141 includes an output voltage monitoring function to simplify sequencing and supervision. The power good function can be used to enable circuits that are supplied by the output voltage rail or to turn-on sequenced supplies. The PG pin switches to a high impedance state when the output voltage is in regulation. The PG signal switches low when the output voltage drops below the lower power good threshold (92% typical) or rises above the upper power good threshold (110% typical). A 25 μs deglitch filter prevents any false tripping of the power good signal due to transients. A pull-up resistor of 10 kΩ is recommended from the PG pin to the relevant logic rail. Power good is asserted low during soft-start and when the buck converter is disabled by EN.

#### **7.3.8 Output Voltage**

The LM5141 output can be configured for one of the two fixed output voltages with no external feedback resistors, or the output can be adjusted to the desired voltage using an external resistor divider.  $V_{OUT}$  can be configured as a 3.3-V output by connecting the FB pin to VDDA, or a 5-V output by connecting the FB pin to ground with a maximum resistance of 500 Ω. The FB connections (either VDDA or GND) are detected during power up.

The configuration setting is latched and cannot be changed until the LM5141 is powered down with VCC falling below VCC $_{(UVLO)}$  (3.4 V typical) and then powered up again.

Alternatively the output voltage can be set using an external resistive dividers from the output to the FB pin. The output voltage adjustment range is between 1.5 V and 15 V. The regulation threshold at the FB pin is 1.2 V ( $V_{REF}$ ). To calculate  $R_{FB1}$  and  $R_{FB2}$  use Equation 4. Refer to Figure 23:

$$
R_{FB2} = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_{FB1}
$$
\n(4)

The recommend starting point is to select R<sub>FB1</sub> between 10 kΩ to 20 kΩ.

The Thevenin equivalent impedance of the resistive divider connected to the FB pin must be greater than 5 k $\Omega$ for the LM5141 to detect the divider and set the controller to the adjustable output mode. Refer to Equation 5.

$$
R_{TH} = \frac{R_{FB1} \times R_{FB2}}{R_{FB1} + R_{FB2}} > 5k\Omega
$$
\n
$$
(5)
$$



(7)

If a low  $I<sub>Q</sub>$  mode is required, take care when selecting the external resistors. The extra current drawn from the external divider is added to the LM5141  $I_{STANDBY}$  current (35  $\mu$ A typical). The divider current reflected to VIN is divided down by the ratio of V<sub>OUT</sub>/V<sub>IN</sub>. For example, if V<sub>IN</sub> is 12V and V<sub>OUT</sub> is set to 5.5 V with R<sub>FB1</sub> 10 kΩ, and  $R_{FB2}$  = 35.7 k $\Omega$ , the input current at VIN required to supply the current in the feedback resistors is:

$$
I_{\text{DIVIDER}} = \frac{V_{\text{OUT}}}{R_{\text{FB1}} + R_{\text{FB2}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} = \frac{5.5 \text{ V}}{10 \text{ k} + 35.7 \text{ k}} \times \frac{5.5 \text{ V}}{12 \text{ V}} = 55.16 \text{ }\mu\text{A}
$$

where

$$
\bullet \quad V_{1N} = 12 \text{ V} \tag{6}
$$

The total input current in this condition will be:

 $I_{VIN} \approx I_{STANDBY} + I_{DIVIDER} \approx 35 \mu A + 55.16 \mu \approx 90.16 \mu A$ 



Copyright © 2016, Texas Instruments Incorporated

**Figure 23. Voltage Feedback**

#### *7.3.8.1 Minimum Output Voltage Adjustment*

There are two limitations to the minimum output voltage adjustment range: the LM5141 voltage reference of 1.2 V and the minimum switch node pulse width,  $t_{SW}$ .

The minimum controllable on-time at the switch node (t<sub>SW</sub>) limits the voltage conversion ratio ( $V_{\text{OUT}}/V_{\text{IN}}$ ). For fixed-frequency PWM operation, the voltage conversion ratio should meet the following condition:

$$
\frac{V_{OUT}}{V_{IN}} > t_{sw} \times Fsw
$$
 (8)

 $\frac{1}{V_{IN}}$  > t<sub>sw</sub> ×<br>
t<sub>sw</sub> is 70 n<br>
te above come above come regulation<br>
in regulation<br>
ample if the<br>
sion ratio te<br>  $\frac{3V}{V}$  > 70ns× Where t<sub>SW</sub> is 70 ns (typical) and Fsw is the switching frequency. If the desired voltage conversion ratio does not meet the above condition, the controller transitions from fixed frequency operation into a pulse skipping mode to maintain regulation of the output voltage.

For example if the desired output voltage is 3.3 V with a  $V_{\text{IN}}$  of 20 V and operating at 2.2 MHz, the voltage conversion ratio test is satisfied:

$$
\frac{3.3\,\text{V}}{20\,\text{V}} > 70\,\text{ns} \times 2.2\,\text{MHz}
$$
\n
$$
0.165 > 0.154 \tag{9}
$$

For wide  $V_{\text{IN}}$  applications and lower output voltages, an alternative is to use the LM5141 with a 440-kHz oscillator frequency. Operating at 440 kHz, the limitation of the minimum  $t_{SW}$  time is less significant. For example, if a 1.8-V output is required with a  $V_{IN}$  of 50 V:

$$
\frac{1.8 \text{ V}}{50 \text{ V}} > 70 \text{ns} \times 440 \text{ kHz}
$$
\n
$$
0.036 > 0.0308
$$
\n(10)

Copyright © 2017, Texas Instruments Incorporated

**NSTRUMENTS** 

#### **7.3.9 Current Sense**

There are two methods to sense the inductor current of the buck converter. The first is using current sense resistor in series with the inductor and the second is to use the dc resistance of the inductor (DCR sensing). Figure 24 illustrates inductor current sensing using a current sense resistor. This configuration continuously monitors the inductor current providing accurate current-limit protection. For the best current-sense accuracy and over current protection, use a low inductance ±1% tolerance current-sense resistor between the inductor and output, with a Kelvin connection to the LM5141 sense amplifier.

If the peak differential current signal sensed from CS to VOUT exceeds 75 mV, the current limit comparator immediately terminates the HO output for cycle-by-cycle current limiting.

$$
R_{\text{SENSE}} = \frac{V_{(CS)}}{\left(I_{\text{OUT}(MAX)} + \frac{\Delta I}{2}\right)}
$$

where

$$
\bullet \quad V_{(CS)} = 75 \text{ mV} \tag{11}
$$

I<sub>OUT(MAX)</sub> is the over current set point which is set higher than the maximum load current to avoid tripping the over current comparator during load transients. ΔI is the peak-peak inductor ripple current.



**Figure 24. Current Sense**

#### **7.3.10 DCR Current Sensing**

For high-power applications which do not require high accuracy current-limit protection, DCR sensing may be preferable. This technique provides lossless and continuous monitoring of the output current using an RC sense network in parallel with the inductor. Using an inductor with a low DCR tolerance, the user can achieve a typical current limit accuracy within the range of  $\pm 10\%$  to  $\pm 15\%$  at room temperature.

Components  $R_{CS}$  and  $C_{CS}$  in Figure 25 create a low-pass filter across the inductor to enable differential sensing of the voltage drop across inductor DCR. When  $R_{CS} \times C_{CS}$  is equal to  $L_{OUT}/R_{DCR}$ , the voltage developed across the sense capacitor,  $C_{CS}$ , is a replica of the inductor DCR voltage waveform. Choose the capacitance of  $C_{CS}$  to be greater than 0.1 μF to maintain a low impedance sensing network, thus reducing the susceptibility of noise pickup from the switch node. Carefully observe the PCB layout guidelines to ensure the noise and DC errors do not corrupt the differential current-sense signals applied across the CS and VOUT pins.

The voltage drop across  $C_{CS}$ :

$$
V_{CS}(s) = \frac{1 + \frac{sL_{OUT}}{R_{DCR}}}{1 + sR_{CS}C_{CS}} Ipk \times R_{DCR}
$$

(12)





**Figure 25. DCR Current Sensing**

 $R_{CS}C_{CS} = L_{OUT}/R_{DCR} \rightarrow$  accurate DC and AC current sensing

If the RC time constant is not equal to the  $L_{OUT}/L_{DRC}$  time constant there will be an error

 $R_{CS}C_{CS}$  >  $L_{OUT}/R_{DCR}$   $\rightarrow$  DC level still correct, the AC amplitude will be attenuated

 $R_{CS}C_{CS}$  <  $L_{OUT}/R_{DCR}$   $\rightarrow$  DC level still correct, the AC amplitude will be amplified

#### **7.3.11 Error Amplifier and PWM Comparator**

Eigure 25. DCR Current Sensing<br>
DCR  $\rightarrow$  accurate DC and AC current sensing<br>
Stant is not equal to the L<sub>OUT</sub>/L<sub>DRC</sub> time constant there will be an error<br>
DC level still correct, the AC amplitude will be attenuated<br>
plifi The LM5141 has a high-gain transconductance amplifier which generates an error current proportional to the difference between the feedback voltage and an internal precision reference (1.2 V). The output of the transconductance amplifier is connected to the COMP pin allowing the user to provide external control loop compensation. Generally for current mode control a type II network is recommended.

#### **7.3.12 Slope Compensation**

The LM5141 provides internal slope compensation to ensure stable operation with a duty cycle greater than 50%. To correctly use the internal slope compensation, the inductor value must be calculated based on the following guidelines (Equation 12 assumes an inductor ripple current of 30%):

$$
L_{OUT} \ge \frac{V_{OUT}}{Fsw \times (0.3 \times I_{OUT})}
$$
\n(13)

- Lower inductor values increase the peak-to-peak inductor current, which minimizes size and cost and improves transient response at the cost of reduced efficiency due to higher peak currents.
- Higher inductance values decrease the peak-to-peak inductor current typically increases efficiency by reducing the RMS current at the cost of requiring larger output capacitors to meet load-transient specifications.

#### **7.3.13 Hiccup Mode Current Limiting**

The LM5141 includes an optional hiccup mode protection function that is enabled when a capacitor is connected to the RES pin. In normal operation the RES capacitor is discharged to ground. If 512 consecutive cycles of cycle-by-cycle current limiting occur, the SS pin capacitor is pulled low and the HO and LO outputs are disabled (refer to Figure 26). A 20-μA current source begins to charge the RES capacitor.

When the RES pin charges to 1.2 V, the RES pin is pulled low and the SS capacitor begins to charge. The 512 cycle hiccup counter is reset if 4 consecutive switching cycles occur without exceeding the current limit threshold. The controller is in forced PWM (FPWM) continuous conduction mode when the DEMB pin is connected to VDDA. In this mode the SS pin is clamped to a level 200 mV above the feedback voltage to the internal error amplifier. This ensures that SS can be pulled low quickly during a brief overcurrent event and prevent overshoot of VOUT when the overcurrent condition is removed.

**FXAS INSTRUMENTS** 

If DEMB=0 V, the controller operates in diode emulation with light loads (discontinuous conduction mode) and the SS pin is allowed to charge to VDDA. This reduces the quiescent current of the LM5141. If 32 or more cycleby-cycle current limit events occur, the SS pin is clamped to 200 mV above the feedback voltage to the internal error amplifier until the hiccup counter is reset. Thus, if a momentary overload occurs that causes at least 32 cycles of current limiting, the SS capacitor voltage will be slightly higher than the FB voltage and will control VOUT during overload recovery.



**Figure 26. Hiccup Mode**

### **7.3.14 Standby Mode**

The LM5141 operates with peak current mode control such that the compensation voltage is proportional to the peak inductor current. During no-load or light load conditions, the output capacitor will discharge very slowly. As a result the compensation voltage will not demand a driver output pulses on a cycle-by-cycle basis. When the LM5141 controller detects that there have been 16 missing switching cycles, it enters Standby Mode and switches to a low IQ state to reduce the current drawn from VIN. For the LM5141 to go into a Standby Mode, the controller must be programmed for diode emulation (DEMB pin < 0.4 V). The typical IQ in Standby Mode is 35 μA with VOUT regulating at 3.3 V.

### **7.3.15 Soft-Start**

The soft-start feature allows the controller to gradually reach the steady state operating point, thus reducing Start-up stresses and surges. The LM5141 regulates the FB pin to the SS pin voltage or the internal 1.2-V reference, whichever is lower. At the beginning of the soft-start sequence when  $SS = 0$  V, the internal 20  $\mu$ A softstart current source gradually increases the voltage on an external soft-start capacitor connected to the SS pin, resulting in a gradual rise of the FB and output voltages. The controller is in the forced PWM (FPWM) mode when the DEMB pin is connected to VDDA. In this mode, the SS pin is clamped at 200 mV above the feedback voltage. This ensures that SS will be pulled low quickly when FB falls during brief over-current events to prevent overshoot of VOUT during recovery. SS can be pulled low with an external circuit to stop switching, but this is not recommended. Pulling SS low will result in COMP being pulled down internally as well. If the controller is operating in FPWM mode (DEMB = VDDA), LO will remain on and the low-side MOSFET will discharge the VOUT capacitor resulting in large negative inductor current. In contrast when the LM5141 pulls SS low internally due to a fault condition, the LO gate driver is disabled.

#### **7.3.16 Diode Emulation**

A fully synchronous buck controller implemented with a free-wheel MOSFET rather than a diode has the capability to sink negative current from the output in certain conditions such as light load, over-voltage, and prebias start-up. The LM5141 provides a diode emulation feature that can be enabled to prevent reverse (drain to source) current flow in the low-side free-wheel MOSFET. The diode emulation feature is configured with the DEMB pin. To enable diode emulation, connect the DEMB pin to ground. When configured for diode emulation, the low-side MOSFET is disabled when reverse current flow is detected. The benefit of this configuration is lower power loss at no load or light load conditions and the ability to turn on into a pre-biased output without discharging the output. The negative effect of diode emulation is degraded light load transient response times. Enabling the diode emulation feature is recommended to allow discontinuous conduction operation. If continuous conduction operation is desired, the DEMB pin should be tied to VDDA.







#### **7.3.17 High and Low Side Drivers**

The LM5141 contains N-channel MOSFET gate drivers and an associated high-side level shifter to drive the external N-channel MOSFETs. The high-side gate driver works in conjunction with an external bootstrap diode  $D_{\rm BST}$ , and bootstrap capacitor  $C_{\rm BST}$  (refer to Figure 27). During the on-time of the low-side MOSFET, the SW pin voltage is approximately 0 V and C<sub>BST</sub> is charged from VCC through the D<sub>BST</sub>. A 0.1-µF or larger ceramic capacitor, connected with short traces between the HB and SW pin is recommended.

The LO and HO outputs are controlled with an adaptive dead-time methodology which ensures that both outputs (HO and LO) are never enabled at the same time, preventing cross conduction. When the controller commands LO to be enabled, the adaptive dead-time logic first disables HO and waits for the HO-SW voltage to drop below 2.5 V typical. LO is then enabled after a small delay (HO falling to LO rising delay). Similarly, the HO turn-on is delayed until the LO voltage has dropped below 2.5 V. HO is then enabled after a small delay (LO falling to HO rising delay). This technique ensures adequate dead-time for any size N-channel MOSFET device or parallel MOSFET configurations. Caution is advised when adding series gate resistors, as this may decrease the effective dead-time. Each of the high and low-side drivers have independent driver source and sink output pins. This allows the user to adjust drive strength to optimize the switching losses for maximum efficiency and to control the slew rate for reduced EMI. The selected N-channel high-side MOSFET determines the appropriate boost capacitance values  $C_{\text{BST}}$  in the Figure 27 according to Equation 13.

$$
C_{\text{BST}} = \frac{Q_{\text{G}}}{\Delta V_{\text{BST}}} \tag{14}
$$

Where Q<sub>G</sub> is the total gate charge of the high-side MOSFET and  $\Delta V_{\rm BST}$  is the voltage variation allowed on the high-side MOSFET driver after turn-on. Choose  $\Delta V_{\text{BST}}$  such that the available gate-drive voltage is not significantly degraded when determining C<sub>BST</sub>. A typical range of  $\Delta V_{\rm BST}$  is 100 mV to 300 mV. The bootstrap capacitor should be a low-ESR ceramic capacitor. A minimum value of 0.1  $\mu$ F to 0.47  $\mu$ F is best in most cases. The gate threshold of the high-side and low-side MOSFETs should be a logic level variety approporiate for 5-V gate drive.



**Figure 27. Drivers**

EXAS **NSTRUMENTS** 

## **8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **8.1 Application Information**

The LM5141 is a synchronous buck controller used to convert a higher input voltage to a lower output voltage. The following design procedure can be used to select external component values. Alternately, the WEBENCH® software may be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified design process. In addition to the WEBENCH software the LM5141ADESIGN-CALC.xls quick start Excel calculator is available at www.ti.com.

### **8.2 Typical Application**



**Figure 28. Typical Application Schematic**



## **Typical Application (continued)**

### **8.2.1 Design Requirements**

For this design example, the intended input, output, and performance parameters are shown in Table 2.





### **8.2.2 Detailed Design Procedure**

### *8.2.2.1 Custom Design With WEBENCH® Tools*

Click here to create a custom design using the LM25141 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{\text{IN}})$ , output voltage  $(V_{\text{OUT}})$ , and output current ( $I_{\text{OUT}}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

- Buck Inductor value
- Calculate the peak inductor current
- Current Sense resistor value
- Output capacitor value
- Input filter
- MOSFET selection
- Control Loop design

#### **8.2.3 Inductor Calculation**

For peak current mode control, sub-harmonic oscillation occurs with a duty cycle greater than 50% and is characterized by alternating wide and narrow pulses at the SW pin. By adding a slope compensating ramp equal to at least one-half the inductor current down-slope, any tendency toward sub-harmonic oscillation is damped within one switching cycle. For design simplification, the LM5141 has an internal slope compensation ramp added to the current sense signal.

For the slope compensation ramp to dampen sub-harmonic oscillation, the inductor value should be calculated based on the following guidelines (equation 15 assumes an inductor ripple current 30%):

**LM25141** ZHCSG19 –MARCH 2017 **www.ti.com.cn**

**NSTRUMENTS** 

**FXAS** 

$$
L_{OUT} \ge \frac{V_{OUT}}{Fsw \times (0.3 \times I_{OUT})}
$$
\n(15)

- Lower inductor values increase the peak-to-peak inductor current, which minimizes size and cost and improves transient response at the expense of reduced efficiency due to higher peak currents.
- Higher inductance values decrease the peak-to-peak inductor current, which typically increases efficiency by reducing the RMS current but requires larger output capacitors to meet load-transient specifications.

$$
-6001 =
$$
 Fsw × (0.3 × I<sub>OUT</sub>) (15)  
over inductor values increase the peak-to-peak inductor current, which minimizes size and cost and  
approx transient response at the expense of reduced efficiency due to higher peak currents.  
higher inductance values decrease the peak-to-peak inductor current, which typically increases efficiency by  
adding the RMS current but requires larger output capacitors to meet load-transient specifications.  

$$
L_{OUT} \ge \frac{3.3 \text{ V}}{2.2 \text{ MHz} \times (0.3 \times 6 \text{ A})}
$$
(16)  

$$
L_{OUT} \ge 0.833 \mu H
$$

$$
L_{\text{OUT}} \geq 0.833 \mu H
$$

A standard inductor value of 1.5 µH was selected

$$
D_{MAX} = \frac{V_{OUT}}{V_{IN(MIN)}} = \frac{3.3 \text{ V}}{8 \text{ V}} = 0.413
$$
\n
$$
D_{MIN} = \frac{V_{OUT}}{V_{IV(MIN)}} = \frac{3.3 \text{ V}}{1.01 \text{ V}} = 0.183
$$
\n(17)

$$
D_{\text{MIN}} = \frac{V_{\text{OUT}}}{V_{\text{IN(MAX)}}} = \frac{0.0 \text{ V}}{18 \text{ V}} = 0.183
$$
\n(18)

The peak-to-peak inductor current is:

$$
\Delta I = \frac{V_{IN(MAX)} - V_{OUT}}{L_{OUT}} \times \frac{D_{MIN}}{Fsw}
$$
 (19)

$$
\Delta I = \frac{18V - 3.3V}{1.5 \mu H} \times \frac{0.183}{2.2 MHz} = 0.815 A
$$
\n(20)

$$
lpk = l_{OUT} + \frac{\Delta l}{2} \tag{21}
$$

$$
1pk = 6A + \frac{0.815}{2} = 6.41A
$$
\n(21)\n
$$
1pk = 6A + \frac{0.815}{2} = 6.41A
$$
\n(22)

#### **8.2.4 Current Sense Resistor**

When calculating the current sense resistor, the maximum output current capability ( $I_{\text{OUT}(MAX)}$ ) should be at least 20% higher than the required full load current to account for tolerances, ripple current, and load transients. For this example, 120% of the 6.41 A peak inductor current calculated in the previous section (Ipk) is 7.69 A. The current sense resistor value can be calculated using:

$$
R_{\text{SENSE}} = \frac{V_{\text{(CS)}}}{I_{\text{OUT}(MAX)}}
$$
  

$$
R_{\text{SENSE}} = \frac{75 \text{ mV}}{7.69 \text{ A}} = 0.00975 \Omega
$$
 (23)

where

•  $V_{(CS)}$  is the 75 mV current limit threshold (24)

The R<sub>SENSE</sub> value selected is 9 m $\Omega$ 

SENSE  $=$   $\frac{V_{(CS)}}{7.69 \text{ A}} = 0$ <br>
there<br>  $\cdot$   $V_{(CS)}$  is the 75<br>  $V_{(CS)}$  is the 75<br>  $V_{(CS)}$  is the 75<br>  $V_{(CS)}$  is the PC<br>  $V_{(CS)}$ <br>
seak current through<br>  $\frac{V_{(CS)}}{V_{(CS)}} +$ Carefully observe the PCB layout guidelines to ensure that noise and DC errors do not corrupt the differential current sense signals between the CS and VOUT pins. Place the sense resistor close to the devices with short, direct traces, creating Kelvin-sense connections between the current-sense resistor and the LM5141.

The propagation delays through the current limit comparator, logic, and external MOSFET gate drivers allow the peak current to increase above the calculated current limit threshold. For a propagation delay of  $t_{\text{div}}$ , the worst case peak current through the inductor with the output shorted can be calculated from:

$$
lpk_{SCKT} = \frac{V_{(CS)}}{R_{SENSE}} + \frac{V_{IN(MAX)} \times t_{dly}}{L_{OUT}}
$$

Copyright © 2017, Texas Instruments Incorporated

(25)



From the Electrical Characterization Table,  $t_{\text{div}}$  is typically 40 ns.

$$
lpk_{SCKT} = \frac{75mV}{0.009\Omega} + \frac{18V \times 40ns}{1.5\mu H} = 8.81A
$$
 (26)

Once the peak current and the inductance parameters are known, the inductor can be chosen. An inductor with a saturation current greater than  $lpk_{SCKT}$  (8.81 Apk) should be selected.

### **8.2.5 Output Capacitor**

In a switch mode power supply, the minimum output capacitance is typically selected based on the capacitor ripple current rating and the load transient requirements. The output capacitor must be large enough to absorb the inductor energy and limit over voltage when transitioning from full-load to no-load, and to limit the output voltage undershoot during no-load to full load transients. The worst-case load transient from zero to full load occurs when the input voltage is at the maximum value and a current switching cycle has just finished. The total output voltage drop  $\Delta V_{\text{OUT}}$  is the sum of the voltage drop while the inductor is ramping up to support the full load and the voltage drop before the next pulse can occur.

EXAS

**ISTRUMENTS** 

u The output capacitance required to maintain the minimum output voltage drop ( $\Delta V_{\text{OUT}}$ ) can be calculated as follows:

$$
C_{OUT(MIN)} = \frac{L_{OUT} \times I_{STEP}^2}{2 \times \Delta V_{OUT} \times D_{MAX} \times (V_{IN(MIN)} - V_{OUT})}
$$
  
\n
$$
C_{OUT(MIN)} = \frac{1.5 \mu H \times 4 A^2}{2 \times 33 m V \times 0.413 \times (8 V - 3.3 V)} = 186 \mu F
$$
 (27)

where

• 
$$
I_{\text{STEP}} = 4 \text{ A}
$$
  
\n•  $\Delta V_{\text{OUT}} = 1\% \text{ of } 3.3 \text{ V, or } 33 \text{ mV}$  (28)

For this example a total of 211 μF of capacitance is used, two 82-μF aluminum capacitors for energy storage and one 47 μF low ESR ceramic capacitor to reduce high frequency noise.

Generally, when sufficient capacitance is used to satisfy the undershoot requirement, the overshoot during a fullload to no-load transient will also be satisfactory. After the output capacitance has been selected, calculate the output ripple current and verify that the ripple current is within the capacitor ripple current ratings.

$$
I_{OUT(RMS)} = \frac{\Delta I}{\sqrt{12}}
$$
(29)  

$$
I_{OUT(RMS)} = \frac{0.815 \text{ A}}{\sqrt{12}} = 0.235 \text{ A}
$$
(30)

### **8.2.6 Input Filter**

A power supply input typically has a relatively high source impedance at the switching frequency. Good quality input capacitors are necessary to limit the ripple voltage at the VIN pin while supplying most of the switch current during the buck switch on-time. When the buck switch turns on, the current drawn from the input capacitor steps from zero to the valley of the inductor current waveform, then ramps up to the peak value, and then drops to the zero at turn-off.

Average input current can be calculated from the total input power required to support the load at  $V_{\text{OUT}}$ :

$$
P_{IN} = \frac{V_{OUT} \times I_{OUT}}{\eta}
$$
 (31)

The efficiency (η) is assumed to be 83% for this design example, yielding a total input power:

$$
P_{IN} = \frac{3.3 \text{ V} \times 6 \text{ A}}{0.83} = 23.86 \text{ W}
$$
 (32)

$$
I_{avg} = \frac{r_{IN}}{V_{IN(MIN)}}
$$
(33)

$$
I_{avg} = \frac{28.6 \text{ W}}{8 \text{ V}} = 3.58 \text{ A}
$$
 (34)

The input capacitors should be selected with sufficient RMS current rating and the maximum voltage rating.

 u u    2 2 IN RMS avg MAX avg MAX I I Ipk -I x D (I ² 1-D ) 12 ™ º ' u ´ ª ¨ º avg (35)

$$
I_{IN(RMS)} = \sqrt{(6.41A - 3.58A)^2 + \frac{0.815^2}{12} \times 0.413 + (3.58A^2 \times (1 - 0.413))} = 2.93A
$$
\n(36)



#### *8.2.6.1 EMI Filter Design*

EMI Filter Design Steps:

- Calculate the required attenuation
- Capacitor C<sub>IN</sub> represents the existing capacitor at the input of the switching converter (10  $\mu$ F was used for this application)
- Inductor LF is usually selected between 1 μH and 10 μH (1.8 μH was used for this application), but can be smaller to reduce losses in a high current design
- Calculate capacitor  $C_F$



**Figure 29. Input EMI Filter**

By calculating the first harmonic current from the Fourier series of the input current waveform and multiplying it by the input impedance (the impedance is defined by the existing input capacitor  $C_{\text{IN}}$ ), a formula can be derived to obtain the required attenuation:

$$
|\text{Attn}| = 20 \times \log \left( \frac{\frac{\text{lpk}}{\pi^2 \times \text{F}_{\text{SW}} \times \text{C}_{\text{IN}}}} \times \sin(\pi \times \text{D}_{\text{MAX}})}{1 \,\mu\text{V}} \right) - \text{V}_{\text{MAX}}
$$
\n
$$
|\text{Attn}| = 20 \log \left( \frac{\frac{6.41 \text{ A}}{\pi^2 \times 2.2 \text{MHz} \times 10 \,\mu\text{F}} \times \sin(\pi \times 0.413)}{1 \mu\text{V}} \right) - 45 \,\text{dB}_{\mu}\text{V} = 44.07 \,\text{dB}
$$
\n(38)

 $V_{MAX}$  is the allowed dBµV noise level for the particular EMI standard.  $C_{IN}$  is the existing input capacitors of the Buck converter, for this application 10  $\mu$ F was selected. D<sub>MAX</sub> is the maximum duty cycle, lpk is the inductor current, the current at the input can be modeled as a square wave,  $F_{SW}$  is the switching frequency.

$$
C_{F} = \frac{1}{L_{F}} \left[ \frac{\frac{|Attn|}{10^{-40}}}{2 \times \pi \times F_{SW}} \right]^{2}
$$
  
\n
$$
C_{F} = \frac{1}{1.8 \mu H} \left( \frac{10^{-40}}{2 \times \pi \times 2.2 MHz} \right)^{2} = 0.47 \mu F
$$
\n(39)

For this application,  $C_F$  was chosen to be 1  $\mu$ F. Adding an input filter to a switching regulator modifies the controlto output transfer function. The output impedance of the filter must be sufficiently small such that the input filter does not significantly affect the loop gain of the buck converter. The impedance of the filter peaks at the filter resonant frequency.

$$
F_R = \frac{1}{2 \times \pi \sqrt{L_F C_{IN}}}
$$
\n
$$
F_R = \frac{1}{2 \times \pi \sqrt{1.8 \mu H \times 10 \mu F}} = 37.53 \text{kHz}
$$
\n(41)

#### Copyright © 2017, Texas Instruments Incorporated

**STRUMENTS** 

Referring to Figure 29, the purpose of  $R_D$  is to reduce the peak output impedance of the filter at the cutoff frequency. The capacitor  $C_D$  blocks the dc component of the input voltage, and avoids excessive power dissipation on  $R_D$ . The capacitor  $C_D$  should have lower impedance than  $R_D$  at the resonant frequency, with a capacitance value greater than 5 times the filter capacitor  $C_{\text{IN}}$ . This will prevent it from interfering with the cutoff frequency of the main filter. Added damping is needed when the output impedance is high at the resonant frequency (Q) of filter formed by  $C_{IN}$  and  $L_F$  is too high):

An electrolytic cap  $C_D$  can be used as damping device, with value:

$$
R_{D} = \sqrt{\frac{L_{F}}{C_{IN}}} \tag{43}
$$

For this design  $C_D = 47 \mu F$  was selected

$$
R_{D} = \sqrt{\frac{1.8 \,\mu \text{H}}{10 \,\mu \text{F}}} = 0.424 \,\Omega \tag{44}
$$

#### *8.2.6.2 MOSFET Selection*

 $D = \sqrt{10 \mu F} = 0.42432$ <br>
WOSFET Selection<br>
M5141 gate drivers are powered by the internal 5-V VCC ler<br>
and improve efficiency, the VCCX pin should be contributed in<br>
The MOSFETs used with the LM5141 require a logic-le<br>
or The LM5141 gate drivers are powered by the internal 5-V VCC bias regulator. To reduce power dissipation in the controller and improve efficiency, the VCCX pin should be connected to the 5-V output or an external 5 V bias supply. The MOSFETs used with the LM5141 require a logic-level gate threshold with  $R_{DS(ON)}$  specified with  $V_{GS}$  $= 4.5 V$  or lower.

The MOSFETs must be chosen with a  $V_{DS}$  rating to withstand the maximum  $V_{IN}$  voltage plus supply voltage transients and spikes (ringing). In addition, the N-channel MOSFETs must be capable of delivering the load current plus peak ripple current during switching.

The high-side MOSFET losses are associated with the  $R_{DS(ON)}$  of the MOSFET and the switching losses.

$$
P_{D(HS)} = (I_{OUT}^2 \times R_{DS(ON)} \times D_{MAX}) + \frac{1}{2} \times V_{IN} \times (t_r + t_f) \times I_{OUT} \times F_{SW}
$$
  
\n
$$
P_{D(HS)} = ((6A)^2 \times 0.026 \Omega \times 0.413) + \frac{1}{2} \times 12 \text{ V} \times (17 \text{ ns} + 17 \text{ ns}) \times 6 \text{ A} \times 2.2 \text{ MHz} = 2.69 \text{ W}
$$
\n(45)

where

$$
tr = ts = 17 ns \tag{46}
$$

 $P_{D(HS)} = ((6A)^2 \times 0.026 \Omega \times 0.413) + \frac{1}{2} \times 12 \text{ V} \times (17 \text{ns} + 17 \text{ns}) \times 6 \text{A} \times 2.2 \text{MHz} = 2.69 \text{W}$ <br>
where <br>  $\bullet$  It is the low side MOSFET include:  $R_{DSO(N)}$  losses, dead time losses, and losses in the MOSFETs<br>
igh side The losses in the low side MOSFET include:  $R_{DS(ON)}$  losses, dead time losses, and losses in the MOSFETs internal body diode. The body diode conducts the inductor current during the dead time before the rising edge of the switch node; minority carriers are injected into and stored in the diode PN junction when forward biased. As the high side FET starts to turn-on, a negative current must first flow through the diode to remove the stored charge before the diode can block a reverse voltage. During this time, the high side drain-source voltage remains at  $V_{IN}$  until all the diode minority carriers are removed. Then, the diode begins to block negative voltage and the reverse current continues to flow to charge the body diode depletion capacitance. The total charge involved in this period is called reverse-recovery charge Qrr.

$$
P_{D(LO)} = (I_{OUT}^2 \times R_{DS(ON)} \times (1 - D_{MAX})) + (I_{OUT} \times (t_{dr} + t_{dr}))) \times F_{SW} \times V_{D(FET)} + (D_{Qrr} \times F_{SW} \times V_{IN})
$$
\n(47)

$$
P_{D(LO)} = ((6A)^2 \times 26 \text{m}\Omega \times (1 - 0.413)) + (6A \times (20 \text{ns} + 20 \text{ns})) \times 2.2 \text{MHz} \times 0.8 \text{V} + (105 \text{nC} \times 2.2 \text{MHz} \times 12 \text{V}) = 3.744 \text{W}
$$

where

- $t_{dr}$  and  $t_{dr}$  are the switch node voltage rise and fall times (20 ns)
- $V_{\text{D(FET)}}$  is the forward voltage drop across the low-side MOSFET internal body diode (0.8 V)
- $D_{Qrr}$  is the internal body diodes reverse recovery charge (105 nC)
- $R_{DS(ON)}$  is the on resistance of the MOSFETs (26 mΩ at T<sub>J</sub> = 125<sup>o</sup>C) (48)



Table 4 provides parameters for several MOSFETs that have tested in the LM5141 evaluation module.



#### **Table 4. EVM MOSFETs**

## *8.2.6.3 Driver Slew Rate Control*

Figure 30 shows the high current driver outputs with independent source and current sink pins for slew rate control. Slew rate control enables the user to adjust the switch node rise and fall times which can reduce the conducted EMI in the FM radio band (30 MHz to 108 MHz). Figure 31 shows the measured results without slew rate control.

The conducted EMI results with slew rate control are shown in Figure 32, a 10-dB reduction in conduction emissions in the FM band is attained by using slew rate control. This can help reduce the size and cost of the EMI filters.







**Figure 31. Conducted EMI Measurement, Without Slew Rate Control**







### *8.2.6.4 Frequency Dithering*

Figure 33 shows the conducted emission test run on the LM5141EVM, without the Dither feature enabled. The first harmonic (peak measurement) is 48 dBµV, Figure 34 shows the conducted emissions test results with the Dither feature enabled. With the Dither featured enabled, the first harmonic (peak measurement) was lowered to 40 dBµV, an 8 dB reduction.



**Figure 33. Measured Conducted EMI, Without Dither**





**Figure 34. Measured Conducted EMI, With Dither**

#### **8.2.7 8.9 Control Loop**

The open loop gain is defined as the product of modulator transfer function and feedback transfer function. When plotted on a dB scale, the open loop gain is shown as the sum of modulator gain and feedback gain.

DC modulator gain is:

$$
AM = \frac{R_{LOAD}}{(R_{SENSE} + R_{DCR}) \times G_{CS}}
$$
(49)

The modulator gain plus power stage transfer function with an embedded current loop is show in Equation 50. The equation includes the sample gain at  $F_{SW}$  /2 ( $\omega_n$ ), which is caused by sampling effect of current mode control.

$$
\frac{\hat{V}_{OUT}}{\hat{V}_{C}(s)} = AM \times \frac{\left(1 + \frac{s}{\omega_{Z}}\right)}{\left(1 + \frac{s}{\omega_{P}}\right) \times \left(1 + \frac{s}{\omega_{n}Q} + \frac{s^{2}}{\omega_{n}^{2}}\right)}
$$

where

• 
$$
s = 2 \times \pi \times F_{SW}
$$
  
\n
$$
Q = \frac{1}{\pi (K - 0.5)}
$$
\n•  $\omega_Z = \frac{1}{C_{ESR} \times C_{OUT}}$   
\n•  $\omega_p = \frac{1}{R_{LOAD} \times C_{OUT}}$   
\n•  $\omega_n = \pi \times F_{SW}$   
\n•  $K = 1$ 

•  $G_{CS}$  is the current sense amplifier gain which is 12 (50)

**RUMENTS** 

Because the loop cross over frequency is well below sample gain effects, Equation 50 can be simplified as one pole and a one zero system as shown in Equation 51.

$$
\frac{\hat{V}_{OUT}(s)}{\hat{V}_{C}(s)} = AM \times \frac{\left(1 + \frac{s}{\omega_{Z}}\right)}{\left(1 + \frac{s}{\omega_{p}}\right)}
$$

 $R_{\text{LOAD}}$  is the load resistance

 $R_{DCR}$  is the dc resistance on the output inductor which is 8.1 m $\Omega$ 

 $R_{\text{SENSE}}$  is the current sense resistance which is 9 m $\Omega$ 

#### *8.2.7.1 Feedback Compensator*

A type II compensator using an transconductance error amplifier (EA), Gm, is shown in Figure 35. The dominant pole of the EA open-loop gain is set by the EA output resistance,  $R_{AMP}$ , and effective bandwidth-limiting capacitance,  $C_O$ , as follows:

$$
G_{EA(\text{openloop})}(s) = -\frac{GmR_{AMP}}{1 + sR_{AMP}C_O}
$$
\n(52)

The EA high frequency pole is neglected in the above expression. The compensator transfer function from output voltage to COMP, including the gain contribution from the feedback resistor divider network is:

$$
G_{C}(s) = \frac{\hat{V}_{C}(s)}{\hat{V}_{OUT}(s)} = -\frac{V_{REF}}{V_{OUT}} \times Gm \times Z_{EAOUT}(s)
$$
\n
$$
R_{IOWER} \qquad V_{REF} \qquad (53)
$$

$$
\frac{R_{\text{Lower}}}{R_{\text{Lower}} + R_{\text{Upper}}} = \frac{V_{\text{REF}}}{V_{\text{OUT}}}
$$
\n(54)

where

$$
Z_{EAOUT}(s) = Gm \times \left(R_{AMP} \left\| \left(R_{COMP} + \frac{1}{sC_{COMP}}\right)\right\| \frac{1}{sC_{HF}} \left\| \frac{1}{sC_O}\right\}\right)
$$
\n(55)

Which simplifies to:





**Figure 35. Transconductance Amplifier**

(51)



$$
\omega_{zEA} = \frac{1}{R_{COMP} \times C_{COMP}}
$$
\n
$$
\omega_{pEA1} = \frac{1}{(R_{AMP} + R_{COMP}) (C_{COMP} + C_{HF} + C_{O})} \approx \frac{1}{R_{AMP} \times C_{COMP}}
$$
\n(57)

$$
\omega_{\text{PEA1}} = \frac{1}{(R_{\text{AMP}} + R_{\text{COMP}})(C_{\text{COMP}} + C_{\text{HF}} + C_{\text{O}})} \approx \frac{1}{R_{\text{AMP}} \times C_{\text{COMP}}}
$$
(58)

$$
\omega_{\text{pEA2}} = \frac{1}{R_{\text{COMP}} \left( C_{\text{COMP}} \parallel (C_{\text{HF}} + C_{\text{O}}) \right)} \approx \frac{1}{R_{\text{COMP}} \times C_{\text{HF}}}
$$
(59)

Typically  $R_{COMP} \ll R_{AMP}$  and  $C_{COMP} \gg (C_{HF} + C_0)$  so the approximations are valid.

#### where

 $V_{REF}$  is the feedback voltage reference (1.2 V)

 $G_m$  is the error amplifier gain transconductance (1200 µS)

 $R_{AMP}$  is the error amplifier output impedance (2.5 M $\Omega$ )

The error amplifier compensation components create a pole at the origin, a zero, and a high frequency pole.

The procedure for choosing compensation components for a stable closed loop is:

- Select the desired open loop gain crossover frequency (fc); for this application 30 kHz was chosen
- Calculate the  $R_{COMP}$  resistor for the gain crossover frequency at 30 kHz

 COMP 6 1.2V 1200 10 S u P 3.3 V 2 293 F 0.009 0.0081 12 R 30KHz 25927 u S u P u : : u u u : OUT OUT SENSE DCR CS  COMP REF V 2 C R R G R fc V Gm u S u u u u   pEA2 (60) (61)

The value selected for  $R_{COMP}$  is 22.6 kΩ. where

 $R_{DCR}$  = 0.0081 Ω

• Calculate the C<sub>COMP</sub> capacitor value to create a zero that cancels the pole  $\omega_{\sf p}$  (  $\omega_{\sf p}$  = 1/R<sub>LOAD</sub> × C<sub>OUT</sub>)

$$
C_{COMP} = \frac{R_{LOAD} \times C_{OUT}}{R_{COMP}}
$$
\n
$$
C_{COMP} = \frac{0.477 \Omega \times 290 \mu F}{22.6 k\Omega} = 6nF
$$
\n(62)

The value selected for  $C_{COMP}$  is 10nF.

**LM25141** ZHCSG19 –MARCH 2017 **www.ti.com.cn**



### **8.2.8 Application Curves**

The Bode Plots of the modulator and plus power stage are shown in refer to Figure 36. The results of the total loop gain crossover frequency are 40 kHz with 112° of phase margin, (see Figure 37).







**Figure 37. Loop Gain and Phase**



## **9 Power Supply Recommendations**

The LM5141EVM was designed to operate over an input voltage supply range between 5.5 V and 42 V. The input supply must be well regulated. If the power source is located more than a few inches from the LM5141 EVM, additional bulk capacitance and ceramic bypass capacitors may be required at the power supply input. An electrolytic capacitor with a value of  $47 \mu$ F is typically a good choice.

## **10 Layout**

### **10.1 Layout Guidelines**

Careful PCB layout is critical to achieve low EMI and stable power supply operation. Make the high frequency current loops as small as possible, and follow these guidelines of good layout practices:

- 1. Keep the high-current paths short. This is essential for stable, jitter-free operation.
- 2. Keep the power traces and load connections short. This is essential for high efficiency. Using 2 oz or thicker copper can enhance full load efficiency.
- 3. Minimize current-sensing errors by routing CS and VOUT using a kelvin sensing directly across the current sense resistor  $(R_{\text{SENSE}})$ .
- 4. Route high-speed switching nodes (HB, HO, LO, and SW) away from sensitive analog signals (FB, CS, and VOUT).

### **10.1.1 Layout Procedure**

Place the power components first, with ground terminals adjacent to the low-side FET.

- Mount the controller IC as close as possible to the high and low-side MOSFETs. Make the grounds and high and low-sided drive gate drive lines as short and wide as possible. Place the series gate drive resistor as close to the MOSFET as possible to minimize gate ringing.
- Locate the gate drive components (D1 and C12) together and near the controller IC; refer to Figure 38. Be aware that peak gate drive currents can be as high as 4 A. Average current up to 75 mA can flow from the VCC pin to the  $V_{\text{CC}}$  capacitor through the bootstrap diode to the bootstrap capacitor. Size the traces accordingly.
- Figure 39 shows the high frequency loops of the synchronous buck converter. The high frequency current flows through Q1 and Q2, through the power ground plane and back to  $V_{\text{IN}}$  through the ceramic capacitors C6, C7, and C8. This loop must be as small as possible to minimize EMI. Refer to Figure 41 and Figure 42 for the recommended PCB layout.
- Make the PGND and AGND connections to the LM5141 controller as shown in Figure 40. Create a power grounds directly connected to all high-power components and an analog ground plane for sensitive analog components. The analog ground plane (AGND) and power ground plane (PGND) must be connected at a single point directly under the IC (at the die attach pad or DAP).

Texas **INSTRUMENTS** 

### **10.2 Layout Examples**



**Figure 38. EVM Top Side**



**Figure 39. EVM Bottom Layer, High Frequency Current Loop**



# **Layout Examples (continued)**



**Figure 40. AGND and PGND Connections**

Figure 41 and Figure 42 show the Top and Bottom layer of the LM5141 EVM.



**Figure 41. EVM Top Layer**



# **Layout Examples (continued)**



**Figure 42. EVM Bottom Layer**



## **11** 器件和文档支持

### **11.1** 使用 **WEBENCH®** 工具创建定制设计

请单击此处,结合使用 LM25141 器件和 WEBENCH® 电源设计器创建定制设计。

1. 在开始阶段键入输出电压  $(V_{\text{IN}})$ 、输出电压  $(V_{\text{OUT}})$  和输出电流  $(I_{\text{OUT}})$  要求。

- 2. 使用优化器拨盘优化关键设计参数,如效率、封装和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他解决方案进行比较。

WEBENCH Power Designer 提供一份定制原理图以及罗列实时价格和组件可用性的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案导出至常用 CAD 格式
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息, 请访问 www.ti.com/WEBENCH。

#### **11.2** 接收文档更新通知

要接收文档更新通知, 请导航至 TI.com 上的器件产品文件夹。请单击右上角的通知我进行注册, 即可收到所有的 产品更改信息每周摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### **11.3** 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

**TI E2E™** 在线社区 *TI* 的工程师对工程师 *(E2E)* 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 *TI* 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

### **11.4** 商标

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.5** 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序 , 可 能会损坏集成电路。

<u>▲ SSD</u> 的损坏小至导致微小的性能降级, 大至整个器件故障。 精密的集成电路可能更容易受到损坏, 这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。

## **11.6 Glossary**

#### SLYZ022 — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.



# **12** 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更,恕不另行通知 和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。



41

# **PACKAGE OUTLINE**

# **RGE0024J VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing

per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





# **EXAMPLE BOARD LAYOUT**

# **RGE0024J VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature<br>5. Vias are optional depending on application, refer to device data sheet. If any vias are im



# **EXAMPLE STENCIL DESIGN**

# **RGE0024J VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

# **GENERIC PACKAGE VIEW**

# **RGE 24 VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4204104/H



# **PACKAGE OUTLINE**

# **RGE0024J VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RGE0024J VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **RGE0024J VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资 源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示 担保。

所述资源可供专业开发人员应用TI 产品进行设计使用。您将对以下行为独自承担全部责任:(1) 针对您的应用选择合适的TI 产品;(2) 设计、 验证并测试您的应用;(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI 对您使用 所述资源的授权仅限于开发资源所涉及TI 产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI 及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约 束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

> 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼, 邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

*Click to view similar products for* [Switching Controllers](https://www.xonelec.com/category/semiconductors/integrated-circuits-ics/power-management-ics/voltage-regulators-voltage-controllers/switching-controllers) *category:*

*Click to view products by* [Texas Instruments](https://www.xonelec.com/manufacturer/texasinstruments) *manufacturer:* 

Other Similar products are found below :

[NCP1218AD65R2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1218ad65r2g) [NCP1244BD065R2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1244bd065r2g) [NCP6153MNTWG](https://www.xonelec.com/mpn/onsemiconductor/ncp6153mntwg) [NCP81101BMNTXG](https://www.xonelec.com/mpn/onsemiconductor/ncp81101bmntxg) [NCP81205MNTXG](https://www.xonelec.com/mpn/onsemiconductor/ncp81205mntxg) [SJE6600](https://www.xonelec.com/mpn/onsemiconductor/sje6600) [SG3845DM](https://www.xonelec.com/mpn/microchip/sg3845dm) [NCP4204MNTXG](https://www.xonelec.com/mpn/onsemiconductor/ncp4204mntxg) [NCP6132AMNR2G](https://www.xonelec.com/mpn/onsemiconductor/ncp6132amnr2g) [NCP81102MNTXG](https://www.xonelec.com/mpn/onsemiconductor/ncp81102mntxg) [NCP81206MNTXG](https://www.xonelec.com/mpn/onsemiconductor/ncp81206mntxg) [MAX1653ESET](https://www.xonelec.com/mpn/analogdevices/max1653eset) [NCP1240FD065R2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1240fd065r2g) [NCP1361BABAYSNT1G](https://www.xonelec.com/mpn/onsemiconductor/ncp1361babaysnt1g) [NCP1230P100G](https://www.xonelec.com/mpn/onsemiconductor/ncp1230p100g) [NX2124CSTR](https://www.xonelec.com/mpn/microchip/nx2124cstr) [NCP1366BABAYDR2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1366babaydr2g) [NCP81174NMNTXG](https://www.xonelec.com/mpn/onsemiconductor/ncp81174nmntxg) [NCP4308DMTTWG](https://www.xonelec.com/mpn/onsemiconductor/ncp4308dmttwg) [NCP4308AMTTWG](https://www.xonelec.com/mpn/onsemiconductor/ncp4308amttwg) [NCP1366AABAYDR2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1366aabaydr2g) [NCP1251FSN65T1G](https://www.xonelec.com/mpn/onsemiconductor/ncp1251fsn65t1g) [NCP1246BLD065R2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1246bld065r2g) [NTE7233](https://www.xonelec.com/mpn/nte/nte7233) [ISL69122IRAZ](https://www.xonelec.com/mpn/renesas/isl69122iraz) [MB39A136PFT-G-](https://www.xonelec.com/mpn/infineon/mb39a136pftgbndere1)[BND-ERE1](https://www.xonelec.com/mpn/infineon/mb39a136pftgbndere1) [NCP1256BSN100T1G](https://www.xonelec.com/mpn/onsemiconductor/ncp1256bsn100t1g) [LV5768V-A-TLM-E](https://www.xonelec.com/mpn/onsemiconductor/lv5768vatlme) [NCP1365BABCYDR2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1365babcydr2g) [NCP1365AABCYDR2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1365aabcydr2g) [NCP1246ALD065R2G](https://www.xonelec.com/mpn/onsemiconductor/ncp1246ald065r2g) [AZ494AP-E1](https://www.xonelec.com/mpn/diodesincorporated/az494ape1) [CR1510-10](https://www.xonelec.com/mpn/dialogsemiconductor/cr151010) [NCP4205MNTXG](https://www.xonelec.com/mpn/onsemiconductor/ncp4205mntxg) [XC9221C093MR-G](https://www.xonelec.com/mpn/torexsemiconductor/xc9221c093mrg) [XRP6141ELTR-F](https://www.xonelec.com/mpn/maxlinear/xrp6141eltrf) [RY8017](https://www.xonelec.com/mpn/rychip/ry8017) [LP6260SQVF](https://www.xonelec.com/mpn/lowpower/lp6260sqvf) [LP6298QVF](https://www.xonelec.com/mpn/lowpower/lp6298qvf) [ISL6121LIB](https://www.xonelec.com/mpn/renesas/isl6121lib) [ISL6225CA](https://www.xonelec.com/mpn/renesas/isl6225ca) [ISL6244HRZ](https://www.xonelec.com/mpn/renesas/isl6244hrz) [ISL6268CAZ](https://www.xonelec.com/mpn/renesas/isl6268caz) [ISL6315IRZ](https://www.xonelec.com/mpn/renesas/isl6315irz) [ISL6420AIAZ-TK](https://www.xonelec.com/mpn/renesas/isl6420aiaztk) [ISL6420AIRZ](https://www.xonelec.com/mpn/renesas/isl6420airz) [ISL6420IAZ](https://www.xonelec.com/mpn/renesas/isl6420iaz) [ISL6421ERZ](https://www.xonelec.com/mpn/renesas/isl6421erz) [ISL6440IA](https://www.xonelec.com/mpn/renesas/isl6440ia) [ISL6441IRZ-TK](https://www.xonelec.com/mpn/renesas/isl6441irztk)