



Buy



Tools &

Software





LM5109B-Q1

ZHCSEU0A - NOVEMBER 2015 - REVISED DECEMBER 2015

# LM5109B-Q1 高电压 1A 峰值半桥栅极驱动器

#### 特性 1

- 符合汽车类 应用标准
- 具有符合 AEC-Q100 标准的下列结果
  - 器件温度 1 级
  - 器件人体放电模型 (HBM) 静电放电 (ESD) 分类 等级 1C
  - 器件组件充电模型 (CDM) ESD 分类等级 C4A
- 可驱动高侧和低侧 N 沟道金属氧化物半导体场效应 晶体管 (MOSFET)
- 1A 峰值输出电流(1.0A 灌电流/1.0A 拉电流)
- 独立的晶体管-晶体管逻辑电路/互补金属氧化物半 导体 (TTL/CMOS) 兼容输入
- 自举电源电压高达 108V (直流)
- 短暂传播时间(典型值为 30ns)
- 可以 15ns 的上升和下降时间驱动 1000pF 负载
- 优异的传播延迟匹配(典型值为 2ns)
- 电源轨欠压锁定
- 低功耗
- 耐热增强型晶圆级小外形无引线 (WSON)-8 封装 •
- 2 应用
- 推挽转换器
- 半桥和全桥电源转换器
- 固态电机驱动器
- 双开关正向电源转换器

# 3 说明

LM5109B-Q1 是一款具有成本效益的高电压栅极驱动 器,设计用于驱动采用同步降压或半桥配置的高侧和低 侧 N 沟道 MOSFET。悬空高侧驱动器能够在高达 90V 的电源轨电压下工作。输出通过兼容 TTL/CMOS 的逻 辑输入阈值独立控制。稳健可靠的电平转换技术同时拥 有高运行速度和低功耗特性,并且可提供从控制输入逻 辑到高侧栅极驱动器的干净电平转换。该器件在低侧和 高侧电源轨上提供了欠压锁定功能。该器件采用耐热增 强型 WSON(8) 封装。

### 器件信息(1)

| 部件号        | 封装       | 封装尺寸(标称值)       |
|------------|----------|-----------------|
| LM5109B-Q1 | WSON (8) | 4.00mm x 4.00mm |
|            |          |                 |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# 目录

| 1 | 特性   |                                  | 1   |
|---|------|----------------------------------|-----|
| 2 | 应用   |                                  | 1   |
| 3 | 说明   |                                  | 1   |
| 4 | 修订   | 历史记录                             | 2   |
| 5 | Pin  | Configuration and Functions      | 3   |
| 6 | Spe  | cifications                      | 4   |
|   | 6.1  | Absolute Maximum Ratings         |     |
|   | 6.2  | ESD Ratings                      | . 4 |
|   | 6.3  | Recommended Operating Conditions | . 4 |
|   | 6.4  | Thermal Information              | . 5 |
|   | 6.5  | Electrical Characteristics       | . 5 |
|   | 6.6  | Switching Characteristics        |     |
|   | 6.7  | Typical Characteristics          | . 7 |
| 7 | Deta | ailed Description                | 9   |
|   | 7.1  | Overview                         | . 9 |
|   | 7.2  | Functional Block Diagram         | . 9 |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

### Changes from Original (November 2015) to Revision A

• 已将器件状态由"产品预览"更改为"量产数据"并发布为完整数据表.....1

|    | 7.3   | Feature Description                | . 9 |
|----|-------|------------------------------------|-----|
|    | 7.4   | HS Transient Voltages Below Ground | 10  |
|    | 7.5   | Device Functional Modes            | 10  |
| 8  | Appli | cation and Implementation          | 11  |
|    | 8.1   | Application Information            | 11  |
|    | 8.2   | Typical Application                | 11  |
| 9  | Powe  | er Supply Recommendations          | 16  |
| 10 | Layo  | ut                                 | 17  |
|    | 10.1  | Layout Guidelines                  | 17  |
|    | 10.2  | Layout Example                     | 17  |
| 11 | 器件    | 和文档支持                              | 18  |
|    | 11.1  | 社区资源                               | 18  |
|    | 11.2  | 商标                                 | 18  |
|    | 11.3  | 静电放电警告                             | 18  |
|    | 11.4  | Glossary                           |     |
| 12 | 机械、   | 、封装和可订购信息                          |     |
|    |       |                                    |     |

Page

2



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN                |                 | I/O <sup>(1)</sup> | DESCRIPTION                                   |                                                                                                                                                                                                 |
|--------------------|-----------------|--------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. <sup>(2)</sup> | NAME            | 1/0\`'             | DESCRIPTION                                   | APPLICATIONS INFORMATION                                                                                                                                                                        |
| 1                  | V <sub>DD</sub> | Р                  | Positive gate drive supply                    | Locally decouple to $V_{SS}$ using low ESR/ESL capacitor located as close to IC as possible.                                                                                                    |
| 2                  | н               | I                  | High side control input                       | The HI input is TTL/CMOS Compatible input thresholds. Unused HI input should be tied to ground and not left open.                                                                               |
| 3                  | LI              | I                  | Low side control input                        | The LI input is TTL/CMOS Compatible input thresholds. Unused LI input should be tied to ground and not left open.                                                                               |
| 4                  | V <sub>SS</sub> | G                  | Ground reference                              | All signals are referenced to this ground.                                                                                                                                                      |
| 5                  | LO              | 0                  | Low side gate driver output                   | Connect to the gate of the low-side N-MOS device.                                                                                                                                               |
| 6                  | HS              | Р                  | High side source<br>connection                | Connect to the negative terminal of the bootstrap capacitor and to the source of the high-side N-MOS device.                                                                                    |
| 7                  | НО              | 0                  | High side gate driver<br>output               | Connect to the gate of the high-side N-MOS device.                                                                                                                                              |
| 8                  | HB              | Р                  | High side gate driver<br>positive supply rail | Connect the positive terminal of the bootstrap capacitor to HB and the negative terminal of the bootstrap capacitor to HS. The bootstrap capacitor should be placed as close to IC as possible. |

 P = Power, G = Ground, I = Input, O = Output, I/O = Input/Output
 For WSON-8 package, it is recommended that the exposed pad on the bottom of the package be soldered to ground plane on the PCB and the ground plane should extend out from underneath the package to improve heat dissipation.

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       | ,                     |                       |      |
|---------------------------------------|-----------------------|-----------------------|------|
|                                       | MIN                   | MAX                   | UNIT |
| V <sub>DD</sub> to V <sub>SS</sub>    | -0.3                  | 18                    | V    |
| HB to HS                              | -0.3                  | 18                    | V    |
| LI or HI to V <sub>SS</sub>           | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| LO to V <sub>SS</sub>                 | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| HO to V <sub>SS</sub>                 | V <sub>HS</sub> – 0.3 | V <sub>HB</sub> + 0.3 | V    |
| HS to $V_{SS}^{(2)}$                  | -5                    | 90                    | V    |
| HB to V <sub>SS</sub>                 |                       | 108                   | V    |
| Junction temperature                  | -40                   | 150                   | °C   |
| Storage temperature, T <sub>stg</sub> | -55                   | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) In the application, the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1 V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15 V. For example, if V<sub>DD</sub> = 10 V, the negative transients at HS must not exceed –5 V.

# 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | 1500  | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | 750   | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | MIN                | NOM MAX             | UNIT |
|----------------------|--------------------|---------------------|------|
| V <sub>DD</sub>      | 8                  | 14                  | V    |
| HS <sup>(1)</sup>    | -1                 | 90                  | V    |
| НВ                   | V <sub>HS</sub> +8 | V <sub>HS</sub> +14 | V    |
| HS Slew Rate         |                    | < 50                | V/ns |
| Junction Temperature | -40                | 125                 | °C   |

(1) In the application, the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1 V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15 V. For example, if V<sub>DD</sub> = 10 V, the negative transients at HS must not exceed –5 V.

# 6.4 Thermal Information

|                       |                                              | LM5109B-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | NGT (WSON) | UNIT |
|                       |                                              | 8-PINS     |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 42.3       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 34.0       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 19.3       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.4        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 19.5       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 8.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

# 6.5 Electrical Characteristics

 $T_J = 25^{\circ}C$  (unless otherwise noted)

 $V_{DD} = V_{HB} = 12$  V,  $V_{SS} = V_{HS} = 0$  V, No Load on LO or HO.

|                   | PARAMETER                                | TEST CONDITI                                          | ONS                                      | MIN TYP | MAX  | UNIT     |  |
|-------------------|------------------------------------------|-------------------------------------------------------|------------------------------------------|---------|------|----------|--|
| Supply            | Currents                                 |                                                       | L. L |         |      |          |  |
| I <sub>DD</sub>   | V <sub>DD</sub> Quiescent Current        | LI = HI = 0V                                          | $T_J = 25^{\circ}C$                      | 0.3     |      |          |  |
|                   |                                          |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   |         | 0.6  | mA       |  |
| I <sub>DDO</sub>  | V <sub>DD</sub> Operating Current        | f = 500 kHz                                           | $T_J = 25^{\circ}C$                      | 1.8     |      |          |  |
|                   |                                          |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   |         | 2.9  | mA       |  |
| I <sub>HB</sub>   | Total HB Quiescent Current               | LI = HI = 0V                                          | $T_J = 25^{\circ}C$                      | 0.06    |      |          |  |
|                   |                                          |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   |         | 0.2  | mA       |  |
| I <sub>HBO</sub>  | Total HB Operating Current               | f = 500 kHz                                           | T <sub>J</sub> = 25°C                    | 1.4     |      |          |  |
|                   |                                          |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   |         | 2.8  | mA       |  |
| I <sub>HBS</sub>  | HB to V <sub>SS</sub> Current, Quiescent | $V_{HS} = V_{HB} = 90V$                               | T <sub>J</sub> = 25°C                    | 0.1     |      |          |  |
|                   |                                          |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   |         | 10   | μA       |  |
| I <sub>HBSO</sub> | HB to V <sub>SS</sub> Current, Operating | f = 500 kHz                                           | = 500 kHz                                |         |      | mA       |  |
|                   | ins Li and Hi                            |                                                       | L                                        |         |      |          |  |
| V <sub>IL</sub>   | Low Level Input Voltage                  | T <sub>J</sub> = 25°C                                 |                                          | 1.8     |      | v        |  |
|                   | Threshold                                | $T_J = -40^{\circ}C$ to $125^{\circ}C$                |                                          | 0.8     |      | v        |  |
| V <sub>IH</sub>   | High Level Input Voltage                 | $T_J = 25^{\circ}C$                                   |                                          | 1.8     |      | v        |  |
|                   | Threshold                                | $T_J = -40^{\circ}C$ to $125^{\circ}C$                |                                          |         | 2.2  | V        |  |
| RI                | Input Pulldown Resistance                | $T_J = 25^{\circ}C$                                   |                                          | 200     |      | 1.0      |  |
|                   |                                          | $T_J = -40^{\circ}C$ to $125^{\circ}C$                |                                          | 100     | 500  | kΩ       |  |
| Under \           | Voltage Protection                       |                                                       |                                          |         |      | <u>,</u> |  |
| V <sub>DDR</sub>  | V <sub>DD</sub> Rising Threshold         | $V_{DDR} = V_{DD} - V_{SS}$                           | $T_J = 25^{\circ}C$                      | 6.7     |      | v        |  |
|                   |                                          |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   | 6.0     | 7.4  | V        |  |
| V <sub>DDH</sub>  | V <sub>DD</sub> Threshold Hysteresis     |                                                       |                                          | 0.5     |      | V        |  |
| V <sub>HBR</sub>  | HB Rising Threshold                      | $V_{HBR} = V_{HB} - V_{HS}$                           | $T_J = 25^{\circ}C$                      | 6.6     |      | v        |  |
|                   |                                          |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   | 5.7     | 7.1  | V        |  |
| V <sub>HBH</sub>  | HB Threshold Hysteresis                  |                                                       |                                          | 0.4     |      | V        |  |
| LO Gate           | e Driver                                 |                                                       |                                          |         |      |          |  |
| V <sub>OLL</sub>  |                                          | $I_{LO}$ = 100 mA, $V_{OHL}$ = $V_{LO} - V_{SS}$      | $T_J = 25^{\circ}C$                      | 0.38    |      | v        |  |
|                   | Low-Level Output Voltage                 |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   |         | 0.65 | 5 V      |  |
| V <sub>OHL</sub>  | Lligh Lough Quite it Matters             | $I_{LO} = -100 \text{ mA}, V_{OHL} = V_{DD} - V_{LO}$ | $T_J = 25^{\circ}C$                      | 0.72    |      |          |  |
|                   | High-Level Output Voltage                |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$   |         | 1.20 | V        |  |
| I <sub>OHL</sub>  | Peak Pullup Current                      | $V_{LO} = 0V$                                         |                                          | 1.0     |      | Α        |  |
| I <sub>OLL</sub>  | Peak Pulldown Current                    | V <sub>LO</sub> = 12V                                 |                                          | 1.0     |      | Α        |  |

Copyright © 2015, Texas Instruments Incorporated

ZHCSEU0A-NOVEMBER 2015-REVISED DECEMBER 2015

www.ti.com.cn

# **Electrical Characteristics (continued)**

 $T_J = 25^{\circ}C$  (unless otherwise noted)

 $V_{DD} = V_{HB} = 12$  V,  $V_{SS} = V_{HS} = 0$  V, No Load on LO or HO.

|                  | PARAMETER                 | TEST CONDITIO                                         | TEST CONDITIONS                        |  | TYP  | MAX  | UNIT |
|------------------|---------------------------|-------------------------------------------------------|----------------------------------------|--|------|------|------|
| HO Gate          | e Driver                  |                                                       |                                        |  |      |      |      |
| V <sub>OLH</sub> |                           | $I_{HO}$ = 100 mA, $V_{OLH}$ = $V_{HO}$ - $V_{HS}$    | $T_J = 25^{\circ}C$                    |  | 0.38 |      | V    |
|                  | Low-Level Output Voltage  |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |  |      | 0.65 | v    |
| V <sub>OHH</sub> | High-Level Output Voltage | $I_{HO} = -100 \text{ mA}, V_{OHH} = V_{HB} - V_{HO}$ | $T_J = 25^{\circ}C$                    |  | 0.72 |      | V    |
|                  | High-Level Output Voltage |                                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |  |      | 1.20 | v    |
| I <sub>OHH</sub> | Peak Pullup Current       | $V_{HO} = 0V$                                         |                                        |  | 1.0  |      | А    |
| I <sub>OLH</sub> | Peak Pulldown Current     | V <sub>HO</sub> = 12V                                 |                                        |  | 1.0  |      | А    |

# 6.6 Switching Characteristics

 $T_J = 25^{\circ}C$  (unless otherwise noted)

 $V_{DD} = V_{HB} = 12$  V,  $V_{SS} = V_{HS} = 0$  V, No Load on LO or HO.

|                                   | PARAMETER                                         | TEST CONDITIONS                        | MIN T | P MAX | UNIT |
|-----------------------------------|---------------------------------------------------|----------------------------------------|-------|-------|------|
| t <sub>LPHL</sub>                 | Lower Turn-Off Propagation Delay                  | $T_J = 25^{\circ}C$                    |       | 30    | 20   |
|                                   | (LI Falling to LO Falling)                        | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       | 56    | ns   |
| t <sub>HPHL</sub>                 | Upper Turn-Off Propagation Delay                  | $T_J = 25^{\circ}C$                    |       | 30    | 20   |
|                                   | (HI Falling to HO Falling)                        | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       | 56    | ns   |
| t <sub>LPLH</sub>                 | Lower Turn-On Propagation Delay                   | $T_J = 25^{\circ}C$                    |       | 32    |      |
|                                   | (LI Rising to LO Rising)                          | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       | 56    | ns   |
| t <sub>HPLH</sub>                 | Upper Turn-On Propagation Delay                   | $T_J = 25^{\circ}C$                    |       | 32    |      |
|                                   | (HI Rising to HO Rising)                          | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       | 56    | ns   |
| t <sub>MON</sub>                  | Delay Matching: Lower Turn-On and Upper           | $T_J = 25^{\circ}C$                    |       | 2     | 20   |
|                                   | Turn-Off                                          | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       | 15    | ns   |
| t <sub>MOFF</sub>                 | Delay Matching: Lower Turn-Off and Upper          | $T_J = 25^{\circ}C$                    |       | 2     |      |
|                                   | Turn-On                                           | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       | 15    | ns   |
| t <sub>RC</sub> , t <sub>FC</sub> | Either Output Rise/Fall Time                      | C <sub>L</sub> = 1000 pF               |       | 15    | ns   |
| t <sub>PW</sub>                   | Minimum Input Pulse Width that Changes the Output |                                        |       | 50    | ns   |



Figure 1. Typical Test Timing Diagram



# 6.7 Typical Characteristics





### **Typical Characteristics (continued)**





# 7 Detailed Description

### 7.1 Overview

The LM5109B-Q1 is a cost-effective, high voltage gate driver designed to drive both the high-side and the lowside N-channel FETs in a synchronous buck or a half-bridge configuration. The outputs are independently controlled with TTL/CMOS compatible input thresholds. The floating high-side driver is capable of working with HB voltage up to 108 V. An external high voltage diode must be provided to charge high side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high side gate driver. Under-voltage lockout (UVLO) is provided on both the low side and the high side power rails.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Start-up and UVLO

Both top and bottom drivers include UVLO protection circuitry which monitors the supply voltage ( $V_{DD}$ ) and bootstrap capacitor voltage ( $V_{HB-HS}$ ) independently. The UVLO circuit inhibits each output until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage variations. When the supply voltage is applied to the VDD pin of the LM5109B-Q1, the top and bottom gates are held low until  $V_{DD}$  exceeds the UVLO threshold, typically about 6.7 V. Any UVLO condition on the bootstrap capacitor ( $V_{HB-HS}$ ) will only disable the high- side output (HO).

|                                                                            | • • |    |    |    |
|----------------------------------------------------------------------------|-----|----|----|----|
| Condition (V <sub>HB-HS</sub> >V <sub>HBR</sub> for all case below)        | н   | LI | НО | LO |
| V <sub>DD</sub> -V <sub>SS</sub> < V <sub>DDR</sub> during device start-up | Н   | L  | L  | L  |
| V <sub>DD</sub> -V <sub>SS</sub> < V <sub>DDR</sub> during device start-up | L   | Н  | L  | L  |
| V <sub>DD</sub> -V <sub>SS</sub> < V <sub>DDR</sub> during device start-up | Н   | Н  | L  | L  |
| V <sub>DD</sub> -V <sub>SS</sub> < V <sub>DDR</sub> during device start-up | L   | L  | L  | L  |
| $V_{DD}$ - $V_{SS}$ < $V_{DDR}$ – $V_{DDH}$ after device start-up          | н   | L  | L  | L  |
| $V_{DD}$ - $V_{SS}$ < $V_{DDR}$ – $V_{DDH}$ after device start-up          | L   | Н  | L  | L  |
| $V_{DD}$ - $V_{SS}$ < $V_{DDR}$ – $V_{DDH}$ after device start-up          | Н   | Н  | L  | L  |
| $V_{DD}$ - $V_{SS}$ < $V_{DDR}$ – $V_{DDH}$ after device start-up          | L   | L  | L  | L  |

#### Table 1. VDD UVLO Feature Logic Operation

| Condition (V <sub>DD</sub> >V <sub>DDR</sub> for all case below) | HI | LI | НО | LO |  |  |  |  |  |
|------------------------------------------------------------------|----|----|----|----|--|--|--|--|--|
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up     | н  | L  | L  | L  |  |  |  |  |  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up     | L  | Н  | L  | Н  |  |  |  |  |  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up     | н  | н  | L  | Н  |  |  |  |  |  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up     | L  | L  | L  | L  |  |  |  |  |  |
| $V_{HB-HS} < V_{HBR} - V_{HBH}$ after device start-up            | н  | L  | L  | L  |  |  |  |  |  |
| $V_{HB-HS} < V_{HBR} - V_{HBH}$ after device start-up            | L  | Н  | L  | Н  |  |  |  |  |  |
| $V_{HB-HS} < V_{HBR} - V_{HBH}$ after device start-up            | Н  | Н  | L  | Н  |  |  |  |  |  |
| $V_{HB-HS} < V_{HBR} - V_{HBH}$ after device start-up            | L  | L  | L  | L  |  |  |  |  |  |

### Table 2. VHB-HS UVLO Feature Logic Operation

### 7.3.2 Level Shift

The level shift circuit is the interface from the high-side input to the high-side driver stage which is referenced to the switch node (HS). The level shift allows control of the HO output which is referenced to the HS pin and provides excellent delay matching with the low-side driver.

### 7.3.3 Output Stages

The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high peak current capability of both outputs allow for efficient switching of the power MOSFETs. The low-side output stage is referenced to VSS and the high-side is referenced to HS.

# 7.4 HS Transient Voltages Below Ground

The HS node will always be clamped by the body diode of the lower external FET. In some situations, board resistances and inductances can cause the HS node to transiently swing several volts below ground. The HS node can swing below ground provided:

- 1. HS must always be at a lower potential than HO. Pulling HO more than -0.3 V below HS can activate parasitic transistors resulting in excessive current flow from the HB supply, possibly resulting in damage to the IC. The same relationship is true with LO and VSS. If necessary, a Schottky diode can be placed externally between HO and HS or LO and GND to protect the IC from this type of transient. The diode must be placed as close to the IC pins as possible in order to be effective.
- 2. HB to HS operating voltage should be 15 V or less. Hence, if the HS pin transient voltage is -5 V, VDD should be ideally limited to 10 V to keep HB to HS below 15 V.
- 3. Low ESR bypass capacitors from HB to HS and from VDD to VSS are essential for proper operation. The capacitor should be located at the leads of the IC to minimize series inductance. The peak currents from LO and HO can be quite large. Any series inductances with the bypass capacitor will cause voltage ringing at the leads of the IC which must be avoided for reliable operation.

# 7.5 Device Functional Modes

The device operates in normal mode and UVLO mode. See **Start-up and UVLO** for more information on UVLO operation mode. In normal mode when the  $V_{DD}$  and  $V_{HB-HS}$  are above UVLO threshold, the output stage is dependent on the states of the HI and LI pins. The output HO and LO will be low if input state is floating.

| н        | LI       | HO <sup>(1)</sup> | LO <sup>(2)</sup> |
|----------|----------|-------------------|-------------------|
| L        | L        | L                 | L                 |
| L        | Н        | L                 | н                 |
| Н        | L        | Н                 | L                 |
| Н        | Н        | Н                 | Н                 |
| Floating | Floating | L                 | L                 |

Table 3. INPUT/OUTPUT Logic Table

(1) HO is measured with respect to the HS.

(2) LO is measured with respect to the VSS.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

To operate fast switching of power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3 V logic signal which cannot effectively turn on a power switch. Level shift circuit is needed to boost the 3.3 V signal to the gate-drive voltage (such as 12 V) in order to fully turn-on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise (by placing the high-current driver IC physically close to the power switch), driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver.

The LM5109B-Q1 is the high voltage gate drivers designed to drive both the high-side and low-side N-Channel MOSFETs in a half-bridge/full bridge configuration or in a synchronous buck circuit. The floating high side driver is capable of operating with supply voltages up to 90V. This allows for N-Channel MOSFETs control in half-bridge, full-bridge, push-pull, two switch forward and active clamp topologies. The outputs are independently controlled. Each channel is controlled by its respective input pins (HI and LI), allowing full and independent flexibility to control ON and OFF state of the output.



# 8.2 Typical Application

Figure 14. LM5109B-Q1 Driving MOSFETs in a Half Bridge Converter

### **Typical Application (continued)**

#### 8.2.1 Design Requirements

| PARAMETER       | VALUE       |
|-----------------|-------------|
| Gate Driver     | LM5109B-Q1  |
| MOSFET          | CSD19534KCS |
| V <sub>DD</sub> | 10 V        |
| Q <sub>G</sub>  | 17 nC       |
| f <sub>SW</sub> | 500 kHz     |

#### Table 4. Design Example

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Select Bootstrap and VDD Capacitor

The bootstrap capacitor must maintain the  $V_{HB-HS}$  voltage above the UVLO threshold for normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with Equation 1.

$$\Delta V_{HB} = V_{DD} - V_{DH} - V_{HBL} = 10 \text{ V} - 1 \text{ V} - 6.7 \text{ V} = 2.3 \text{ V}$$

where

- V<sub>DD</sub> = Supply voltage of the gate drive IC;
- V<sub>DH</sub> = Bootstrap diode forward voltage drop;
- $V_{HBL} = V_{HBRmax} V_{HBH}$ , HB falling threshold;

Then, the total charge needed per switching cycle could be estimated by Equation 2.

$$Q_{\text{Total}} = Q_{\text{G}} + I_{\text{HBS}} \times \frac{D_{\text{Max}}}{f_{\text{SW}}} + \frac{I_{\text{HB}}}{f_{\text{SW}}} = 17 \text{ nC} + 10 \text{ }\mu\text{A} \times \frac{0.95}{500 \text{ kHz}} + \frac{0.2 \text{ mA}}{500 \text{ kHz}} = 17.5 \text{ nC}$$

where

- Q<sub>G</sub>: Total MOSFET gate charge
- I<sub>HBS</sub>: HB to VSS Leakage current
- D<sub>Max</sub>: Converter maximum duty cycle
- I<sub>HB</sub>: HB Quiescent current

Therefore, the minimum C<sub>Boot</sub> should be:

$$C_{Boot} = \frac{Q_{Total}}{\Delta V_{HB}} = \frac{17.5 \text{ nC}}{2.3 \text{ V}} = 7.6 \text{ nF}$$
(3)

In practice, the value of the  $C_{Boot}$  capacitor should be greater than calculated to allow for situations where the power stage may skip pulse due to load transients. It is recommended to have enough margins and place the bootstrap capacitor as close to the HB and HS pins as possible.

$$C_{Boot} = 100 \text{ nF}$$

As a general rule the local  $V_{DD}$  bypass capacitor should be 10 times greater than the value of  $C_{Boot}$ , as shown in Equation 5.

$$C_{VDD} = 1 \ \mu F \tag{5}$$

The bootstrap and bias capacitors should be ceramic types with X7R dielectric. The voltage rating should be twice that of the maximum  $V_{DD}$  considering capacitance tolerances once the devices have a DC bias voltage across them and to ensure long-term reliability.

#### 8.2.2.2 Select External Bootstrap Diode and Its Series Resistor

The bootstrap capacitor is charged by the  $V_{DD}$  through the external bootstrap diode every cycle when low side MOSFET turns on. The charging of the capacitor involves high peak currents, and therefore transient power dissipation in the bootstrap diode may be significant and the conduction loss also depends on its forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit.



www.ti.com.cn

(1)

(2)

(4)



For the selection of external bootstrap diodes, please refer to the application note SNVA083A. Bootstrap resistor  $R_{BOOT}$  is selected to reduce the inrush current in  $D_{BOOT}$  and limit the ramp up slew rate of voltage of  $V_{HB-HS}$  during each switching cycle, especially when HS pin have excessive negative transient voltage.  $R_{BOOT}$  recommended value is between 2  $\Omega$  and 10  $\Omega$  depending on diode selection. A current limiting resistor of 2.2  $\Omega$  is selected to limit inrush current of bootstrap diode, and the estimated peak current on the  $D_{Boot}$  is shown in Equation 6.

$$I_{\text{DBoot}(\text{pk})} = \frac{V_{\text{DD}} - V_{\text{DH}}}{R_{\text{Boot}}} = \frac{10 \text{ V} - 1 \text{ V}}{2.2 \Omega} \approx 4 \text{ A}$$

where

• V<sub>DH</sub> is the Bootstrap diode forward voltage drop

#### 8.2.2.3 Selecting External Gate Driver Resistor

External Gate Driver Resistor,  $R_{GATE}$ , is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver.

Peak HO pull-up current are calculated by the following equations.

$$I_{OHH} = \frac{V_{DD} - V_{DH}}{R_{HOH} + R_{Gate} + R_{GFET\_Int}} = \frac{10 \text{ V} - 1 \text{ V}}{1.2 \text{ V} / 100 \text{ mA} + 4.7 \Omega + 2.2 \Omega} = 0.48 \text{ A}$$

where

- I<sub>OHH</sub> Peak pull-up current;
- V<sub>DH</sub> Bootstrap diode forward voltage drop;
- R<sub>HOH</sub> Gate driver internal HO pull-up resistance, provide by driver datasheet directly or estimated from the testing conditions, i.e. R<sub>HOH</sub>=V<sub>OHH</sub>/I<sub>HO</sub>;
- R<sub>Gate</sub> External gate drive resistance;
- R<sub>(GFET\_Int)</sub> MOSFET internal gate resistance, provided by transistor datasheet; (7)

Similarly, Peak HO pull-down current is shown in Equation 8.

$$I_{OLH} = \frac{V_{DD} - V_{DH}}{R_{HOL} + R_{Gate} + R_{GFET} \text{ Int}}$$

where

• R<sub>HOL</sub> is HO pull-down resistance

Peak LO pullup current is shown in Equation 9.

$$I_{OHL} = \frac{V_{DD}}{R_{LOH} + R_{Gate} + R_{GFET\_Int}}$$

where

R<sub>LOH</sub> is LO pull-up resistance.

Peak LO pulldown current is shown in Equation 10.

$$I_{OLL} = \frac{V_{DD}}{R_{LOL} + R_{Gate} + R_{FET} \text{ Int}}$$

where

R<sub>LOL</sub> is LO pull-down resistance

For some scenarios, if the applications require fast turn-off, an anti-paralleled diode on  $R_{Gate}$  could be used to bypass the external gate drive resistor and speed-up turn-off transition.

#### 8.2.2.4 Estimate the Driver Power Loss

The total driver IC power dissipation can be estimated through the following components.

1. Static power losses,  $P_{QC}$ , due to quiescent current –  $I_{DD}$  and  $I_{HB}$ ;

 $\mathsf{P}_{\mathsf{QC}} = \mathsf{V}_{\mathsf{DD}} \times \mathsf{I}_{\mathsf{DD}} + (\mathsf{V}_{\mathsf{DD}} - \mathsf{V}_{\mathsf{DH}}) \times \mathsf{I}_{\mathsf{HB}}$ 

(11)

(6)

(9)

(8)

(10)

2. Level-shifter losses, P<sub>IHBS</sub>, due high side leakage current – IHBS;

 $\mathsf{P}_{\mathsf{IHBS}} = \mathsf{V}_{\mathsf{HB}} \times \mathsf{I}_{\mathsf{HBS}} \times \mathsf{D}$ 

where

- D is high side switch duty cycle
- 3. Dynamic losses, P<sub>QG1&2</sub>, due to the FETs gate charge Q<sub>G</sub>;

$$P_{QG1\&2} = 2 \times V_{DD} \times Q_{G} \times f_{SW} \times \frac{R_{GD_R}}{R_{GD_R} + R_{Gate} + R_{GFET\_Int}}$$

where

- Q<sub>G</sub> is total FETs gate charge;
- f<sub>SW</sub> is switching frequency;
- R<sub>GD\_R</sub> is average value of pull-up and pull-down resistor;
- R<sub>Gate</sub> is external gate drive resistor;
- R<sub>GFET Int</sub> is internal FETs gate resistor;
- Level-shifter dynamic losses, P<sub>LS</sub>, during high side switching due to required level-shifter charge on each switching cycle – Q<sub>P</sub>;

$$P_{LS} = V_{HB} \times Q_P \times f_{SW}$$

In this example, the estimated gate driver loss in LM5109B-Q1 is shown in Equation 15.

 $P_{LM5109BQ} = 10 \text{ V} \times 0.6 \text{ mA} + 9 \text{ V} \times 0.2 \text{ mA} + 72 \text{ V} \times 10 \mu\text{A} \times 0.95 + 2 \times 10 \times 17 \text{ nC} \times 500 \text{ kHz} \times \frac{12 \Omega}{12 \Omega + 4.7 \Omega + 2.2 \Omega} + 72 \text{ V} \times 0.5 \text{ nC} \times 500 \text{ kHz} = 0.134 \text{ W}$ (15)

For a given ambient temperature, the maximum allowable power loss of the IC can be defined as shown in Equation 16.

$$P_{LM5109BQ} = \frac{T_J - T_A}{R_{\theta JA}}$$

where

14

P<sub>LM5109BQ</sub> = The total power dissipation of the driver

- T<sub>J</sub> = Junction temperature
- T<sub>A</sub> = Ambient temperature
- R<sub>0JA</sub> = Junction-to-ambient thermal resistance

The thermal metrics for the driver package is summarized in the Thermal Information section of the datasheet. For detailed information regarding the thermal information table, please refer to the Texas Instruments application note entitled *Semiconductor and IC Package Thermal Metrics* (SPRA953.).

### 8.2.3 Application Curves

Figure 15 and Figure 16 shows the rising/falling time and turn-on/off propagation delay testing waveform in room temperature, and waveform measurement data (see the bottom part of the waveform). Each channel, HI/LI/HO/LO, is labeled and displayed on the left hand of the waveforms.

The testing condition: load capacitance is 1 nF,  $V_{DD}$  = 12 V,  $f_{SW}$  = 500 kHz.

HI and LI share one same input from function generator, therefore, besides the propagation delay and rising/falling time, the difference of the propagation delay between HO and LO gives the propagation delay matching data.

www.ti.com.cn

(12)

(13)

(14)

(16)

Copyright © 2015, Texas Instruments Incorporated



LM5109B-Q1 ZHCSEU0A – NOVEMBER 2015 – REVISED DECEMBER 2015





# 9 Power Supply Recommendations

The recommended bias supply voltage range for LM5109B-Q1 is from 8 V to 14 V. The lower end of this range is governed by the internal under voltage-lockout (UVLO) protection feature of the  $V_{DD}$  supply circuit blocks. The upper-end of this range is driven by the 18-V absolute maximum voltage rating of the  $V_{DD}$ . It is recommended to keep a 4-V margin to allow for transient voltage spikes.

The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the  $V_{DD}$  voltage drops, the device continues to operate in normal mode as far as the voltage drop do not exceeds the hysteresis specification,  $V_{DDH}$ . If the voltage drop is more than hysteresis specification, the device will shut down. Therefore, while operating at or near the 8-V range, the voltage ripple on the auxiliary power supply output should be smaller than the hysteresis specification of LM5109B-Q1 to avoid triggering device-shutdown.

A local bypass capacitor should be placed between the VDD and GND pins. And this capacitor should be located as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. TI recommends using 2 capacitors across VDD and GND: a 100 nF ceramic surface-mount capacitor for high frequency filtering placed very close to VDD and GND pin, and another surface-mount capacitor, 220 nF to 10  $\mu$ F, for IC bias requirements. In a similar manner, the current pulses delivered by the HO pin are sourced from the HB pin. Therefore, a 22-nF to 220-nF local decoupling capacitor is recommended between the HB and HS pins.



# 10 Layout

### **10.1 Layout Guidelines**

Optimum performance of high and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized:

- 1. Low ESR/ESL capacitors must be connected close to the IC between VDD and VSS pins and between HB and HS pins to support high peak currents drawn from VDD and HB during the turn-on of the external MOSFETs.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor and a good quality ceramic capacitor must be connected between the MOSFET drain and ground (VSS).
- 3. In order to avoid large negative transients on the switch node (HS) pin, the parasitic inductances between the source of the high side MOSFET and the drain of the low side MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding considerations:
  - The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. The gate driver should be placed as close as possible to the MOSFETs.
  - The second consideration is the high current path that includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor, and the low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced VDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.

# 10.2 Layout Example





# 11 器件和文档支持

### 11.1 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.2 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.3 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

# 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 机械、封装和可订购信息

以下页中包括机械封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本 文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI)及其下属子公司有权根据 JESD46 最新标准,对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法 律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障 及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而 对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|                | 产品                                 | 应用           |                          |  |
|----------------|------------------------------------|--------------|--------------------------|--|
| 数字音频           | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |  |
| 放大器和线性器件       | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |  |
| 数据转换器          | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |  |
| <b>DLP®</b> 产品 | www.dlp.com                        | 能源           | www.ti.com/energy        |  |
| DSP - 数字信号处理器  | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |  |
| 时钟和计时器         | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |  |
| 接口             | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |  |
| 逻辑             | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |  |
| 电源管理           | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |  |
| 微控制器 (MCU)     | www.ti.com.cn/microcontrollers     |              |                          |  |
| RFID 系统        | www.ti.com.cn/rfidsys              |              |                          |  |
| OMAP应用处理器      | www.ti.com/omap                    |              |                          |  |
| 无线连通性          | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |  |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LM5109BQNGTRQ1   | ACTIVE        | WSON         | NGT                | 8    | 4500           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | L5109Q                  | Samples |
| LM5109BQNGTTQ1   | ACTIVE        | WSON         | NGT                | 8    | 1000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | L5109Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# **NGT0008A**



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **NGT0008A**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **NGT0008A**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Gate Drivers category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

 56956
 57.404.7355.5
 LT4936
 57.904.0755.0
 5811-0902
 0131700000
 LTP70N06
 LVP640
 5J0-1000LG-SIL
 LY2-US-AC240
 LY3-UA 

 DC24
 LZNQ2-US-DC12
 LZP40N10
 60100564
 60249-1-CUT-TAPE
 0134220000
 6035
 60713816
 61161-90
 6131-204-23149P
 6131-205 

 17149P
 6131-209-15149P
 6131-218-17149P
 6131-220-21149P
 6131-260-2358P
 6131-265-11149P
 CS1HCPU63
 6150-5001
 CSB4
 CSK 

 38-60006
 CSK-38-60008
 621A
 622-4053LF
 6273
 M40N08MA-H
 M55155/29XH06
 64-807
 65-1930-6
 CV500ISB02
 M83723/88Y1407N

 CWD012-2
 CWD03-3
 CX3225SB16934D0PPSC2
 CX5032GB10000D0PPS02
 687-772NF1
 70.140.1653
 70.200.0653.0
 703001B01F060

 70-3601
 706006D02F0601
 601
 687-772NF1
 70.140.1653
 70.200.0653.0
 703001B01F060