













**Documents** 

LMZ34002

ZHCSBB8C -JULY 2013-REVISED APRIL 2018

# 采用 QFN 封装且具有 4.5V 至 40V 输入的 LMZ34002 15W 负输出电源模块

# 特性

- 完整的集成式电源解决方案可实现 小尺寸和扁平设计
- 4.5V 至 40V 的宽输入电压范围
- 可调节输出电压范围为 -3V 至 -17V
- 输出电流高达 2A
- 45V 浪涌能力
- 与外部时钟同步
- 可调慢速启动
- 可编程欠压锁定 (UVLO)
- 输出过流保护
- 讨热保护
- 运行温度范围: -40°C 至 +85°C
- 增强的热性能; 14°C/W
- 符合 EN55022 B 类辐射标准
  - 集成屏蔽式电感器
- 如需设计帮助,请访问 http://www.ti.com.cn/product/cn/Imz34002
- 使用 LMZ34002 并借助 WEBENCH® 电源设计器 创建定制设计方案

## 2 应用

- 工业和电机控制
- 自动测试设备
- 音频/视频中的双极放大器
- 高密度电源系统

## 安全工作电流



## 3 说明

LMZ34002 SIMPLE SWITCHER® 电源模块是一款易 于使用的负输出电压电源模块,它在一个小外形尺寸的 QFN 封装内整合了一个带有屏蔽式电感器的 15W 直 流/直流转换器和无源器件。此整体电源解决方案仅需 五个外部组件,并省去了环路补偿和磁性元件选择过

9×11×2.8mm QFN 封装可轻松焊接到印刷电路板上, 并且可凭借较少的组件和出色的功率耗散能力实现紧凑 的设计。LMZ34002 提供离散设计的灵活性和特性集 并且非常适合为多种 IC 和要求负输出电压的模拟电路 供电。先进的封装技术可提供一个与标准 QFN 贴装和 测试技术兼容的稳健耐用且可靠的电源解决方案。

## 简化应用





# 4 Specifications

# 4.1 Absolute Maximum Ratings(1)

over operating temperature range (unless otherwise noted)

|                                                                      |                                        | MIN  | MAX                | UNIT |
|----------------------------------------------------------------------|----------------------------------------|------|--------------------|------|
|                                                                      | VIN                                    | -0.3 | 45                 | V    |
|                                                                      | INH/UVLO                               | -0.3 | 5 <sup>(2)</sup>   | V    |
|                                                                      | VADJ                                   | -0.3 | 3 <sup>(2)</sup>   | V    |
| Input Voltage                                                        | SS                                     | -0.3 | 3 <sup>(2)</sup>   | V    |
|                                                                      | STSEL                                  | -0.3 | 3 <sup>(2)</sup>   | V    |
|                                                                      | RT                                     | -0.3 | 3.6 <sup>(2)</sup> | V    |
|                                                                      | CLK                                    | -0.3 | 3.6 <sup>(2)</sup> | V    |
|                                                                      | PH                                     | -0.6 | 45                 | V    |
| Output Voltage                                                       | PH 10ns Transient                      | -2   | 45                 | V    |
|                                                                      | VOUT                                   | -0.6 | VIN <sup>(2)</sup> | V    |
| V <sub>DIFF</sub> (VOUT to expos<br>thermal pad)                     | ed                                     |      | ±200               | mV   |
| Source Current                                                       | INH/UVLO                               |      | 100                | μΑ   |
| Sink Current                                                         | SS                                     |      | 200                | μA   |
| Operating Junction Te                                                | mperature                              | -40  | 105 <sup>(3)</sup> | °C   |
| Storage Temperature                                                  |                                        | -65  | 150                | °C   |
| Peak Reflow Case Temperature (4)                                     |                                        |      | 250 <sup>(5)</sup> | °C   |
| Maximum Number of Reflows Allowed <sup>(4)</sup>                     |                                        |      | 3 <sup>(5)</sup>   |      |
| Mechanical Shock Mil-STD-883D, Method 2002.3, 1 ms, 1/2 sine, mounte |                                        |      | 1500               | G    |
| Mechanical Vibration                                                 | Mil-STD-883D, Method 2007.2, 20-2000Hz |      | 20                 |      |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 4.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                | MIN | MAX | UNIT |
|------------------|----------------|-----|-----|------|
| $V_{IN}$         | Input Voltage  | 4.5 | 40  | V    |
| V <sub>OUT</sub> | Output Voltage | -3  | -17 | V    |

<sup>(2)</sup> This voltage rating is referenced to A\_VOUT, not GND.

<sup>(3)</sup> See the temperature derating curves in the Typical Characteristics section for thermal information.

<sup>(4)</sup> For soldering specifications, refer to the *Soldering Requirements for BQFN Packages* application note.

<sup>(5)</sup> Devices with a date code prior to week 14 2018 (1814) have a peak reflow case temperature of 240°C with a maximum of one reflow.



#### 4.3 Thermal Information

|               |                                                             | LMZ34002 |      |
|---------------|-------------------------------------------------------------|----------|------|
|               | THERMAL METRIC <sup>(1)</sup>                               | RKG      | UNIT |
|               |                                                             | 41 PINS  |      |
| $\theta_{JA}$ | Junction-to-ambient thermal resistance (2)                  | 14       | °C/W |
| ΨЈТ           | Junction-to-top characterization parameter <sup>(3)</sup>   | 3.3      | °C/W |
| ΨЈВ           | Junction-to-board characterization parameter <sup>(4)</sup> | 6.8      | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics (SPRA953)
- The junction-to-ambient thermal resistance,  $\theta_{JA}$ , applies to devices soldered directly to a 100 mm x 100 mm double-sided PCB with 1 oz. copper and natural convection cooling. Additional airflow reduces  $\theta_{JA}$ .
- (3) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature,  $T_J$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7).  $T_J = \psi_{JT}$  \* Pdis +  $T_T$ , where Pdis is the power dissipated in the device and  $T_T$  is the temperature of the top of the device.
- The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature,  $T_J$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7).  $T_J = \psi_{JB}$  \* Pdis +  $T_B$ ; where Pdis is the power dissipated in the device and  $T_B$  is the temperature of the board 1mm from the device.

### 4.4 Package Specifications

|                             | UNIT                                                                  |           |
|-----------------------------|-----------------------------------------------------------------------|-----------|
| Weight                      |                                                                       | 0.9 grams |
| Flammability                | Meets UL 94 V-O                                                       |           |
| MTBF Calculated reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 31.7 MHrs |

## 4.5 Electrical Characteristics

-40°C  $\leq$  T<sub>A</sub>  $\leq$  +85°C, V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = -5 V, I<sub>OUT</sub> = 2 A C<sub>IN</sub> = 2 × 2.2  $\mu$ F ceramic, C<sub>OUT</sub> = 2 × 47  $\mu$ F ceramic (unless otherwise noted)

|                       | PARAMETER                            | TEST CONDITIONS                                                    |                                                           |                                                     | MIN | TYP   | MAX                | UNIT |
|-----------------------|--------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------|-----|-------|--------------------|------|
| I <sub>OUT</sub>      | Output current                       | Over input voltage an                                              | Over input voltage and output voltage range               |                                                     |     |       | 2 <sup>(2)</sup>   | Α    |
| V <sub>IN</sub>       | Input voltage range                  | Over output current ra                                             | ange                                                      |                                                     | 4.5 |       | 40 <sup>(3)</sup>  | V    |
| UVLO                  | V <sub>IN</sub> Undervoltage lockout | Rising only, R <sub>UVLO1</sub> =                                  | 174 kΩ, R <sub>UVLO</sub>                                 | <sub>12</sub> = 63.4 kΩ                             |     | 4.5   |                    | V    |
| V <sub>OUT(adj)</sub> | Output voltage adjust range          | Over output current ra                                             | ange                                                      |                                                     | -3  |       | -17 <sup>(3)</sup> | V    |
|                       | Set-point voltage tolerance          | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 100                      | mA                                                        |                                                     |     |       | 2.0% (4)           |      |
|                       | Temperature variation                | -40°C ≤ T <sub>A</sub> ≤ +85°C                                     |                                                           |                                                     |     | ±0.5% | ±1%                |      |
| V <sub>OUT</sub>      | Line regulation                      | Over input voltage rar                                             | nge                                                       |                                                     |     | ±0.1% |                    |      |
|                       | Load regulation                      | From 100 mA to I <sub>OUT(</sub>                                   | From 100 mA to I <sub>OUT(max)</sub>                      |                                                     |     |       |                    |      |
|                       | Total output voltage variation       |                                                                    | Includes set-point, line, load, and temperature variation |                                                     |     |       | 3% (4)             |      |
|                       |                                      |                                                                    |                                                           | V <sub>OUT</sub> = -12 V, I <sub>OUT</sub> = 1.0 A  |     | 85%   |                    |      |
|                       |                                      | V <sub>IN</sub> = 24 V                                             |                                                           | V <sub>OUT</sub> = -5.0 V, I <sub>OUT</sub> = 1.0 A |     | 81%   |                    |      |
|                       |                                      |                                                                    |                                                           | $V_{OUT} = -3.3 \text{ V}, I_{OUT} = 1.0 \text{ A}$ |     | 77%   |                    |      |
| η                     | Efficiency                           | V <sub>IN</sub> = 12 V                                             |                                                           | $V_{OUT} = -12 \text{ V}, I_{OUT} = 0.6 \text{ A}$  |     | 86%   |                    |      |
|                       |                                      |                                                                    | V <sub>OUT</sub> = -5.0 V, I <sub>OUT</sub> = 1.0 A       |                                                     |     | 81%   |                    |      |
|                       |                                      |                                                                    |                                                           | $V_{OUT} = -3.3 \text{ V}, I_{OUT} = 1.0 \text{ A}$ |     | 78%   |                    |      |
|                       | Output voltage ripple                | 20 MHz bandwith, 100 mA ≤ I <sub>OUT</sub> ≤ I <sub>OUT(max)</sub> |                                                           |                                                     | 1%  |       | V <sub>OUT</sub>   |      |
| I <sub>LIM</sub>      | Current limit threshold              |                                                                    |                                                           |                                                     |     | 3 (5) |                    | Α    |
|                       | <b>T</b>                             | 1.0 A/µs load step fro                                             | m 25 to 75%                                               | Recovery time                                       |     | 500   |                    | μs   |
|                       | Transient response                   | I <sub>OUT(max)</sub>                                              |                                                           | V <sub>OUT</sub> over/undershoot                    |     | 80    |                    | mV   |

This device can regulate V<sub>OUT</sub> down to 0 A, however the ripple may increase due to pulse-skipping at light loads. See Light-Load Behavior for more information. See No-Load Operation when operating at 0 A.

The maximum current is dependant on V<sub>IN</sub> and V<sub>OUT</sub>, see Figure 33.

The sum of  $V_{IN} + |V_{OUT}|$  must not exceed 50 V.

The stated limit of the set-point voltage tolerance includes the tolerance of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance will be affected by the tolerance of the external R<sub>SET</sub> resistor.

This product is not designed to endure a sustained (> 5 sec) over-current condition.



## **Electrical Characteristics (continued)**

-40°C  $\leq$  T<sub>A</sub>  $\leq$  +85°C, V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = -5 V, I<sub>OUT</sub> = 2 A C<sub>IN</sub> = 2 × 2.2  $\mu$ F ceramic, C<sub>OUT</sub> = 2 × 47  $\mu$ F ceramic (unless otherwise noted)

|                      | PARAMETER                   | TEST CON                    | MIN                             | TYP                | MAX  | UNIT                |     |
|----------------------|-----------------------------|-----------------------------|---------------------------------|--------------------|------|---------------------|-----|
| V <sub>INH</sub>     | Inhibit threshold voltage   | INH with respect to A_VOUT  |                                 | 1.15               | 1.25 | 1.36 <sup>(6)</sup> | V   |
|                      | INII I Innut ourrent        | V <sub>INH</sub> < 1.15 V   |                                 |                    | -0.9 |                     | μА  |
| I <sub>INH</sub>     | INH Input current           | V <sub>INH</sub> > 1.36 V   |                                 |                    | -3.8 |                     | μА  |
| I <sub>I(stby)</sub> | Input standby current       | INH pin to A_VOUT           |                                 |                    | 1.3  | 4                   | μΑ  |
| f <sub>SW</sub>      | Switching frequency         | RT pin to A_VOUT            |                                 | 700                | 800  | 900                 | kHz |
|                      | O                           |                             | $R_{RT} = 0 \Omega$             | 700 (7)            |      | 900 (7)             | kHz |
| f <sub>CLK</sub>     | Synchronization frequency   |                             | $R_{RT} = 93.1 \text{ k}\Omega$ | 400 (7)            |      | 600 <sup>(7)</sup>  | kHz |
| V <sub>CLK-H</sub>   | CLK High-Level Threshold    | With respect to A_VOUT      |                                 |                    | 1.9  | 2.2                 | V   |
| V <sub>CLK-L</sub>   | CLK Low-Level Threshold     | With respect to A_VOUT      |                                 | 0.5                | 0.7  |                     | V   |
| D <sub>CLK</sub>     | CLK Duty cycle              |                             |                                 | 25%                | 50%  | 75%                 |     |
|                      | T. 101 11                   | Thermal shutdown            |                                 |                    | 180  |                     | °C  |
|                      | Thermal Shutdown            | Thermal shutdown hysteresis |                                 |                    | 15   |                     | °C  |
|                      |                             |                             | Ceramic                         | 4.7 (8)            | 10   |                     | _   |
| C <sub>IN</sub>      | External input capacitance  |                             | Non-ceramic                     |                    | 22   |                     | μF  |
| C <sub>OUT</sub>     | External output capacitance |                             |                                 | 100 <sup>(9)</sup> |      | 430 <sup>(9)</sup>  | μF  |

If this pin is left open circuit, the device operates when input power is applied. An external level-shifter is required to interface with this pin. See *Output On/Off Inhibit (INH)* for further guidance.

 <sup>(7)</sup> The synchronization frequency is dependent on V<sub>IN</sub> and V<sub>OUT</sub> as shown in Switching Frequency. R<sub>RT</sub> must be either 0 Ω or 93.1kΩ.
 (8) A minimum of 4.7 μF of ceramic external capacitance is required across the input (VIN and PGND connected) for proper operation. Locate the capacitor close to the device. See Table 1 for more details.

<sup>(9)</sup> The amount of required capacitance must include at least 2 x 47 µF ceramic capacitor (or 4 x 22 µF). Locate the capacitance close to the device. Adding additional capacitance close to the load improves the response of the regulator to load transients. See Table 1 for more details. See *Inrush Current* section when adding additional output capacitance.



# 5 Device Information

# **Functional Block Diagram**





## **Pin Functions**

| TERMINAL |      |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| NAME     | NO.  | DESCRIPTION                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| VIN      | 26   | Input voltage. This pin supplies all power to the converter. Connect this pin to the input supply and connect bypass capacitors between this pin and GND.                                                                                 |  |  |  |  |  |  |  |  |
|          | 16   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 17   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| VOLIT    | 18   | Negative output voltage with respect to GND. Connect these pins to the output load and connect external                                                                                                                                   |  |  |  |  |  |  |  |  |
| VOUT     | 19   | <ul> <li>bypass capacitors between these pins and GND. Pad 40 should be connected to PCB VOUT planes using<br/>multiple vias for good thermal performance.</li> </ul>                                                                     |  |  |  |  |  |  |  |  |
|          | 20   | . I                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|          | 40   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 10   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 11   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 12   | This is the return current path for the power stage of the device. These pins are connected to the internal                                                                                                                               |  |  |  |  |  |  |  |  |
| GND      | 13   | output inductor. Connect these pins to the load and to the bypass capacitors associated with VIN and                                                                                                                                      |  |  |  |  |  |  |  |  |
|          | 14   | VOUT.                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|          | 15   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 39   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 6    |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 7    |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 21   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 22   | Phase switch node. Do not place any external component on these pins or tie them to a pin of another                                                                                                                                      |  |  |  |  |  |  |  |  |
| PH       | 23   | function.                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|          | 24   | 1                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|          | 38   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 41   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 8    | VOUT and A_VOUT Connection Point. Connect VOUT to A_VOUT at these pins as shown in the Layout                                                                                                                                             |  |  |  |  |  |  |  |  |
| VOUT_P   |      | Considerations section. These pins are not connected to internal circuitry, and are not connected to one other.                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 2    |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 3    | Do Not Connect. Do not connect these pins to GND, to another DNC pin, or to any other voltage. These pins                                                                                                                                 |  |  |  |  |  |  |  |  |
| DNC      | 25   | are connected to internal circuitry. Each pin must be soldered to an isolated pad.                                                                                                                                                        |  |  |  |  |  |  |  |  |
|          | 35   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 1    |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|          | 4    | There wire any connected to the interval angles reference (A VOLIT) of the device. This and a health be                                                                                                                                   |  |  |  |  |  |  |  |  |
|          | 5    | These pins are connected to the internal analog reference (A_VOUT) of the device. This node should be treated as the negative voltage reference for the analog control circuitry. Pad 37 should be connected to the                       |  |  |  |  |  |  |  |  |
| A_VOUT   |      | PCB A_VOUT plane using multiple vias for good thermal performance. Not all pins are connected together                                                                                                                                    |  |  |  |  |  |  |  |  |
| _        | 33   | internally. All pins must be connected together externally with a copper plane or pour directly under the module. Connect A_VOUT to VOUT at a single point (VOUT_PT; pins 8 & 9). See Layout                                              |  |  |  |  |  |  |  |  |
|          | 34   | Recommendations.                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|          | 37   |                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| RT       | 30   | Switching frequency adjust pin. To operate at the recommended free-running frequency, connect this pin to A_VOUT. Connecting a resistor between this pin and A_VOUT will reduce the switching frequency. See Switching Frequency section. |  |  |  |  |  |  |  |  |
| CLK      | 31   | Use this pin to synchronize to an external clock. If unused, isolate this pin from any other signal.                                                                                                                                      |  |  |  |  |  |  |  |  |
| INH/UVL  | 0 27 | Inhibit and UVLO adjust pin. Use an external level-shifter device to ground this pin to control the INH function. A resistor divider between this pin, A_VOUT, and VIN sets the UVLO voltage.                                             |  |  |  |  |  |  |  |  |
| SS       | 28   | Slow-start pin. Connecting an external capacitor between this pin and A_VOUT adjusts the output voltage rise time.                                                                                                                        |  |  |  |  |  |  |  |  |
| STSEL    | 29   | Slow-start select. Connect this pin to A_VOUT to enable the internal SS capacitor.                                                                                                                                                        |  |  |  |  |  |  |  |  |
| VADJ     | 36   | Connecting a resistor between this pin and GND sets the output voltage. A dedicated GND sense line connected at the load will improve regulation at the load. See Figure 48 in the Layout Considerations section.                         |  |  |  |  |  |  |  |  |







# 6 Typical Characteristics (VIN = 5 V)

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm x 100 mm, 4-layer, double-sided PCB with 1 oz. copper. Applies to Figure 4, Figure 5, and Figure 6.





# 7 Typical Characteristics (VIN = 12 V)

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 7, Figure 8, and Figure 9. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm, 4-layer, double-sided PCB with 1 oz. copper. Applies to Figure 10, Figure 11, and Figure 12.





# 8 Typical Characteristics (VIN = 24 V)

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 13, Figure 14, and Figure 15. At light load the output voltage ripple may increase due to pulse skipping. See Light-Load Behavior for more information. Applies to Figure 14. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm x 100 mm, 4-layer, double-sided PCB with 1 oz. copper. Applies to Figure 16, Figure 17, and Figure 18.





# 9 Typical Characteristics (VIN = 36 V)

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 19, Figure 20, and Figure 21. At light load the output voltage ripple may increase due to pulse skipping. See Light-Load Behavior for more information. Applies to Figure 20. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm, 4-layer, double-sided PCB with 1 oz. copper. Applies to Figure 22, Figure 23, and Figure 24.





# 10 Typical Characteristics (Bode Plots)

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter.





# Typical Characteristics (Bode Plots) (continued)

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter.





# 11 Capacitor Recommendations for the LMZ34002 Power Supply

## 11.1 Capacitor Technologies

## 11.1.1 Electrolytic, Polymer-Electrolytic Capacitors

When using electrolytic capacitors, high-quality, computer-grade electrolytic capacitors are recommended. Polymer-electrolytic type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo OS-CON capacitor series is suggested due to the lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Aluminum electrolytic capacitors provide adequate decoupling over the frequency range of 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C.

## 11.1.2 Ceramic Capacitors

The performance of aluminum electrolytic capacitors is less effective than ceramic capacitors above 150 kHz. Multilayer ceramic capacitors have a low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output.

## 11.1.3 Tantalum, Polymer-Tantalum Capacitors

Polymer-tantalum type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo POSCAP series and Kemet T530 capacitor series are recommended rather than many other tantalum types due to their lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications.

## 11.2 Input Capacitor

The LMZ34002 requires a minimum input capacitance of 4.7  $\mu$ F of ceramic type. The voltage rating of input capacitors must be greater than the maximum input voltage. The ripple current rating of the capacitor must be at least 450 mArms. Table 1 includes a preferred list of capacitors by vendor.

## 11.3 Output Capacitor

The required output capacitance of the LMZ34002 can be comprised of either all ceramic capacitors, or a combination of ceramic and bulk capacitors. The required output capacitance must include at least  $2 \times 47 \mu F$  of ceramic type (or  $4 \times 22 \mu F$ ). The voltage rating of output capacitors must be greater than the output voltage. When adding additional non-ceramic bulk capacitors, low-ESR devices like the ones recommended in Table 1 are required. Additional capacitance above the required minimum is determined by actual transient deviation requirements. Table 1 includes a preferred list of capacitors by vendor.

Table 1. Recommended Input/Output Capacitors (1)

|        |        |                    | CAPA                   | CITOR CHARACTERIST  | rics                       |
|--------|--------|--------------------|------------------------|---------------------|----------------------------|
| VENDOR | SERIES | PART NUMBER        | WORKING<br>VOLTAGE (V) | CAPACITANCE<br>(µF) | ESR <sup>(2)</sup><br>(mΩ) |
| Murata | X5R    | GRM31CR61H225KA88L | 50                     | 2.2                 | 2                          |
| TDK    | X5R    | C3216X5R1H475K     | 50                     | 4.7                 | 2                          |
| Murata | X5R    | GRM32ER61E226K     | 16                     | 22                  | 2                          |
| TDK    | X5R    | C3225X5R0J476K     | 6.3                    | 47                  | 2                          |
| Murata | X5R    | GRM32ER60J476M     | 6.3                    | 47                  | 2                          |
| Sanyo  | POSCAP | 16TQC68M           | 16                     | 68                  | 50                         |
| Sanyo  | POSCAP | 6TPE100MI          | 6.3                    | 100                 | 25                         |
| Kemet  | T530   | T530D227M006ATE006 | 6.3                    | 220                 | 6                          |

<sup>(1)</sup> Capacitor Supplier Verification, RoHS, Lead-free and Material Details Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table.

(2) Maximum ESR @ 100 kHz, 25°C.



## 12 Application Information

## 12.1 Adjusting the Output Voltage

The LMZ34002 is designed to provide output voltages from -3 V to -17 V. The output voltage is determined by the value of  $R_{SET}$ , which must be connected between the VADJ pin (Pin 36) and GND. Table 2 gives the standard external  $R_{SET}$  resistor for a number of common bus voltages.

Table 2. Standard R<sub>SET</sub> Resistor Values for Common Output Voltages

| OUTPUT VOLTAGE V <sub>OUT</sub> (V) | -3.3 | -5.0 | -8.0 | -12.0 | -15.0 |
|-------------------------------------|------|------|------|-------|-------|
| R <sub>SET</sub> (kΩ)               | 31.6 | 52.3 | 90.9 | 140   | 178   |

For other output voltages the value of  $R_{\text{SET}}$  can be calculated using the following formula, or simply selected from the range of values given in Table 3.

$$R_{SET} = 10 \times \left( \frac{|V_{OUT}|}{0.798} - 1 \right) (k\Omega)$$
(1)

Table 3. Standard R<sub>SET</sub> Resistor Values

|                      |                       |                      | OL:                   |                      |                       |
|----------------------|-----------------------|----------------------|-----------------------|----------------------|-----------------------|
| V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) |
| -3.0                 | 27.4                  | -7.5                 | 84.5                  | -12.5                | 147                   |
| -3.3                 | 31.6                  | -8.0                 | 90.9                  | -13.0                | 154                   |
| -3.5                 | 34.0                  | -8.5                 | 97.6                  | -13.5                | 158                   |
| -4.0                 | 40.2                  | -9.0                 | 102                   | -14.0                | 165                   |
| -4.5                 | 46.4                  | -9.5                 | 110                   | -14.5                | 174                   |
| -5.0                 | 52.3                  | -10.0                | 115                   | -15.0                | 178                   |
| -5.5                 | 59.0                  | -10.5                | 121                   | -15.5                | 187                   |
| -6.0                 | 64.9                  | -11.0                | 127                   | -16.0                | 191                   |
| -6.5                 | 71.5                  | -11.5                | 133                   | -16.5                | 196                   |
| -7.0                 | 78.7                  | -12.0                | 140                   | -17.0                | 205                   |

## 12.2 Safe Operating Current

The amount of output current that can safely be delivered by the LMZ34002 depends on the input voltage and the output voltage. Figure 33 shows the maximum output current for four standard output voltages over input voltage.



Figure 33. Safe Operating Current



## 12.3 Application Schematics



Figure 34. Typical Schematic  $V_{\text{IN}} = 24 \text{ V}, V_{\text{OUT}} = -12 \text{ V}$ 



Figure 35. Typical Schematic  $V_{IN}$  = 12 V,  $V_{OUT}$  = -5 V



## 12.4 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMZ34002 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.



## 12.5 Input Voltage

The LMZ34002 operates over the input voltage range of 4.5 V to 40 V. The maximum input voltage is 40 V, however, the sum of  $V_{IN} + |V_{OUT}|$  must not exceed 50 V.

See the Undervoltage Lockout (UVLO) Threshold section of this datasheet for more information.

## 12.6 Undervoltage Lockout (UVLO) Threshold

At turn-on, the  $V_{ON}$  UVLO threshold determines the input voltage level where the device begins power conversion.  $R_{UVLO1}$  and  $R_{UVLO2}$  set the turn-on threshold as shown in Figure 36. The UVLO threshold is not present during the power-down sequence. Applications requiring a turn-off threshold must monitor the input voltage with external circuitry and shut-down using the INH control (see Output On/Off Inhibit (INH)).

The  $V_{ON}$  UVLO threshold must be set to at least 4.5 V to insure proper start-up and reduce current surges on the host input supply as the voltage rises. If possible, it is recommended to set the UVLO threshold to appproximantely 80 to 85% of the minimum expected input voltage.

Use Equation 2 and Equation 3 to calculate the values of  $R_{UVLO1}$  and  $R_{UVLO2}$ .  $V_{ON}$  is the voltage threshold during power-up when the input voltage is rising. Table 4 lists standard resistor values for  $R_{UVLO1}$  and  $R_{UVLO2}$  for adjusting the  $V_{ON}$  UVLO threshold for several input voltages.

$$R_{UVLO1} = \frac{0.5}{2.9 \times 10^{-3}} (k\Omega)$$

$$R_{UVLO2} = \frac{1.25}{\left(\frac{(V_{ON} - 1.25)}{R_{UVLO1}}\right) + 0.9 \times 10^{-3}} (k\Omega)$$
(3)



Table 4. Standard Resistor Values to set V<sub>ON</sub> UVLO Threshold

| V <sub>ON</sub> THRESHOLD (V)   | 4.5  | 5.0  | 6.5  | 8.0  | 9.0  | 10.0 | 15.0 | 20.0 | 30.0 |
|---------------------------------|------|------|------|------|------|------|------|------|------|
| $R_{UVLO1}$ ( $k\Omega$ )       | 174  | 174  | 174  | 174  | 174  | 174  | 174  | 174  | 174  |
| $R_{UVLO2}\left(k\Omega\right)$ | 63.4 | 56.2 | 40.2 | 31.6 | 27.4 | 24.3 | 15.8 | 11.5 | 7.50 |



## 12.7 Power-Up Characteristics

When configured as shown in the application schematics, the LMZ34002 produces a regulated output voltage following the application of a valid input voltage. During the power-up, internal soft-start circuitry slows the rate that the output voltage rises, thereby limiting the amount of in-rush current that can be drawn from the input source. The soft-start circuitry introduces a short time delay from the point that a valid input voltage is recognized. Figure 37 shows the start-up waveforms for a LMZ34002, operating from a 12 V input and the output voltage adjusted to –5 V. The waveform were measured with a 1.5-A constant current load.



Figure 37. Start-Up Sequence

## 12.8 Light-Load Behavior

The LMZ34002 is a non-synchronous converter. One of the characteristics of non-synchronous operation is that as the output load current decreases, a point is reached where the energy delivered by a single switching pulse is more than the load can absorb. This energy causes the output voltage to rise slightly. This rise in output voltage is sensed by the feedback loop and the device responds by skipping one or more switching cycles until the output voltages falls back to the set point. At very light loads or no load, many switching cycles are skipped. The observed effect during this pulse skipping mode of operation is an increase in the peak to peak ripple voltage, and a decrease in the ripple frequency. The amount of load current when pulse skipping begins is a function of the input voltage, the output voltage, and the switching frequency.

## 12.9 No-Load Operation

When operating at no load or very light load and the input voltage is removed, the output voltage discharges very slowly. If the input voltage is re-applied before the output voltage discharges, the slow-start circuit does not activate and the amount of inrush current is extremely large and may cause an over-current condition. To avoid this condition the output voltage must be allowed to discharge before re-applying the input voltage. Applying a 50-mA to 100-mA minimum load helps discharge the output voltage. Additionally, monitoring the input voltage with a supervisor and shuting-down using the INH control (see Output On/Off Inhibit (INH)) activates the internal slow-start circuit.



## 12.10 Switching Frequency

The recommended switching frequency of the LMZ34002 is 800 kHz. To operate at the recommended switching frequency, connect the RT pin (Pin 30) to A\_VOUT (at pin 32).

It is recommended to adjust the switching frequency in applications with both, higher input voltage (> 18V) and lower output voltage (< -8V). For these applications, improved operating performance can be obtained by decreasing the operating frequency to 500 kHz by adding a resistor,  $R_{RT}$  of 93.1 k $\Omega$  between the RT pin and A\_VOUT as shown in Figure 38. Figure 39 shows the recommended switching frequency over input voltage and output voltage.



Table 5. Standard Resistor Values For Setting Switching Frequency

| f <sub>SW</sub> (kHz) | 500  | 800       |
|-----------------------|------|-----------|
| R <sub>RT</sub> (kΩ)  | 93.1 | 0 (short) |

#### 12.11 Synchronization (CLK)

An internal phase locked loop (PLL) allows synchronization from 700 kHz to 900 kHz for 800 kHz applications, or 400 kHz to 600 kHz for 500 kHz applications. See Figure 39 to determine switching frequency based on input voltage and output voltage. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 25% to 75%. The clock signal amplitude must transition lower than 0.5 V and higher than 2.2 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications requiring CLK mode, configure the device as shown in Figure 40 (800 kHz) and Figure 41 (500kHz).

Before the external clock is present, the device works in RT mode where the switching frequency is set by the R<sub>RT</sub> resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the CLK pin is pulled above the RT/CLK high threshold (2.2 V), the device switches from RT mode to CLK mode and the CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from CLK mode back to RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by the RT resistor.



# Synchronization (CLK) (continued)





## 12.12 Output On/Off Inhibit (INH)

The INH pin provides electrical on/off control of the device. Once the INH pin voltage exceeds the threshold voltage, the device starts operation. If the INH pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low quiescent current state.

The INH pin has an internal pull-up current source, allowing the user to float the INH pin for enabling the device. If an application requires controlling the INH pin, an external level-shifter is required to interface with the pin because in a positive-to-negative buck-boost supply, the INH pin is referenced to VOUT, not GND. Adding a level-shifter (U1) as shown in Figure 42, allows the INH control to be referenced to GND. A recommended level-shifter part # is DCX144EH-7 from Diodes Inc.

Pulling the input of U1 to GND applies a low voltage to the inhibit control pin and disables the output of the supply, shown in Figure 43. Releasing the input of U1 enables the device, which executes a soft-start power-up sequence, as shown in Figure 44. The device produces a regulated output voltage within 10 ms. The waveforms were measured with a 1.5-A constant current load.



Figure 42. Typical Inhibit Control





## 12.13 Slow-Start Circuit (SS)

Connecting the STSEL pin (Pin 29) to A\_VOUT while leaving SS pin (Pin 28) open, enables the internal SS capacitor with a slow-start interval of approximately 10 ms. Adding additional capacitance between the SS pin and A\_VOUT increases the slow-start time. Figure 45 shows an additional SS capacitor connected to the SS pin and the STSEL pin connected to A\_VOUT. See Table 6 below for SS capacitor values and timing interval.



Figure 45. Slow-Start Capacitor (C<sub>SS</sub>) and STSEL Connection

Table 6. Slow-Start Capacitor Values and Slow-Start Time

| C <sub>SS</sub> (nF) | open | 10 | 15 | 22 |
|----------------------|------|----|----|----|
| SS Time (ms)         | 10   | 15 | 17 | 20 |

#### 12.14 Inrush Current

During turn-on, as the LMZ34002 performs a slow-start sequence, an inrush current is induced as the output capacitors charge up. The inrush current is in addition to the DC input current. The amount of inrush current depends on the input voltage, output voltage and amount of output capacitance. Table 7 shows the typical inrush current for the input voltage, output voltage and the amount of output capacitance. Increasing the slow-start capacitor reduces the inrush current by slowing down the ramp of the output voltage. See Slow-Start Circuit (SS).

**Table 7. Typical Inrush Current** 

|         | Output Capacitance → | 100 μF ceramic     | 320 μF <sup>(1)</sup> | 430 μF <sup>(1)</sup> |     |  |  |  |  |
|---------|----------------------|--------------------|-----------------------|-----------------------|-----|--|--|--|--|
| VIN (V) | VOUT (V)             | Inrush Current (A) |                       |                       |     |  |  |  |  |
|         | -3.3                 | 0.1                | 0.1                   | 0.1                   | 0.1 |  |  |  |  |
| E       | <b>-</b> 5           | 0.1                | 0.2                   | 0.2                   | 0.3 |  |  |  |  |
| 5       | -12                  | 0.3                | 0.8                   | 1.2                   | 1.8 |  |  |  |  |
|         | -15                  | 0.4                | 1.3                   | 2.5                   | 3.6 |  |  |  |  |
|         | -3.3                 | 0.1                | 0.1                   | 0.1                   | 0.1 |  |  |  |  |
| 40      | <b>-</b> 5           | 0.1                | 0.1                   | 0.1                   | 0.2 |  |  |  |  |
| 12      | -12                  | 0.2                | 0.4                   | 0.6                   | 0.8 |  |  |  |  |
|         | -15                  | 0.3                | 0.5                   | 0.9                   | 1.3 |  |  |  |  |
|         | -3.3                 | 0.1                | 0.1                   | 0.1                   | 0.1 |  |  |  |  |
| 0.4     | <b>-</b> 5           | 0.1                | 0.1                   | 0.2                   | 0.2 |  |  |  |  |
| 24      | -12                  | 0.2                | 0.2                   | 0.3                   | 0.5 |  |  |  |  |
|         | -15                  | 0.3                | 0.3                   | 0.5                   | 0.7 |  |  |  |  |
|         | -3.3                 | 0.2                | 0.2                   | 0.2                   | 0.2 |  |  |  |  |
| 36      | <b>-</b> 5           | 0.2                | 0.2                   | 0.2                   | 0.2 |  |  |  |  |
|         | -12                  | 0.2                | 0.3                   | 0.4                   | 0.4 |  |  |  |  |

<sup>(1)</sup> This amount of capacitance includes the required 100 µF of ceramic capacitance with additional bulk capacitance.

## 12.15 Input to Output Coupling Capacitor

Adding an input to output coupling capacitor ( $C_{IO}$ ) across VIN to VOUT as shown in Figure 46 can help reduce output voltage ripple and improve transient response. A typical value for  $C_{IO}$  is 2.2  $\mu$ F ceramic with a voltage rating greater than the sum of VIN + |VOUT|.



Figure 46. Input to Output Coupling Capacitor

#### 12.16 Overcurrent Protection

For protection against load faults, the LMZ34002 incorporates cycle-by-cycle current limiting. During an overcurrent condition the output current is limited and the output voltage is reduced. If the output voltage drops more than 25%, the switching frequency is lowered to reduce power dissipation within the device. When the overcurrent condition is removed, the output voltage returns to the established voltage.

The LMZ34002 is not designed to endure a sustained short circuit condition. The use of an output fuse, voltage supervisor circuit, or other overcurrent protection circuit is recommended.

#### 12.17 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 180°C typically. The device reinitiates the power up sequence when the junction temperature drops below 165°C typically.



## 12.18 Layout Considerations

To achieve optimal electrical and thermal performance, an optimized PCB layout is required. Figure 47 through Figure 50 show four layers of a typical PCB layout. Some considerations for an optimized layout are:

- Use large copper areas for power planes (VIN, VOUT, and GND) to minimize conduction loss and thermal stress.
- Place ceramic input and output capacitors close to the module pins to minimize high frequency noise.
- Locate additional output capacitors between the ceramic capacitor and the load.
- Place a dedicated A\_VOUT copper area beneath the LMZ34002.
- Isolate the PH copper area from the GND copper area using the VOUT copper area.
- Connect the VOUT and A\_VOUT copper areas at one point; at pins 8 & 9.
- Place R<sub>SET</sub>, R<sub>RT</sub>, and C<sub>SS</sub> as close as possible to their respective pins.
- Use multiple vias to connect the power planes to internal layers.
- Use a dedicated sense line to connect R<sub>SET</sub> to GND near the load for best regulation.





Figure 48. Typical GND-Layer Recommended Layout



## **Layout Considerations (continued)**



## 12.19 EMI

The LMZ34002 complies with EN55022 Class B radiated emissions. Figure 51 shows a typical example of radiated emissions plots for the LMZ34002. The graph includes the plot of the antenna in the horizontal and vertical positions.



Figure 51. Radiated Emissions 19-V Input, -5-V Output, 2-A Load (EN55022 Class B)



# 13 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (June 2017) to Revision C                                                                          | Page |
|----------------------------------------------------------------------------------------------------------------------------|------|
| • 添加 LMZ34002 的 WEBENCH® 设计链接                                                                                              | 1    |
| Increased the peak reflow temperature and maximum number of reflows to JEDEC specifications for improved manufacturability | 2    |
| • 添加器件支持 部分                                                                                                                | 28   |
|                                                                                                                            |      |
| Changes from Revision A (September 2013) to Revision B      Added peak reflow and maximum number of reflows information    | Page |
|                                                                                                                            |      |
| Changes from Revision A (September 2013) to Revision B     Added peak reflow and maximum number of reflows information     |      |



## 14 器件和文档支持

### 14.1 器件支持

#### 14.1.1 开发支持

#### 14.1.1.1 使用 WEBENCH® 工具创建定制设计

单击此处,使用 LMZ34002 器件并借助 WEBENCH® 电源设计器创建定制设计方案。

- 1. 首先键入输入电压  $(V_{IN})$ 、输出电压  $(V_{OUT})$  和输出电流  $(I_{OUT})$  要求。
- 2. 使用优化器拨盘优化关键参数设计,如效率、封装和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他解决方案进行比较。

WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案导出至常用 CAD 格式
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。

#### 14.2 文档支持

## 14.2.1 相关文档

请参阅如下相关文档:

BQFN 封装的焊接要求 (SLTA069)

#### 14.3 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 14.4 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 设计支持

#### 14.5 商标

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 14.6 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。

▲ CSD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。

## 14.7 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。



# 15 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请参阅左侧的导航栏。



## PACKAGE OPTION ADDENDUM

4-Jun-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan               | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|------------------------|------------------|---------------------|--------------|----------------------|---------|
| LMZ34002RKGR     | ACTIVE | B1QFN        | RKG                | 41   | 500            | RoHS Exempt<br>& Green | NIPDAU           | Level-3-250C-168 HR | -40 to 85    | (54260, LMZ34002)    | Samples |
| LMZ34002RKGT     | ACTIVE | B1QFN        | RKG                | 41   | 250            | RoHS Exempt<br>& Green | NIPDAU           | Level-3-250C-168 HR | -40 to 85    | (54260, LMZ34002)    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





4-Jun-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Mar-2021

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMZ34002RKGR | B1QFN           | RKG                | 41 | 500 | 330.0                    | 24.4                     | 9.35       | 11.35      | 3.1        | 16.0       | 24.0      | Q1               |
| LMZ34002RKGT | B1QFN           | RKG                | 41 | 250 | 330.0                    | 24.4                     | 9.35       | 11.35      | 3.1        | 16.0       | 24.0      | Q1               |

www.ti.com 10-Mar-2021



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LMZ34002RKGR | B1QFN        | RKG             | 41   | 500 | 383.0       | 353.0      | 58.0        |
| LMZ34002RKGT | B1QFN        | RKG             | 41   | 250 | 383.0       | 353.0      | 58.0        |



PLASTIC QUAD FLATPACK - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package designed to be soldered to a thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

FAN53610AUC33X FAN53611AUC123X EN6310QA 160215 R3 KE177614 FAN53611AUC12X MAX809TTR NCV891234MW50R2G

AST1S31PUR NCP81203PMNTXG NCP81208MNTXG PCA9412AUKZ NCP81109GMNTXG NCP3235MNTXG NCP81109JMNTXG

NCP81241MNTXG NTE7223 NTE7222 NTE7224 L6986FTR MPQ4481GU-AEC1-P MP8756GD-P MPQ2171GJ-P MPQ2171GJ-AEC1-P

NJW4153U2-A-TE2 MP2171GJ-P MP28160GC-Z XDPE132G5CG000XUMA1 LM60440AQRPKRQ1 MP5461GC-P IW673-20

NCV896530MWATXG MPQ4409GQBE-AEC1-P S-19903DA-A8T1U7 S-19903CA-A6T8U7 S-19903CA-S8T1U7 S-19902BA-A6T8U7

S-19902CA-A6T8U7 S-19902AA-A6T8U7 S-19903AA-A6T8U7 S-19902AA-S8T1U7 S-19902BA-A8T1U7 AU8310

LMR23615QDRRRQ1 LMR33630APAQRNXRQ1 LMR33630APCQRNXRQ1 LMR36503R5RPER LMR36503RFRPER

LMR36503RS3QRPERQ1