

www.ti.com.cn

ZHCSAZ9H-DECEMBER 2004-REVISED APRIL 2013

## 具有可调输出的 LP38690-ADJ, LP38692-ADJ 1A 低压降 CMOS 线性稳压器

与陶瓷输出电容器一起使用时保持稳定

查询样品: LP38690-ADJ, LP38692-ADJ

#### 特性

- 1.25V 9V 的输出电压范围
- 2.0% 调节引脚电压精度 (25°C)
- 低压降: 1A (典型值, 5V 输出) 时为 450mV
- 宽输入电压范围(2.7V 至 10V)
- 精密(已调整)带隙基准
- 确保了 -40°C 至 +125°C 温度范围内的技术规格
- 1µA 关闭状态静态电流
- 热过载保护
- 折返电流限制
- 小外形尺寸晶体管 (SOT)-223 封装和 6 引线晶圆级 小外形尺寸封装 (WSON) 封装
- 使能引脚 (LP38692-ADJ)

#### 应用范围

- 硬盘驱动器
- 笔记本电脑
- 电池供电类器件
- 便携式仪表

#### 典型应用电路

说明

LP38690/2-ADJ 低压降 CMOS 线性稳压器提供 2.0% 精密基准电压,极低压降(在负载电流为1A,V<sub>输</sub> 出=5V 时为 450mV)以及采用超低等效串联电阻 (ESR) 陶瓷输出电容器时所具有的出色 AC 性能。

WSON 和 SON-223 封装所具有的的低热阻,即使在 周围温度较高的环境中也可实现满运行电流。

PMOS 功率晶体管的使用意味着无需 DC 基驱动电流 对其进行偏置,从而无论负载电流、输入电压或者运行 温度是多少时均可将接地引脚电流保持在低于 100µA 的水平上。

压降电压: 450mV(典型值),这是在电流为1A(典型值5V输出)时的值。

接地引脚电流:满负载时为 55µA (典型值)。

调节引脚电压: 2.0% (25°C) 精度。



V<sub>输出</sub> = V<sub>ADJ</sub> x (1 + R1/R2) \* 稳定需要的最小值。

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

Copyright © 2004–2013, Texas Instruments Incorporated

| 连接图 |  |
|-----|--|
|     |  |



V<sub>EN</sub> 1

|                 | 51两仍93                                                                                  |
|-----------------|-----------------------------------------------------------------------------------------|
| 引脚              | 说明                                                                                      |
| V <sub>输入</sub> | 这是到稳压器的输入电源电压。对于 WSON 封装器件,两个 V <sub>输入</sub> 引脚必须被接在一起以实现满电流运行(每引脚最大电流 500mA)。         |
| GND             | 针对稳压器的电路接地。对于 SOT-223 封装,它被热接至裸片,并在被焊接到一个较大铜覆区下面时用作一个<br>散热连接。                          |
| V <sub>输出</sub> | 经稳压调节的输出电压。                                                                             |
| V <sub>EN</sub> | 可通过将使能引脚拉至高电平或低电平来打开和关闭此部件。                                                             |
| ADJ             | 通过将其连接至外部电阻器 R1 和 R2,此调节引脚被用来设定经稳压的输出电压(请见典型应用电路)。                                      |
| DAP             | 只适用于 WSON 封装 - DAP (外露垫) 在焊接到铜覆区时被用作散热连接。更多信息请见WSON MOUNTING 部分,此部分在APPLICATION HINTS中。 |
|                 |                                                                                         |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 6

4 ADJ 图 3.6 引线 WSON (LP38692SD-ADJ) 顶视图 请见封装编号 NGG

## 引即说明

#### www.ti.com.cn



VIN

Vоит

5



www.ti.com.cn

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

| Storage Temperature Range             | −65°C to +150°C    |
|---------------------------------------|--------------------|
| Lead Temp. (Soldering, 5 seconds)     | 260°C              |
| ESD Rating <sup>(3)</sup>             | 2 kV               |
| Power Dissipation <sup>(4)</sup>      | Internally Limited |
| V(max) All pins (with respect to GND) | -0.3V to 12V       |
| I <sub>OUT</sub> <sup>(5)</sup>       | Internally Limited |
| Junction Temperature                  | −40°C to +150°C    |

- (1) Absolute maximum ratings indicate limits beyond which damage to the component may occur. Operating ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications, see Electrical Characteristics. Specifications do not apply when operating the device outside of its rated operating conditions.
- If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (3) ESD is tested using the human body model which is a 100pF capacitor discharged through a 1.5k resistor into each pin.
  (4) At elevated temperatures, device power dissipation must be derated based on package thermal resistance and heatsink values (if a heatsink is used). The junction-to-ambient thermal resistance ( $\theta_{J-A}$ ) for the SOT-223 is approximately 125 °C/W for a PC board mounting with the device soldered down to minimum copper area (less than 0.1 square inch). If one square inch of copper is used as a heat dissipator for the SOT-223, the  $\theta_{J-A}$  drops to approximately 70 °C/W. The  $\theta_{J-A}$  values for the WSON package are also dependent on trace area, copper thickness, and the number of thermal vias used (refer to the TI AN-1187 Application Report and the WSON MOUNTING section in this datasheet). If power disspation causes the junction temperature to exceed specified limits, the device will go into thermal shutdown.
- (5) If used in a dual-supply system where the regulator load is returned to a negative supply, the output pin must be diode clamped to ground.

#### **OPERATING RATINGS**

| V <sub>IN</sub> Supply Voltage       | 2.7V to 10V     |
|--------------------------------------|-----------------|
| Operating Junction Temperature Range | -40°C to +125°C |



www.ti.com.cn

## **ELECTRICAL CHARACTERISTICS**

Limits in standard typeface are for  $T_J = 25^{\circ}$ C, and limits in **boldface type** apply over the full operating temperature range. Unless otherwise specified:  $V_{IN} = V_{OUT} + 1V$ ,  $C_{IN} = C_{OUT} = 10 \ \mu$ F,  $I_{LOAD} = 10$ mA. Min/Max limits are specified through testing, statistical correlation, or design.

| Symbol                                | Parameter                                      | Conditions                                                               | Min   | Typ <sup>(1)</sup> | Max         | Units  |  |  |
|---------------------------------------|------------------------------------------------|--------------------------------------------------------------------------|-------|--------------------|-------------|--------|--|--|
|                                       |                                                | V <sub>IN</sub> = 2.7V                                                   | 1.219 | 1.25               | 1.281       |        |  |  |
| V <sub>ADJ</sub>                      | ADJ Pin Voltage                                | DJ Pin Voltage $3.2V \le V_{\rm IN} \le 10V$<br>$100 \ \mu A < I_L < 1A$ |       |                    |             |        |  |  |
| ΔV <sub>O</sub> /ΔV <sub>IN</sub>     | Output Voltage Line Regulation <sup>(2)</sup>  | $V_{O} + 0.5V \le V_{IN} \le 10V$<br>$I_{L} = 25mA$                      |       | 0.03               | 0.1         | %/V    |  |  |
| ΔV <sub>O</sub> /ΔI <sub>L</sub>      | Output Voltage Load Regulation <sup>(3)</sup>  | $1 \text{ mA} < I_L < 1A$<br>$V_{IN} = V_O + 1V$                         |       | 1.8                | 5           | %/A    |  |  |
|                                       |                                                | (V <sub>O</sub> = 1.8V)<br>I <sub>L</sub> = 1A                           |       | 950                | 1600        |        |  |  |
|                                       |                                                | $(V_{O} = 2.5V)$<br>$I_{L} = 0.1A$<br>$I_{L} = 1A$                       |       | 80<br>800          | 145<br>1300 |        |  |  |
| V <sub>IN</sub> - V <sub>O</sub> Drop | Dropout Voltage <sup>(4)</sup>                 | $(V_{O} = 3.3V)$<br>$I_{L} = 0.1A$<br>$I_{L} = 1A$                       |       | 65<br>650          | 110<br>1000 | mV     |  |  |
|                                       |                                                |                                                                          |       | 45<br>450          | 100<br>800  |        |  |  |
| I <sub>Q</sub> Quiescent Current      |                                                | $V_{IN} \le 10V$ , $I_L = 100 \ \mu A - 1A$                              |       | 55                 | 100         |        |  |  |
|                                       |                                                | $V_{EN} \leq 0.4V$ , (LP38692-ADJ Only)                                  |       | 0.001              | 1           | μA     |  |  |
| I <sub>L</sub> (MIN)                  | Minimum Load Current                           | $V_{IN} - V_O \le 4V$                                                    |       |                    | 100         |        |  |  |
| I <sub>FB</sub>                       | Foldback Current Limit                         | $V_{IN} - V_O > 5V$                                                      |       | 450                |             | mA     |  |  |
|                                       |                                                | $V_{IN} - V_O < 4V$                                                      |       | 1500               |             | IIIA   |  |  |
| PSRR                                  | Ripple Rejection                               | $V_{IN} = V_O + 2V(DC)$ , with 1V(p-p) / 120Hz Ripple                    |       | 55                 |             | dB     |  |  |
| T <sub>SD</sub>                       | Thermal Shutdown Activation (Junction Temp)    |                                                                          |       | 160                |             | - °C   |  |  |
| T <sub>SD</sub> (HYST)                | Thermal Shutdown Hysteresis<br>(Junction Temp) |                                                                          |       | 10                 |             |        |  |  |
| I <sub>ADJ</sub>                      | ADJ Input Leakage Current                      | V <sub>ADJ</sub> = 0 - 1.5V<br>V <sub>IN</sub> = 10V                     | -100  | 0.01               | 100         | nA     |  |  |
| e <sub>n</sub>                        | Output Noise                                   | BW = 10Hz to 10kHz<br>$V_0 = 3.3V$                                       |       | 0.7                |             | µV/√Hz |  |  |
| V <sub>O</sub> (LEAK)                 | Output Leakage Current                         | $V_{O} = V_{O}(NOM) + 1V @ 10V_{IN}$                                     |       | 0.5                | 2           | μA     |  |  |
| V <sub>EN</sub>                       | Enable Voltage (LP38692-ADJ                    | Output = OFF                                                             |       |                    | 0.4         |        |  |  |
|                                       | Only)                                          | Output = ON, V <sub>IN</sub> = 4V <b>1.8</b>                             |       |                    |             | V      |  |  |
|                                       |                                                | Output = ON, $V_{IN} = 6V$                                               | 3.0   |                    |             | V      |  |  |
|                                       |                                                | Output = ON, V <sub>IN</sub> = 10V                                       | 4.0   |                    |             | -      |  |  |
| I <sub>EN</sub>                       | Enable Pin Leakage (LP38692-<br>ADJ Only)      | $V_{EN} = 0V \text{ or } 10V, V_{IN} = 10V$                              | -1    | 0.001              | 1           | μA     |  |  |

(1)

Typical numbers represent the most likely parametric norm for 25°C operation. Output voltage line regulation is defined as the change in output voltage from nominal value resulting from a change in input voltage. (2)

(3) Output voltage load regulation is defined as the change in output voltage from nominal value as the load current increases from 1mA to full load.

Dropout voltage is defined as the minimum input to output differential required to maintain the output within 100mV of nominal value. (4)



#### **BLOCK DIAGRAMS**



Figure 4. LP38690-ADJ Functional Diagram (WSON)







NOISE/ (µV / Hz)

NOISE (µV/ V Hz)

**RIPPLE REJECTION (dB)** 





www.ti.com.cn



Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $C_{IN} = C_{OUT} = 10 \ \mu$ F, enable pin is tied to  $V_{IN}$  (LP38692-ADJ only),  $V_O = 1.25V$ ,  $V_{IN} = 1.25$ 



#### www.ti.com.cn **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** Unless otherwise specified: $T_J = 25^{\circ}C$ , $C_{IN} = C_{OUT} = 10 \ \mu$ F, enable pin is tied to $V_{IN}$ (LP38692-ADJ only), $V_O = 1.25$ V, $V_{IN} = 1.25$ 2.7V, I<sub>L</sub> = 10mA. V<sub>ADJ</sub> vs Temperature 0.4 0.2 AVout (mV) 0 % DEVIATION -0.2 -0.4 -0.6 -0.8 -1 -50 -25 0 25 50 75 100 125 TEMPERATURE (°C) Figure 12. Line Transient Response $V_{OUT} = 3.3V$ 20 $C_{OUT} = 100 \ \mu F$ Vout 10 AVout (mV) AVout (mV) 0 -10 -20 5 VIN VIN (V) 4 3 200 µs/DIV Figure 14. Line Transient Response $V_{OUT} = 3.3V$ 100 $C_{OUT} = 10 \ \mu F$ 50 ∆Vout (mV) ΔVout (mV) VOUT 0 -50 -100 5 V<sub>IN</sub> VIN (V) 4 3 100 μs/DIV Figure 16.











www.ti.com.cn

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $C_{IN} = C_{OUT} = 10 \ \mu$ F, enable pin is tied to  $V_{IN}$  (LP38692-ADJ only),  $V_O = 1.25V$ ,  $V_{IN} = 2.7V$ ,  $I_L = 10$ mA.





Load Transient Response

Ċ<sub>OUT</sub> = 100 μF

VOUT



Figure 23.



#### www.ti.com.cn

#### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $C_{IN} = C_{OUT} = 10 \ \mu$ F, enable pin is tied to  $V_{IN}$  (LP38692-ADJ only),  $V_O = 1.25$ V,  $V_{IN} = 2.7$ V,  $I_L = 10$ mA.









www.ti.com.cn

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $C_{IN} = C_{OUT} = 10 \ \mu$ F, enable pin is tied to  $V_{IN}$  (LP38692-ADJ only),  $V_O = 1.25V$ ,  $V_{IN} = 2.7V$ ,  $I_L = 10$ mA.





www.ti.com.cn

ZHCSAZ9H - DECEMBER 2004 - REVISED APRIL 2013

#### **APPLICATION HINTS**

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, external capacitors are required to assure stability. These capacitors must be correctly selected for proper performance.

#### **INPUT CAPACITOR:**

An input capacitor of at least 1µF is required (ceramic recommended). The capacitor must be located not more than one centimeter from the input pin and returned to a clean analog ground.

#### **OUTPUT CAPACITOR:**

An output capacitor is required for loop stability. It must be located less than 1 centimeter from the device and connected directly to the output and ground pins using traces which have no other currents flowing through them.

The minimum amount of output capacitance that can be used for stable operation is 1µF. Ceramic capacitors are recommended (the LP38690/2-ADJ was designed for use with ultra low ESR capacitors). The LP38690/2-ADJ is stable with any output capacitor ESR between zero and 100 Ohms.

#### SETTING THE OUTPUT VOLTAGE:

The output voltage is set using the external resistors R1 and R2 (see 典型应用电路). The output voltage will be given by the equation:

$$V_{OUT} = V_{ADJ} x (1 + (R1 / R2))$$

(1)

Because the part has a minimum load current requirement of 100  $\mu$ A, it is recommended that R2 always be 12k Ohms or less to provide adequate loading. Even if a minimum load is always provided by other means, it is not recommended that very high value resistors be used for R1 and R2 because it can make the ADJ node susceptible to noise pickup. A maximum value of 100k is recommended for R2 to prevent this from occurring.

#### ENABLE PIN (LP38692-ADJ only):

The LP38692–ADJ has an Enable pin (EN) which allows an external control signal to turn the regulator output On and Off. The Enable On/Off threshold has no hysteresis. The voltage signal must rise and fall cleanly, and promptly, through the ON and OFF voltage thresholds. The Enable pin has no internal pull-up or pull-down to establish a default condition and, as a result, this pin must be terminated either actively or passively. If the Enable pin is driven from a source that actively pulls high and low, the drive voltage should not be allowed to go below ground potential or higher than  $V_{IN}$ . If the application does not require the Enable function, the pin should be connected directly to the  $V_{IN}$  pin.

#### FOLDBACK CURRENT LIMITING:

Foldback current limiting is built into the LP38690/2-ADJ which reduces the amount of output current the part can deliver as the output voltage is reduced. The amount of load current is dependent on the differential voltage between  $V_{IN}$  and  $V_{OUT}$ . Typically, when this differential voltage exceeds 5V, the load current will limit at about 450 mA. When the  $V_{IN}$  - $V_{OUT}$  differential is reduced below 4V, load current is limited to about 1500 mA.

#### SELECTING A CAPACITOR

It is important to note that capacitance tolerance and variation with temperature must be taken into consideration when selecting a capacitor so that the minimum required amount of capacitance is provided over the full operating temperature range.

#### **Capacitor Characteristics**

#### CERAMIC

For values of capacitance in the 10 to 100  $\mu$ F range, ceramics are usually larger and more costly than tantalums but give superior AC performance for bypassing high frequency noise because of very low ESR (typically less than 10 m $\Omega$ ). However, some dielectric types do not have good capacitance characteristics as a function of voltage and temperature.



www.ti.com.cn

Z5U and Y5V dielectric ceramics have capacitance that drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it. The Z5U and Y5V also exhibit a severe temperature effect, losing more than 50% of nominal capacitance at high and low limits of the temperature range.

X7R and X5R dielectric ceramic capacitors are strongly recommended if ceramics are used, as they typically maintain a capacitance range within  $\pm 20\%$  of nominal over full operating ratings of temperature and voltage. Of course, they are typically larger and more costly than Z5U/Y5U types for a given voltage and capacitance.

#### TANTALUM

Solid Tantalum capacitors have good temperature stability: a high quality Tantalum will typically show a capacitance value that varies less than 10-15% across the full temperature range of -40°C to 125°C. ESR will vary only about 2X going from the high to low temperature limits.

The increasing ESR at lower temperatures can cause oscillations when marginal quality capacitors are used (if the ESR of the capacitor is near the upper limit of the stability range at room temperature).

#### **REVERSE VOLTAGE**

A reverse voltage condition will exist when the voltage at the output pin is higher than the voltage at the input pin. Typically this will happen when  $V_{IN}$  is abruptly taken low and  $C_{OUT}$  continues to hold a sufficient charge such that the input to output voltage becomes reversed. A less common condition is when an alternate voltage source is connected to the output.

There are two possible paths for current to flow from the output pin back to the input during a reverse voltage condition.

1) While  $V_{IN}$  is high enough to keep the control circuity alive, and the Enable pin (LP38692-ADJ only) is above the  $V_{EN(ON)}$  threshold, the control circuitry will attempt to regulate the output voltage. If the input voltage is less than the programmed output voltage, the control circuit will drive the gate of the pass element to the full ON condition. In this condition, reverse current will flow from the output pin to the input pin, limited only by the  $R_{DS(ON)}$  of the pass element and the output to input voltage differential. Discharging an output capacitor up to 1000  $\mu$ F in this manner will not damage the device as the current will rapidly decay. However, continuous reverse current should be avoided. When the Enable pin is low this condition will be prevented.

2) The internal PFET pass element has an inherent parasitic diode. During normal operation, the input voltage is higher than the output voltage and the parasitic diode is reverse biased. However, when  $V_{IN}$  is below the value where the control circuity is alive, or the Enable pin is low (LP38692-ADJ only), and the output voltage is more than 500 mV (typical) above the input voltage the parasitic diode becomes forward biased and current flows from the output pin to the input pin through the diode. The current in the parasitic diode should be limited to less than 1A continuous and 5A peak.

If used in a dual-supply system where the regulator output load is returned to a negative supply, the output pin must be diode clamped to ground to limit the negative voltage transition. A Schottky diode is recommended for this protective clamp.

#### PCB LAYOUT

Good PC layout practices must be used or instability can be induced because of ground loops and voltage drops. The input and output capacitors must be directly connected to the input, output, and ground pins of the regulator using traces which do not have other currents flowing in them (Kelvin connect).

The best way to do this is to lay out  $C_{IN}$  and  $C_{OUT}$  near the device with short traces to the  $V_{IN}$ ,  $V_{OUT}$ , and ground pins. The regulator ground pin should be connected to the external circuit ground so that the regulator and its capacitors have a "single point ground".

It should be noted that stability problems have been seen in applications where "vias" to an internal ground plane were used at the ground points of the IC and the input and output capacitors. This was caused by varying ground potentials at these nodes resulting from current flowing through the ground plane. Using a single point ground technique for the regulator and it's capacitors fixed the problem. Since high current flows through the traces going into  $V_{IN}$  and coming from  $V_{OUT}$ , Kelvin connect the capacitor leads to these pins so there is no voltage drop in series with the input and output capacitors.



ZHCSAZ9H – DECEMBER 2004 – REVISED APRIL 2013

#### www.ti.com.cn

#### **WSON MOUNTING**

The NGG0006A (No Pullback) 6-Lead WSON package requires specific mounting techniques which are detailed in the TI AN-1187 Application Report. Referring to the section **PCB Design Recommendations** (Page 5), it should be noted that the pad style which should be used with the WSON package is the NSMD (non-solder mask defined) type. Additionally, it is recommended the PCB terminal pads to be 0.2 mm longer than the package pads to create a solder fillet to improve reliability and inspection.

The input current is split between two  $V_{IN}$  pins, 1 and 6. The two  $V_{IN}$  pins must be connected together to ensure that the device can meet all specifications at the rated current.

The thermal dissipation of the WSON package is directly related to the printed circuit board construction and the amount of additional copper area connected to the DAP.

The DAP (exposed pad) on the bottom of the WSON package is connected to the die substrate with a conductive die attach adhesive. The DAP has no direct electrical (wire) connection to any of the pins. There is a parasitic PN junction between the die substrate and the device ground. As such, it is strongly recommend that the DAP be connected directly to the ground at device lead 2 (i.e. GND). Alternately, but not recommended, the DAP may be left floating (i.e. no electrical connection). The DAP must not be connected to any potential other than ground.

For the LP38690-ADJ and LP38692-ADJ in the NGG0006A 6- Lead WSON package, the junction-to-case thermal rating,  $\theta_{JC}$ , is 10.4°C/W, where the case is the bottom of the package at the center of the DAP. The junction-to-ambient thermal performance for the LP38690-ADJ and LP38692-ADJ in the NGG0006A 6-Lead WSON package, using the JEDEC JESD51 standards is summarized in the following table:

| Board Type                 | Thermal Vias | θ <sub>JC</sub> | θ <sub>JA</sub> |
|----------------------------|--------------|-----------------|-----------------|
| JEDEC 2–Layer<br>JESD 51-3 | None         | 10.4°C/W        | 237°C/W         |
|                            | 1            | 10.4°C/W        | 74°C/W          |
| JEDEC 4–Layer              | 2            | 10.4°C/W        | 60°C/W          |
| JESD 51-7                  | 4            | 10.4°C/W        | 49°C/W          |
|                            | 6            | 10.4°C/W        | 45°C/W          |

#### **RFI/EMI SUSCEPTIBILITY**

RFI (radio frequency interference) and EMI (electromagnetic interference) can degrade any integrated circuit's performance because of the small dimensions of the geometries inside the device. In applications where circuit sources are present which generate signals with significant high frequency energy content (> 1 MHz), care must be taken to ensure that this does not affect the IC regulator.

If RFI/EMI noise is present on the input side of the regulator (such as applications where the input source comes from the output of a switching regulator), good ceramic bypass capacitors must be used at the input pin of the IC.

If a load is connected to the IC output which switches at high speed (such as a clock), the high-frequency current pulses required by the load must be supplied by the capacitors on the IC output. Since the bandwidth of the regulator loop is less than 100 kHz, the control circuitry cannot respond to load changes above that frequency. This means the effective output impedance of the IC at frequencies above 100 kHz is determined only by the output capacitor(s).

In applications where the load is switching at high speed, the output of the IC may need RF isolation from the load. It is recommended that some inductance be placed between the output capacitor and the load, and good RF bypass capacitors be placed directly across the load.

PCB layout is also critical in high noise environments, since RFI/EMI is easily radiated directly into PC traces. Noisy circuitry should be isolated from "clean" circuits where possible, and grounded through a separate path. At MHz frequencies, ground planes begin to look inductive and RFI/ EMI can cause ground bounce across the ground plane. In multi-layer PCB applications, care should be taken in layout so that noisy power and ground planes do not radiate directly into adjacent layers which carry analog power and ground.



#### **OUTPUT NOISE**

Noise is specified in two ways- **Spot Noise** or **Output Noise** density is the RMS sum of all noise sources, measured at the regulator output, at a specific frequency (measured with a 1Hz bandwidth). This type of noise is usually plotted on a curve as a function of frequency. **Total Output Noise** or **Broad-Band Noise** is the RMS sum of spot noise over a specified bandwidth, usually several decades of frequencies.

Attention should be paid to the units of measurement. Spot noise is measured in units  $\mu$ V/root-Hz or nV/root-Hz and total output noise is measured in  $\mu$ V(rms)

The primary source of noise in low-dropout regulators is the internal reference. Noise can be reduced in two ways: by increasing the transistor area or by increasing the current drawn by the internal reference. Increasing the area will decrease the chance of fitting the die into a smaller package. Increasing the current drawn by the internal reference increases the total supply current (ground pin current).

## **REVISION HISTORY**

| Changes from Revision G (April 2013) to Revision H |                                                    |    |  |  |  |
|----------------------------------------------------|----------------------------------------------------|----|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format | 14 |  |  |  |

www.ti.com.cn

D



## **PACKAGING INFORMATION**

| Orderable Device    | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|---------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| LP38690SD-ADJ/NOPB  | ACTIVE        | WSON         | NGG                | 6    | 1000           | RoHS & Green    | (6)<br>NIPDAU   SN            | Level-1-260C-UNLIM   | -40 to 125   | L112B                   | Samples |
| LP38690SDX-ADJ/NOPB | ACTIVE        | WSON         | NGG                | 6    | 4500           | RoHS & Green    | NIPDAU   SN                   | Level-1-260C-UNLIM   | -40 to 125   | L112B                   | Samples |
| LP38692MP-ADJ/NOPB  | ACTIVE        | SOT-223      | NDC                | 5    | 1000           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | LJNB                    | Samples |
| LP38692MPX-ADJ/NOPB | ACTIVE        | SOT-223      | NDC                | 5    | 2000           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | LJNB                    | Samples |
| LP38692SD-ADJ/NOPB  | ACTIVE        | WSON         | NGG                | 6    | 1000           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | L122B                   | Samples |
| LP38692SDX-ADJ/NOPB | ACTIVE        | WSON         | NGG                | 6    | 4500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | L122B                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP38690SD-ADJ/NOPB          | WSON            | NGG                | 6 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP38690SDX-ADJ/NOPB         | WSON            | NGG                | 6 | 4500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP38692MP-ADJ/NOPB          | SOT-223         | NDC                | 5 | 1000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LP38692MPX-ADJ/NOPB         | SOT-223         | NDC                | 5 | 2000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LP38692SD-ADJ/NOPB          | WSON            | NGG                | 6 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LP38692SDX-ADJ/NOPB         | WSON            | NGG                | 6 | 4500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

9-Aug-2022



| Device              | vice Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
|---------------------|-------------------|-----|------|------|-------------|------------|-------------|--|--|--|
| LP38690SD-ADJ/NOPB  | WSON              | NGG | 6    | 1000 | 208.0       | 191.0      | 35.0        |  |  |  |
| LP38690SDX-ADJ/NOPB | WSON              | NGG | 6    | 4500 | 367.0       | 367.0      | 35.0        |  |  |  |
| LP38692MP-ADJ/NOPB  | SOT-223           | NDC | 5    | 1000 | 367.0       | 367.0      | 35.0        |  |  |  |
| LP38692MPX-ADJ/NOPB | SOT-223           | NDC | 5    | 2000 | 367.0       | 367.0      | 35.0        |  |  |  |
| LP38692SD-ADJ/NOPB  | WSON              | NGG | 6    | 1000 | 208.0       | 191.0      | 35.0        |  |  |  |
| LP38692SDX-ADJ/NOPB | WSON              | NGG | 6    | 4500 | 367.0       | 367.0      | 35.0        |  |  |  |

# **MECHANICAL DATA**

# NDC0005A





# **MECHANICAL DATA**

# NGG0006A





#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1 ZLD01117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP114BMX075TCG MC33269T-3.5G TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1 NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1 NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S-19213B50A-V5T2U7 S-19214BC0A-E8T1U7\*1 S-19213B00A-V5T2U7 S-19213B33A-V5T2U7 S-19213BC0A-V5T2U7