











### SN65HVD233-Q1, SN65HVD234-Q1, SN65HVD235-Q1

ZHCSFG5A - SEPTEMBER 2016-REVISED NOVEMBER 2016

# SN65HVD23x-Q1 3.3V 汽车类 CAN 总线收发器

### 1 特性

- 符合 ISO 11898-2 标准
- 适用于汽车电子 应用
- 具有符合 AEC-Q100 标准的下列结果:
  - 器件温度 1 级: -40°C 至 125°C 的环境运行温度范围
  - 器件人体模型 (HBM) 静电放电 (ESD) 分类等级:
    - 总线引脚: ±12 000V
    - 其他引脚: ±3 000V
  - 器件带电器件模型 (CDM) ESD 分类等级: ±1 000V
- 3.3V 单电源电压
- 比特率: 最高达 1Mbps
- 总线引脚故障保护: 最高达 ±36V
- -7V 至 12V 共模电压范围
- 高输入阻抗,允许连接 120 个节点
- 低电压晶体管-晶体管逻辑电路 (LVTTL) I/O 可耐受 5V 电压
- 符合 GIFT/ICT 标准
- 可调节的驱动器转换率,能够改善辐射性能
- 未供电节点不会干扰总线
- 低电流待机模式(典型值为 200μA)
- 平均功耗: 36.4mW
- SN65HVD233-Q1: 环回模式
- SN65HVD234-Q1: 超低电流休眠模式
  - 50nA 流耗典型值
- SN65HVD235-Q1: 自动波特环回模式
- 热关断保护
- 上电和掉电时总线输入和输出上无毛刺脉冲
  - 高输入阻抗, 低 V<sub>CC</sub>
  - 掉电再上电期间的输出呈单调性

### 2 应用

- 车内网络
- 先进的驾驶员辅助系统 (ADAS)
- 车身电子装置和照明
- 信息娱乐和仪表板
- 混合、电动和动力传动系统
- 符合 CAN 总线标准(例如, NMEA 2000 和 SAE J1939)的应用

### 3 说明

SN65HVD233-Q1、SN65HVD234-Q1 和 SN65HVD235-Q1 器件是适用于汽车类应用的 3.3V 故障保护 CAN 收发器。这些收发器由 3.3V 单电源供电运行,非常适合同样采用 3.3V 微控制器的系统,因为不再需要通过附加组件或独立电源分别为控制器和 CAN 收发器供电。SN65HVD23x-Q1 收发器符合 ISO 11898-2 标准,因此可在使用 5V CAN 和/或 3.3V CAN 收发器的混合网络中进行互操作。

这些器件尤其适合工作在恶劣环境下,其具有串线保护、过压保护(CANH 和 CANL 引脚上,最高达 ± 36V)、接地损耗保护、过热(热关断)保护以及 ±100V 共模瞬态保护。这些器件工作在 -7V 至 12V 的宽共模电压范围内。这些收发器可用作微处理器上的主机 CAN 控制器与运输及汽车应用中的差分 CAN 总线之间的 接口。

#### 器件信息(1)

|               | BB 11 1B 10. |                 |
|---------------|--------------|-----------------|
| 器件型号          | 封装           | 封装尺寸 (标称值)      |
| SN65HVD233-Q1 |              |                 |
| SN65HVD234-Q1 | SOIC (8)     | 4.90mm x 3.91mm |
| SN65HVD235-Q1 |              |                 |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

### 框图





## 目录

| 4<br>5      | 修订历史记录 2<br>说明 (续) 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11       | 10.4 Device Functional Modes  Application and Implementation                                                                                        |                         |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| 6<br>7<br>8 | Device Comparison Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          | <ul><li>11.1 Application Information</li></ul>                                                                                                      | 23                      |
| o           | 8.1 Absolute Maximum Ratings       5         8.2 ESD Ratings       5         8.3 Recommended Operating Conditions       5         8.4 Thermal Information       6         8.5 Electrical Characteristics: Driver       6         8.6 Electrical Characteristics: Receiver       7         8.7 Switching Characteristics: Driver       7         8.8 Switching Characteristics: Receiver       8         8.9 Switching Characteristics: Device       8         8.10 Typical Characteristics       9 | 12<br>13 | Power Supply Recommendations Layout  13.1 Layout Guidelines  13.2 Layout Example 器件和文档支持  14.1 相关链接  14.2 接收文档更新通知  14.3 社区资源  14.4 商标  14.5 静电放电警告 | 26 26 27 28 28 28 28 28 |
| 9<br>10     | Parameter Measurement Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 15       | 14.6 Glossary<br>机械、封装和可订购信息                                                                                                                        |                         |

### 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

### Changes from Original (September 2016) to Revision A

### **Page**

Deleted extra words "all pins except" in the test condition for CANH, CANL pins to GND
 Added ESD performance information between CANH and CANL pins



#### 5 说明 (续)

模式: SN65HVD233-Q1、SN65HVD234-Q1 和 SN65HVD235-Q1 器件的 RS 引脚(引脚 8)提供三种工作模式: 高速、斜率控制和低功耗待机模式。将引脚 8 直接接地可选择高速工作模式,该工作模式允许驱动器输出晶体管以尽可能快的速度导通和关断,而且对上升和下降斜率没有限制。通过在 RS 引脚与地之间串联一个电阻可以调节上升和下降斜率。斜率与引脚的输出电流成比例。当电阻值为  $10k\Omega$  时,器件的转换率约为  $15V/\mu s$ ;当电阻值为  $100k\Omega$  时,器件的转换率约为  $2V/\mu s$ 。有关斜率控制的更多信息,请参见 Feature Description。

如果对 RS 引脚施加逻辑高电平,SN65HVD233-Q1、SN65HVD234-Q1 和 SN65HVD235-Q1 器件将进入低电流 待机(仅监听)模式。在此模式下,驱动器将关断、接收器保持工作状态。如果本地协议控制器必须向总线发送消息,则它必须同时通过 RS 引脚使器件返回高速模式或斜率控制模式。

环回 (SN65HVD233-Q1): 当 SN65HVD233-Q1 器件的环回 (LBK) 引脚(引脚 5)为逻辑高电平时,会将总线输出和总线输入置于高阻抗状态。器件内部的 TXD 至 RS 路径保持有效状态,可用于驱动器至接收器环回,从而实现在不干扰总线的情况下执行自诊断节点功能。关于环回模式的更多信息,请参见 Feature Description。

超低电流休眠 (SN65HVD234-Q1): 如果向 EN 引脚(引脚 5)施加逻辑低电平,则 SN65HVD234-Q1 器件将进入超低电流休眠模式,继而将禁止驱动器和接收器电路。在通过向引脚 5 施加逻辑高电平来激活电路之前,该器件将保持在该休眠模式下。

自动波特环回 (SN65HVD235-Q1): SN65HVD235-Q1 器件的 AB 引脚(引脚 5)实现了总线仅监听环回功能,允许本地节点控制器将其波特率与 CAN 总线的波特率同步。在自动波特模式下,驱动器的总线输出处于高阻抗状态,而接收器的总线输入保持有效状态。器件内部有一条 TXD 引脚到 RS 引脚的环回路径,方便控制器执行波特率检测或自动波特功能。关于自动波特模式的更多信息,请参见 Feature Description。

### 6 Device Comparison Table

| PART NUMBER (1) | LOW-POWER MODE                          | SLOPE<br>CONTROL | DIAGNOSTIC<br>LOOPBACK | AUTOBAUD<br>LOOPBACK |
|-----------------|-----------------------------------------|------------------|------------------------|----------------------|
| SN65HVD233-Q1   | 200-μA standby mode                     | Adjustable       | Yes                    | No                   |
| SN65HVD234-Q1   | 200-μA standby mode or 50-nA sleep mode | Adjustable       | No                     | No                   |
| SN65HVD235-Q1   | 200-μA standby mode                     | Adjustable       | No                     | Yes                  |

<sup>(1)</sup> For the most-current package and ordering information, see the orderable addendum at the end of the data sheet, or see the TI Web site at www.ti.com.



## 7 Pin Configuration and Functions



#### D Package 8-Pin SOIC SN65HVD235-Q1 Top View



#### **Pin Functions**

|          | PIN     |         |         |     |                                                                                                                                                                                          |
|----------|---------|---------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     |         | NO.     |         | I/O | DESCRIPTION                                                                                                                                                                              |
| NAME     | '233-Q1 | '234-Q1 | '235-Q1 |     |                                                                                                                                                                                          |
| АВ       | _       | _       | 5       | I   | SN65HVD235-Q1 device: Autobaud loopback mode-input pin (AB). Can be tied to ground if not used. Can also be left open if unused because the internal pulldown biases this toward ground. |
| CANH     | 7       | 7       | 7       | I/O | High-level CAN bus line                                                                                                                                                                  |
| CANL     | 6       | 6       | 6       | I/O | Low-level CAN bus line                                                                                                                                                                   |
| EN       | _       | 5       | _       | 1   | SN65HVD234-Q1 device: Enable input pin. Logic high for enabling a normal mode (high-speed or slope-control mode). Logic low for sleep mode. (EN)                                         |
| GND      | 2       | 2       | 2       | _   | Ground connection                                                                                                                                                                        |
| LBK      | 5       | _       | _       | I   | SN65HVD233-Q1 device: Loopback-mode input pin (LBK). Can be tied to ground if not used. Can also be left open if unused because the internal pulldown biases this toward ground.         |
| RS       | 8       | 8       | 8       | 1   | Mode-select pin: strong pulldown to GND = high-speed mode, strong pullup to $V_{CC}$ = low-power mode, $10$ -kΩ to $100$ -kΩ pulldown to GND = slope-control mode                        |
| RXD      | 4       | 4       | 4       | 0   | CAN receive data output (LOW for dominant and HIGH for recessive bus states)                                                                                                             |
| TXD      | 1       | 1       | 1       | I   | CAN transmit data input (LOW for dominant and HIGH for recessive bus states)                                                                                                             |
| $V_{CC}$ | 3       | 3       | 3       | I   | Transceiver 3.3-V supply voltage                                                                                                                                                         |



### 8 Specifications

### 8.1 Absolute Maximum Ratings

over operating ambient temperature range unless otherwise noted (1)(2)

|                  |                                                                                     | MIN  | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage                                                                      | -0.3 | 7   | V    |
|                  | Voltage at any bus terminal (CANH or CANL)                                          | -36  | 36  | V    |
|                  | Voltage input, transient pulse, CANH and CANL, through 100 $\Omega$ (see Figure 18) | -100 | 100 | V    |
| $V_{I}$          | Input voltage, (AB, EN, LBK, RS, TXD)                                               | -0.5 | 7   | V    |
| Vo               | Output voltage (RXD)                                                                | -0.5 | 7   | V    |
| Io               | Receiver output current                                                             | -10  | 10  | mA   |
| $T_{J}$          | Operating junction temperature                                                      | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                                                 |      | 125 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 8.2 ESD Ratings

|                    |                         |                                                         |                       | VALUE   | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-----------------------|---------|------|
|                    |                         |                                                         | CANH, CANL to GND     | ±12 000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | Between CANH and CANL | ±16 000 | V    |
| (202)              | -                       |                                                         | All pins              | ±3 000  |      |
|                    |                         | Charged-device model (CDM), per AEC                     | Q100-011              | ±1 000  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 8.3 Recommended Operating Conditions

|                 |                                              |                   | MIN                  | MAX | UNIT |
|-----------------|----------------------------------------------|-------------------|----------------------|-----|------|
| V <sub>CC</sub> | Supply voltage                               |                   | 3                    | 3.6 | V    |
|                 | Voltage at any bus terminal (separatel       | y or common mode) | <b>-7</b>            | 12  | V    |
| $V_{IH}$        | High-level input voltage                     | EN, AB, LBK, TXD  | 2                    | 5.5 | V    |
| $V_{IL}$        | Low-level input voltage                      | EN, AB, LBK, TXD  | 0                    | 0.8 | V    |
| $V_{\text{ID}}$ | Differential input voltage between CAN       | -6                | 6                    | V   |      |
|                 | Resistance from RS to ground                 | 0                 | 100                  | kΩ  |      |
| $V_{I(Rs)}$     | Input voltage at RS for standby              |                   | 0.75 V <sub>CC</sub> | 5.5 | V    |
|                 | Lligh level output output                    | Driver            | -50                  |     | A    |
| I <sub>OH</sub> | High-level output current                    | Receiver          | -10                  |     | mA   |
|                 | Low lovel output ourrent                     | Driver            |                      | 50  | A    |
| I <sub>OL</sub> | Low-level output current                     | Receiver          |                      | 10  | mA   |
| T <sub>A</sub>  | Operating ambient temperature <sup>(1)</sup> |                   | -40                  | 125 | °C   |

<sup>(1)</sup> Maximum ambient temperature operation is allowed as long as the device maximum junction temperature is not exceeded.

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to the network ground pin.



#### 8.4 Thermal Information

|                      |                                              | SN65HVD23x-Q1 |      |
|----------------------|----------------------------------------------|---------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)      | UNIT |
|                      |                                              | 8 PINS        |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 102.8         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 45.1          | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 43.8          | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 7.3           | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 43.2          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 8.5 Electrical Characteristics: Driver

over operating ambient temperature range (unless otherwise noted)

| PARAMETER           |                             | TEST CONDITIONS | MIN                 | TYP <sup>(1)</sup>                                                                                               | MAX  | UNIT |                 |    |
|---------------------|-----------------------------|-----------------|---------------------|------------------------------------------------------------------------------------------------------------------|------|------|-----------------|----|
| .,                  | Bus output voltage          |                 | CANH                | TXD at 0 V, RS at 0 V, see Figure 12 and                                                                         | 2.45 |      | V <sub>CC</sub> |    |
| $V_{O(D)}$          | (dominant)                  |                 | CANL                | Figure 13                                                                                                        |      |      | 1.25            | V  |
| .,                  | Bus output voltage          |                 | CANH                | TXD at 3 V, RS at 0 V, see Figure 12 and                                                                         |      | 2.3  |                 |    |
| Vo                  | (recessive)                 |                 | CANL                | Figure 13                                                                                                        |      | 2.3  |                 | V  |
| M                   | Differential entraction     | -14 (-1         | :                   | TXD at 0 V, RS at 0 V, see Figure 12 and Figure 13                                                               | 1.5  | 2    | 3               | V  |
| $V_{OD(D)}$         | Differential output vo      | oitage (do      | minant)             | TXD at 0 V, RS at 0 V, see Figure 13 and Figure 14                                                               | 1.2  | 2    | 3               | V  |
| V <sub>OD</sub>     | Differential output vo      | oltage (red     | cessive)            | TXD at 3 V, RS at 0 V, see Figure 12 and Figure 13                                                               | -120 |      | 12              | mV |
|                     |                             |                 |                     | TXD at 3 V, RS at 0 V, no load                                                                                   | -0.5 |      | 0.05            | V  |
| $V_{OC(pp)}$        | Peak-to-peak comm           | on-mode         | output voltage      | See Figure 21                                                                                                    |      | 1    |                 | V  |
| I <sub>IH</sub>     | High-level input curr       | ent             | AB, EN, LBK,<br>TXD | TXD = 2 V or EN = 2 V or LBK = 2 V or AB = 2 V                                                                   | -30  |      | 30              | μΑ |
| I <sub>IL</sub>     | Low-level input curre       | ent             | AB, EN, LBK,<br>TXD | TXD = 0.8 V or EN = 0.8 V or LBK = 0.8 V or AB = 0.8 V                                                           | -30  |      | 30              | μΑ |
|                     |                             |                 |                     | V <sub>CANH</sub> = -7 V, CANL open, see Figure 26                                                               | -250 |      |                 |    |
|                     | Chart size it autout assess |                 |                     | V <sub>CANH</sub> = 12 V, CANL open, see Figure 26                                                               |      |      | 1               | mΛ |
| los                 | Short-circuit output        | current         |                     | V <sub>CANL</sub> = -7 V, CANH open, see Figure 26                                                               | -1   |      |                 | mA |
|                     |                             |                 |                     | V <sub>CANL</sub> = 12 V, CANH open, see Figure 26                                                               |      |      | 250             |    |
| Co                  | Output capacitance          |                 |                     | See C <sub>I</sub> , Input capacitance in Electrical Characteristics: Receiver                                   |      |      |                 |    |
| I <sub>IRs(s)</sub> | RS input current for        | standby         |                     | RS at 0.75 V <sub>CC</sub>                                                                                       | -10  |      |                 | μΑ |
|                     |                             | Sleep           |                     | EN at 0 V, TXD at $V_{CC}$ , RS at 0 V or $V_{CC}$                                                               |      | 0.05 | 2               |    |
|                     | Supply current              | Standby         |                     | RS at $V_{CC}$ , TXD at $V_{CC}$ , AB at 0 V, LBK at 0 V, EN at $V_{CC}$                                         |      | 200  | 600             | μΑ |
| I <sub>CC</sub>     |                             | Dominar         | nt                  | TXD at 0 V, no load, AB at 0 V, LBK at 0 V, RS at 0 V, EN at V <sub>CC</sub>                                     |      |      | 6               | A  |
|                     | Recessive                   |                 | /e                  | TXD at V $_{\rm CC}$ , no load, AB at 0 V, LBK at 0 V, RS at 0 V, EN at V $_{\rm CC}$                            |      |      | 6               | mA |
| P <sub>(AVG)</sub>  | Average power diss          | ipation         |                     | $R_L$ = 60 Ω, $R_S$ at 0 V, input to D a 1-MHz 50% duty cycle square wave V <sub>CC</sub> at 3.3 V, $T_A$ = 25°C |      | 36.4 |                 | mW |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.



### 8.6 Electrical Characteristics: Receiver

over operating ambient temperature range (unless otherwise noted)

|                  | PARAM                        | ETER                                         | TEST CO                                                             | NDITIONS                                                      | MIN                      | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|------------------------------|----------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|--------------------------|--------------------|------|------|
| $V_{IT+}$        | Positive-going inp           | out threshold voltage                        |                                                                     |                                                               |                          | 750                | 900  | mV   |
| $V_{\text{IT-}}$ | Negative-going in            | put threshold voltage                        | AB at 0 V, LBK at 0 V, EN at V <sub>CC</sub> , see Table 1          |                                                               | 500                      | 650                |      | mV   |
| $V_{\text{hys}}$ | Hysteresis voltag            | e (V <sub>IT+</sub> – V <sub>IT-</sub> )     |                                                                     |                                                               |                          | 100                |      | mV   |
| $V_{OH}$         | High-level output            | voltage                                      | $I_O = -4$ mA, See Figure 17                                        |                                                               | 0.8 ×<br>V <sub>CC</sub> |                    |      | V    |
| V <sub>OL</sub>  | Low-level output             | voltage                                      | I <sub>O</sub> = 4 mA, See Figure 17                                |                                                               |                          |                    | 0.4  | V    |
|                  |                              |                                              | CANH or CANL at 12 V                                                |                                                               | 150                      |                    | 500  |      |
|                  | Bus input current            | CANH or CANL at 12 V, V <sub>CC</sub> at 0 V | Other bus pin at 0 V,<br>TXD at 3 V, AB at 0 V,                     | 200                                                           |                          | 600                | ^    |      |
| l <sub>l</sub>   |                              | CANH or CANL at -7 V                         | LBK at 0 V, RS at 0 V,                                              | -610                                                          |                          | -150               | μΑ   |      |
|                  |                              |                                              | CANH or CANL at –7 V, V <sub>CC</sub> at 0 V                        | EN at V <sub>CC</sub>                                         | -450                     |                    | -130 |      |
| Cı               | Input capacitance            | e (CANH or CANL)                             | Pin-to-ground, $V_I = 0.4 \sin AB at 0 V$ , LBK at 0 V, EN          | $(4E6\pi t) + 0.5 \text{ V}, \text{ TXD at 3 V},$ at $V_{CC}$ |                          | 40                 |      | pF   |
| C <sub>ID</sub>  | Differential input           | capacitance                                  | Pin-to-pin, $V_I = 0.4 \sin (4E6 \text{ AB at 0 V, LBK at 0 V, EN}$ |                                                               |                          | 20                 |      | pF   |
| R <sub>ID</sub>  | Differential input           | resistance                                   |                                                                     |                                                               | 40                       |                    | 100  | kΩ   |
| R <sub>IN</sub>  | Input resistance (<br>ground | (CANH or CANL) to                            | TXD at 3 V, AB at 0 V, LBh                                          | Cat 0 V, EN at V <sub>CC</sub>                                | 20                       |                    | 50   | kΩ   |
|                  |                              | Sleep                                        | EN at 0 V, TXD at V <sub>CC</sub> , RS                              | at 0 V or V <sub>CC</sub>                                     |                          | 0.05               | 2    |      |
|                  |                              | Standby                                      | RS at $V_{CC}$ , TXD at $V_{CC}$ , AE $V_{CC}$                      | 3 at 0 V, LBK at 0 V, EN at                                   |                          | 200                | 600  | μΑ   |
| I <sub>CC</sub>  | Supply current               | Dominant                                     | TXD at 0 V, no load, RS at EN at V <sub>CC</sub>                    | S at 0 V, LBK at 0 V, AB at 0 V,                              |                          | 6                  | m Λ  |      |
|                  |                              | Recessive                                    | TXD at $V_{CC}$ , no load, RS a EN at $V_{CC}$                      | t 0 V, LBK at 0 V, AB at 0 V,                                 |                          |                    | 6    | mA   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

### 8.7 Switching Characteristics: Driver

over operating ambient temperature range (unless otherwise noted)

|                    | PARAMETER                                           | TEST CONDITIONS                                 | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |  |
|--------------------|-----------------------------------------------------|-------------------------------------------------|-----|--------------------|------|------|--|
|                    | Propagation delay time,                             | RS at 0 V, see Figure 15                        |     | 35                 | 85   |      |  |
| $t_{PLH}$          |                                                     | RS with 10 $k\Omega$ to ground, see Figure 15   |     | 70                 | 125  | ns   |  |
|                    | ion to high lovel output                            | RS with 100 $k\Omega$ to ground, see Figure 15  |     | 500                | 870  |      |  |
|                    |                                                     | RS at 0 V, see Figure 15                        |     | 70                 | 120  |      |  |
| t <sub>PHL</sub>   | Propagation delay time,<br>high-to-low-level output | RS with 10 $k\Omega$ to ground, see Figure 15   |     | 130                | 180  | ns   |  |
|                    | riigii to ion iovoi oatpat                          | RS with 100 k $\Omega$ to ground, see Figure 15 |     | 870                | 1200 |      |  |
|                    |                                                     | RS at 0 V, see Figure 15                        |     | 35                 |      |      |  |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) | RS with 10 $k\Omega$ to ground, see Figure 15   |     | 60                 |      | ns   |  |
|                    |                                                     | RS with 100 $k\Omega$ to ground, see Figure 15  |     | 370                |      |      |  |
|                    |                                                     | RS at 0 V, see Figure 15                        | 20  |                    | 70   |      |  |
| t <sub>r</sub>     | Differential output signal rise time                | RS with 10 $k\Omega$ to ground, see Figure 15   | 30  |                    | 135  | ns   |  |
|                    |                                                     | RS with 100 $k\Omega$ to ground, see Figure 15  | 350 |                    | 1400 |      |  |
|                    |                                                     | RS at 0 V, see Figure 15                        | 20  |                    | 70   |      |  |
| t <sub>f</sub>     | Differential output signal fall time                | RS with 10 $k\Omega$ to ground, see Figure 15   | 30  |                    | 135  | ns   |  |
|                    |                                                     | RS with 100 $k\Omega$ to ground, see Figure 15  | 350 |                    | 1400 |      |  |
| t <sub>en(s)</sub> | Enable time from standby to dominant                | See Figure 10 and Figure 20                     |     | 0.6                | 1.5  | μS   |  |
| t <sub>en(z)</sub> | Enable time from sleep to dominant                  | See Figure 19 and Figure 20                     |     | 1                  | 5    | μS   |  |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.



### 8.8 Switching Characteristics: Receiver

over operating ambient temperature range (unless otherwise noted)

|                    | PARAMETER                                                 | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|-----------------------------------------------------------|-----------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>   | Propagation delay time, CANH input low to RXD output high |                 |     | 35                 | 60  | ns   |
| $t_{\text{PHL}}$   | Propagation delay time, CANH input high to RXD output low |                 |     | 35                 | 60  | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )       | See Figure 17   |     | 7                  |     | ns   |
| t <sub>r</sub>     | Output signal rise time                                   |                 |     | 2                  | 5   | ns   |
| t <sub>f</sub>     | Output signal fall time                                   |                 |     | 2                  | 5   | ns   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

## 8.9 Switching Characteristics: Device

over operating ambient temperature range (unless otherwise noted)

|                      | PARAMETER                                                       |                 | TEST CONDITIONS                                 | MIN TYP(1) | MAX  | UNIT |
|----------------------|-----------------------------------------------------------------|-----------------|-------------------------------------------------|------------|------|------|
| t <sub>(LBK)</sub>   | Loopback delay, driver input to receiver output                 | 'HVD233-Q1      | See Figure 23                                   | 7.5        | 12   | ns   |
| t <sub>(AB1)</sub>   | Loopback delay, driver input to receiver output                 | 'HVD235-Q1      | See Figure 24                                   | 10         | 20   | ns   |
| t <sub>(AB2)</sub>   | Loopback delay, bus input to receiver output                    | HVD235-Q1       | See Figure 25                                   | 35         | 60   | ns   |
|                      |                                                                 |                 | RS at 0 V, see Figure 22                        | 70         | 135  |      |
| t <sub>(loop1)</sub> | Total loop delay, driver input to re recessive to dominant      | eceiver output, | RS with 10 $k\Omega$ to ground, see Figure 22   | 105        | 190  | ns   |
|                      | recessive to dominant                                           |                 | RS with 100 k $\Omega$ to ground, see Figure 22 | 535        | 1000 |      |
|                      |                                                                 |                 | RS at 0 V, see Figure 22                        | 70         | 135  |      |
| t <sub>(loop2)</sub> | Total loop delay, driver input to receive dominant to recessive |                 | RS with 10 $k\Omega$ to ground, see Figure 22   | 105        | 190  | ns   |
|                      | dominant to recognite                                           |                 | RS with 100 k $\Omega$ to ground, see Figure 22 | 535        | 1000 |      |

<sup>(1)</sup> All typical values are at  $25^{\circ}\text{C}$  and with a 3.3-V supply.



### 8.10 Typical Characteristics

 $RS = LBK = AB = 0 V; EN = V_{CC}$ 





### **Typical Characteristics (continued)**





Figure 7. Receiver Low-to-High Propagation Delay vs
Ambient Temperature



Figure 8. Receiver High-to-Low Propagation Delay vs
Ambient Temperature



Figure 9. Driver Low-to-High Propagation Delay vs Ambient Temperature



Figure 10. Driver High-to-Low Propagation Delay vs
Ambient Temperature



Figure 11. Driver Output Current vs Supply Voltage



### 9 Parameter Measurement Information



Figure 12. Driver Voltage, Current, and Test Definition



Figure 13. Bus Logic State Voltage Definitions



Figure 14. Driver V<sub>OD</sub>



- A. The input pulse is supplied by a generator having the following characteristics: Pulse repetition rate (PRR)  $\leq$  125 kHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L$  includes fixture and instrumentation capacitance.

Figure 15. Driver Test Circuit and Voltage Waveforms



### **Parameter Measurement Information (continued)**



Figure 16. Receiver Voltage and Current Definitions



- A. The input pulse is supplied by a generator having the following characteristics: Pulse repetition rate (PRR)  $\leq$  125 kHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$ .
- B. C<sub>L</sub> includes fixture and instrumentation capacitance.

Figure 17. Receiver Test Circuit and Voltage Waveforms

INPUT **OUTPUT MEASURED** RXD **V<sub>CANH</sub> V<sub>CANL</sub>** |V<sub>ID</sub>| 900 mV –6.1 V -7 V L 12 V 11.1 V L 900 mV  $V_{OL}$ -1 V -7 V L 6 V 6 V 12 V 6 V L -7 V Н -6.5 V 500 mV 12 V 11.5 V Н 500 mV -7 V 6 V -1 V Н  $V_{OH}$ 6 V 12 V Н 6 V Н Χ Open Open

**Table 1. Differential Input Voltage Threshold Test** 



NOTE: This test is conducted to test survivability only. Data stability at the RXD output is not specified.

Figure 18. Test Circuit, Transient Overvoltage Test





Copyright © 2016, Texas Instruments Incorporated

NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns, pulse repetition rate (PRR) = 125 kHz, 50% duty cycle.

Figure 19. t<sub>en(s)</sub> Test Circuit and Voltage Waveforms



NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns, pulse repetition rate (PRR) = 50 kHz, 50% duty cycle.

Copyright © 2016, Texas Instruments Incorporated

Figure 20. t<sub>en(z)</sub> Test Circuit and Voltage Waveforms



NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns, pulse repetition rate (PRR) = 125 kHz, 50% duty cycle.

Figure 21. V<sub>OC(pp)</sub> Test Circuit and Voltage Waveforms





NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns, pulse repetition rate (PRR) = 125 kHz, 50% duty cycle.

Copyright © 2016, Texas Instruments Incorporated

Figure 22. t<sub>(loop)</sub> Test Circuit and Voltage Waveforms



NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns, pulse repetition rate (PRR) = 125 kHz, 50% duty cycle.

Copyright © 2016, Texas Instruments Incorporated

Figure 23. t<sub>(LBK)</sub> Test Circuit and Voltage Waveforms



NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns, pulse repetition rate (PRR) = 125 kHz, 50% duty cycle.

Copyright © 2016, Texas Instruments Incorporated

Figure 24. t<sub>(AB1)</sub> Test Circuit and Voltage Waveforms





NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns, pulse repetition rate (PRR) = 125 kHz, 50% duty cycle.

Copyright © 2016, Texas Instruments Incorporated

Figure 25. t<sub>(AB2)</sub> Test Circuit and Voltage Waveforms



Figure 26. I<sub>OS</sub> Test Circuit and Waveforms





The RXD Output State Does Not Change During Application of the Input Waveform.

| V <sub>ID</sub> | R1   | R2           |
|-----------------|------|--------------|
| 500 mV          | 50 Ω | <b>280</b> Ω |
| 900 mV          | 50 Ω | 130 Ω        |



NOTE: All input pulses are supplied by a generator with  $f \le 1.5$  MHz.

Figure 27. Common-Mode Voltage Rejection





Figure 28. Equivalent Input and Output Schematic Diagrams



### 10 Detailed Description

#### 10.1 Overview

This family of CAN transceivers is compatible with the ISO 11898-2 high-speed controller-area-network (CAN) physical layer standard. These devices are designed to interface between the differential bus lines in CAN and the CAN protocol controller at data rates up to 1 Mpbs.

#### 10.2 Functional Block Diagrams



Figure 29. SN65HVD233-Q1 Functional Block Diagram



Figure 30. SN65HVD234-Q1 Functional Block Diagram



Figure 31. SN65HVD235-Q1 Functional Block Diagram

### 10.3 Feature Description

### 10.3.1 Diagnostic Loopback (SN65HVD233-Q1)

The diagnostic loopback or internal loopback function of the SN65HVD233-Q1 device is enabled with a high-level input on pin 5, LBK. This mode disables the driver output while keeping the bus pins biased to the recessive state. This mode also redirects the TXD data input (transmit data) through logic to the received data output pin, thus creating an internal loopback of the transmit-to-receive data path. This mimics the loopback that occurs normally with a CAN transceiver, because the receiver loops back the driven output to the RXD (receive data) pin. This mode allows the host protocol controller to input and read back a bit sequence or CAN messages to perform diagnostic routines without disturbing the CAN bus. A typical CAN bus application is displayed in Figure 37.



### **Feature Description (continued)**

If the LBK pin is not used, it may be tied to ground (GND). However, it is pulled low internally (defaults to a low-level input) and may be left open if not in use.

#### 10.3.2 Autobaud Loopback (SN65HVD235-Q1)

The autobaud loopback mode of the SN65HVD235-Q1 device is enabled by placing a high-level input on pin 5, AB. In autobaud mode, the driver output is disabled, thus blocking the TXD pin-to-bus path and the bus transmit function of the transceiver. The bus pins remain biased to recessive. The receiver-to-RXD pin path of the device remains operational, allowing bus activity to be monitored. In addition, the autobaud mode includes an internal logic loopback path from the TXD pin to the RXD pin so the local node can transmit to itself in sync with bus traffic while not disturbing messages on the bus. Thus if the CAN controller of the local node generates an error frame, it is not transmitted to the bus, but is detected only by the local CAN controller. This is especially helpful to determine if the local node is set to the same baud rate as the network, and if not, to adjust it to the network baud rate (autobaud detection).

Autobaud detection is best suited to applications that have a known selection of baud rates. For example, if an application has optional settings of 125 kbps, 250 kbps, or 500 kbps. Once the SN65HVD235-Q1 device is placed into autobaud loopback mode, the application software could assume the first baud rate of 125 kbps. It then waits for a message to be transmitted by another node on the bus. If the wrong baud rate has been selected, an error message is generated by the local CAN controller because the sample times will not be at the correct time. However, because the bus-transmit function of the device has been disabled, no other nodes receive the error frame generated by the local CAN controller of this node.

The application would then make use of the status register indications of the local CAN controller for message-received and error-warning status to determine if the set baud rate is correct or not. The warning status indicates that the CAN controller error counters have been incremented. A message received status indicates that a good message has been received. If an error is generated, the application then sets the CAN controller to the next possibly valid baud rate, and waits to receive another message. This pattern is repeated until an error-free message has been received, thus the correct baud rate has been selected. At this point, the application places the SN65HVD235-Q1 device in a normal transmitting mode by setting pin 5 to a low level, thus enabling bustransmit and bus-receive functions to normal operating states for the transceiver.

If the AB pin is not used, it may be tied to ground (GND). However, it is pulled low internally (defaults to a low-level input) and may be left open if not in use.

### 10.3.3 Slope Control

The rise and fall slope of the SN65HVD233-Q1, SN65HVD234-Q1, and SN65HVD235-Q1 driver output can be adjusted by connecting a resistor from RS (pin 8) to ground (GND) as shown in Figure 32, or to a low level input voltage as shown in Figure 33.

The slope of the driver output signal is proportional to the output current of the pin. This slope control is implemented with an external resistor value of 10 k $\Omega$  to achieve an approximately 15-V/ $\mu$ s slew rate, and up to 100 k $\Omega$  to achieve an approximately 2-V/ $\mu$ s slew rate. A typical slew-rate versus pulldown-resistance graph is shown in Figure 34. Typical driver output waveforms with slope control are displayed in Figure 40.



Figure 32. Ground Connection for Selecting Slope-Control or Standby Mode



Figure 33. DSP Connection for Selecting Slope-Control or Standby Mode



### **Feature Description (continued)**



Figure 34. SN65HVD233-Q1 Driver Output-Signal Slope vs Slope-Control Resistance Value

#### 10.3.4 Standby

If a high-level input ( $> 0.75~V_{CC}$ ) is applied to RS (pin 8), the circuit enters a low-current, *listen only* standby mode during which the driver is switched off and the receiver remains active. If using this mode to save system power while waiting for bus traffic, the local controller can monitor the RXD output pin for a falling edge which indicates that a dominant signal was driven onto the CAN bus. The local controller can then drive the RS pin low to return to slope-control mode or high-speed mode.

#### 10.3.5 Thermal Shutdown

If the junction temperature of the device exceeds the thermal shutdown threshold, the device turns off the CAN driver circuits, thus blocking the TXD pin-to-bus transmission path. The shutdown condition is cleared when the junction temperature drops sufficiently below the thermal shutdown temperature of the device. The CAN bus pins are high-impedance and biased to the recessive level during a thermal shutdown, and the receiver-to-RXD pin path remains operational.

#### 10.4 Device Functional Modes

Table 2. Driver (SN65HVD233-Q1 or SN65HVD235-Q1)

|           | INPUTS    |                        | OUTPUTS |      |           |  |  |
|-----------|-----------|------------------------|---------|------|-----------|--|--|
| TXD       | LBK or AB | RS                     | CANH    | CANL | BUS STATE |  |  |
| Х         | X         | > 0.75 V <sub>CC</sub> | Z       | Z    | Recessive |  |  |
| L         | L or open | < 0.22.1/              | Н       | L    | Dominant  |  |  |
| H or open | X         | ≤ 0.33 V <sub>CC</sub> | Z       | Z    | Recessive |  |  |
| Х         | Н         | ≤ 0.33 V <sub>CC</sub> | Z       | Z    | Recessive |  |  |

Table 3. Driver (SN65HVD234-Q1)

|      |           |                        | -       |      |           |  |  |
|------|-----------|------------------------|---------|------|-----------|--|--|
|      | INPUTS    |                        | OUTPUTS |      |           |  |  |
| TXD  | TXD EN RS |                        | CANH    | CANL | BUS STATE |  |  |
| L    | Н         | ≤ 0.33 V <sub>CC</sub> | Н       | L    | Dominant  |  |  |
| Н    | Х         | ≤ 0.33 V <sub>CC</sub> | Z       | Z    | Recessive |  |  |
| Open | Х         | X                      | Z       | Z    | Recessive |  |  |
| Х    | Х         | > 0.75 V <sub>CC</sub> | Z       | Z    | Recessive |  |  |
| Х    | L or open | Х                      | Z       | Z    | Recessive |  |  |



### Table 4. Receiver (SN65HVD233-Q1)<sup>(1)</sup>

|           | INPUTS                             |           |           |     |  |  |  |  |  |  |
|-----------|------------------------------------|-----------|-----------|-----|--|--|--|--|--|--|
| BUS STATE | $V_{ID} = V_{(CANH)} - V_{(CANL)}$ | LBK       | TXD       | RXD |  |  |  |  |  |  |
| Dominant  | V <sub>ID</sub> ≥ 0.9 V            | L or open | X         | L   |  |  |  |  |  |  |
| Recessive | V <sub>ID</sub> ≤ 0.5 V or open    | L or open | H or open | Н   |  |  |  |  |  |  |
| ?         | 0.5 V < V <sub>ID</sub> < 0.9 V    | L or open | H or open | ?   |  |  |  |  |  |  |
| Х         | X                                  | Н         | L         | L   |  |  |  |  |  |  |
| Х         | X                                  | Н         | Н         | Н   |  |  |  |  |  |  |

(1) H = high level; L = low level; Z = high impedance; X = irrelevant; ? = indeterminate

Table 5. Receiver (SN65HVD235-Q1)<sup>(1)</sup>

|           | INPUTS                             |           |           | OUTPUT |
|-----------|------------------------------------|-----------|-----------|--------|
| BUS STATE | $V_{ID} = V_{(CANH)} - V_{(CANL)}$ | AB        | TXD       | RXD    |
| Dominant  | V <sub>ID</sub> ≥ 0.9 V            | L or open | Х         | L      |
| Recessive | V <sub>ID</sub> ≤ 0.5 V or open    | L or open | H or open | Н      |
| ?         | 0.5 V < V <sub>ID</sub> <0.9 V     | L or open | H or open | ?      |
| Dominant  | V <sub>ID</sub> ≥ 0.9 V            | Н         | Х         | L      |
| Recessive | V <sub>ID</sub> ≤ 0.5 V or open    | Н         | Н         | Н      |
| Recessive | V <sub>ID</sub> ≤ 0.5 V or open    | Н         | L         | L      |
| ?         | 0.5 V < V <sub>ID</sub> <0.9 V     | Н         | L         | L      |

(1) H = high level; L = low level; Z = high impedance; X = irrelevant; ? = indeterminate

## Table 6. Receiver (SN65HVD234-Q1)<sup>(1)</sup>

|           | INPUTS                             |           | OUTPUT |
|-----------|------------------------------------|-----------|--------|
| BUS STATE | $V_{ID} = V_{(CANH)} - V_{(CANL)}$ | EN        | RXD    |
| Dominant  | V <sub>ID</sub> ≥ 0.9 V            | Н         | L      |
| Recessive | V <sub>ID</sub> ≤ 0.5 V or open    | Н         | Н      |
| ?         | 0.5 V < V <sub>ID</sub> < 0.9 V    | Н         | ?      |
| X         | X                                  | L or open | Н      |

(1) H = high level; L = low level; Z = high impedance; X = irrelevant; ? = indeterminate



## 11 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 11.1 Application Information

The CAN bus has two states during powered operation of the device, *dominant* and *recessive*. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD pins. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 via the high-resistance internal resistors  $R_{IN}$  and  $R_{ID}$  of the receiver, corresponding to a logic high on the TXD and RXD pins. See *Figure 35* and *Figure 36*.



Figure 35. Bus States (Physical Bit Representation)



Figure 36. Simplified Recessive Common-Mode Bias and Receiver

These CAN transceivers are typically used in applications with a host microprocessor or FPGA that includes the link layer portion of the CAN protocol. The different nodes on the network are typically connected through the use of a  $120-\Omega$  characteristic impedance twisted-pair cable with termination on both ends of the bus.



#### 11.2 Typical Application



Figure 37. Typical SN65HVD233-Q1 Application

#### 11.2.1 Design Requirements

### 11.2.1.1 Bus Loading, Length and Number of Nodes

The ISO 11898 standard specifies a data rate of up to 1 Mbps, maximum CAN bus cable length of 40 m, maximum drop line (stub) length of 0.3 m and a maximum of 30 nodes. However, with careful network design, the system may have longer cables, longer stub lengths, and many more nodes to a bus. Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898 standard. They have made system-level trade-offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, CAN Kingdom, DeviceNet and NMEA200.

A high number of nodes requires a transceiver with high input impedance and wide common-mode range, such as the SN65HVD23x-Q1 CAN family. ISO 11898-2 specifies the driver differential output with a 60- $\Omega$  load (two 120- $\Omega$  termination resistors in parallel) and the differential output must be greater than 1.5 V. The SN65HVD23x-Q1 devices are specified to meet the 1.5-V requirement with a 60- $\Omega$  load, and additionally specified with a differential output voltage minimum of 1.2 V across a common mode range of –2 V to 7 V through a 330- $\Omega$  coupling network. This network represents the bus loading of 120 SN65HVD23x-Q1 transceivers based on their minimum differential input resistance of 40 k $\Omega$ . Therefore, the SN65HVD23x-Q1 devices support up to 120 transceivers on a single bus segment with margin to the 1.2-V minimum differential input-voltage requirement at each node.

For CAN network design, margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity. Thus, a practical maximum number of nodes may be lower. Bus length may also be extended beyond the original ISO 11898 standard of 40 m by careful system-design and data-rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, fewer than 64 nodes, and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898 CAN standard.

#### 11.2.1.2 CAN Termination

The ISO 11898 standard specifies the interconnect to be a twisted-pair cable (shielded or unshielded) with  $120-\Omega$  characteristic impedance ( $Z_0$ ). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus the termination must be carefully placed so that it is not removed from the bus.



### **Typical Application (continued)**

#### 11.2.2 Detailed Design Procedure



Figure 38. Typical CAN Bus

Termination is typically a  $120-\Omega$  resistor at each end of the bus. If filtering and stabilization of the common-mode voltage of the bus is desired, then split termination may be used (see Figure 39). Split termination uses two  $60-\Omega$  resistors with a capacitor in the middle of these resistors to ground. Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions.

Care should be taken in the power ratings of the termination resistors used. Typically, the worst-case condition would be if the system power supply is shorted across the termination resistance to ground. In most cases, the current flow through the resistor in this condition would be much higher than the transceiver current limit.



Figure 39. CAN Bus Termination Concepts

#### 11.2.3 Application Curve

Figure 40 shows three typical output waveforms for the SN65HVD233-Q1 device with three different connections made to the RS pin. The top waveform shows the typical differential signal when transitioning from a recessive level to a dominant level on the CAN bus with RS tied to GND through a 0- $\Omega$  resistor. The second waveform shows the same signal for the condition with a 10-k $\Omega$  resistor tied from RS to ground. The bottom waveform shows the typical differential signal for the case where a 100-k $\Omega$  resistor is tied from the RS pin to ground.



### **Typical Application (continued)**



Figure 40. Typical SN65HVD233-Q1 Output Waveforms With Different Slope-Control Resistor Values

### 11.3 System Example

#### 11.3.1 ISO 11898 Compliance of SN65HVD23x-Q1 Family of 3.3-V CAN Transceivers

#### 11.3.1.1 Introduction

Many users value the low power consumption of operating their CAN transceivers from a 3.3-V supply. However, some are concerned about the interoperability with 5-V-supplied transceivers on the same bus. This report analyzes this situation to address those concerns.

### 11.3.1.2 Differential Signal

CAN is a differential bus where complementary signals are sent over two wires and the voltage difference between the two wires defines the logical state of the bus. The differential CAN receiver monitors this voltage difference and outputs the bus state with a single-ended logic-level output signal.



Figure 41. Typical Differential-Output-Voltage Waveform

25



### **System Example (continued)**

The CAN driver creates the differential voltage between CANH and CANL in the dominant state. The dominant differential output of the SN65HVD23x-Q1 device is greater than 1.5 V and less than 3 V across a  $60-\Omega$  load as defined by the ISO 11898 standard. These are the same limiting values as for 5-V-supplied CAN transceivers. The bus termination resistors, and not the CAN driver, drive the bus to the recessive state.

A CAN receiver is required to output a recessive state when less than 500 mV of differential voltage exists on the bus, and a dominant state when more than 900 mV of differential voltage exists on the bus. The CAN receiver must do this with common-mode input voltages from -2 V to 7 V. The SN65HVD23x-Q1 family of receivers meets these same input specifications as 5-V-supplied receivers do.

#### 11.3.1.3 Common-Mode Signal

The differential receiver rejects the common-mode signal, which is the average of the two CAN signals. The common-mode signal comes from the CAN driver, ground noise, and coupled bus noise. Because the bias voltage of the recessive state of the device is dependent on  $V_{CC}$ , any noise present or any variation of  $V_{CC}$  has an effect on this bias voltage seen by the bus. The SN65HVD23x-Q1 family has the recessive bias voltage set higher than  $0.5 \times V_{CC}$  to comply with the ISO 11898-2 CAN standard. The caveat to this is that the common-mode voltage drops by a approximately 200 millivolts when driving a dominant bit on the bus. This means that there is a common-mode shift between the dominant-bit and recessive-bit states of the device. Although this is not ideal, this small variation in the driver common-mode output is rejected by differential receivers and does not affect data, signal noise margins, or error rates.

### 11.3.1.4 Interoperability of 3.3-V CAN in 5-V CAN Systems

The 3.3-V-supplied SN65HVD23x-Q1 family of CAN transceivers is fully compatible with 5-V CAN transceivers. The differential output voltage is the same, the recessive common-mode output bias is the same, and the receivers have the same input specifications. The only slight difference is in the dominant common-mode output voltage, which is aapproximately 200 millivolts lower for a 3.3-V CAN transceiver than for a 5-V-supplied transceiver.

To help ensure the widest interoperability possible, the SN65HVD23x-Q1 family has successfully passed the internationally recognized GIFT/ICT conformance and interoperability testing for CAN transceivers. Electrical interoperability does not always assure interchangeability, however. Most implementers of CAN buses recognize that ISO 11898 does not sufficiently specify the electrical layer and that strict standard compliance alone does not ensure full interchangeability. This comes only with thorough equipment testing.

### 12 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100-nF ceramic capacitor located as close to the  $V_{CC}$  supply pins as possible. The TPS76333-Q1 is a linear voltage regulator suitable for the 3.3 V supply.

### 13 Layout

#### 13.1 Layout Guidelines

In order for the PCB design to be successful, start with design of the protection and filtering circuitry. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design. On-chip IEC ESD protection is good for laboratory and portable equipment but is usually not sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices at the bus connectors. Placement at the connector also prevents these harsh transient events from propagating further into the PCB and system.

Use V<sub>CC</sub> and ground planes to provide low inductance.



### **Layout Guidelines (continued)**

#### **NOTE**

High-frequency current follows the path of least inductance and not the path of least resistance.

Design bus protection by placing the protective components in the signal path. Do not force the transient current to divert from the signal path to reach the protection device.

An example placement of the transient-voltage-suppression (TVS) device indicated as D1 (either bidirectional diode or varistor solution) and bus filter capacitors C8 and C9 is shown in Figure 42.

The bus transient protection and filtering components should be placed as close to the bus connector, J1, as possible. This prevents transients, ESD and noise from penetrating onto the board and disturbing other devices.

Bus termination: Figure 42 shows split termination. This is where the termination is split into two resistors, R5 and R6, with the center or split tap of the termination connected to ground via capacitor C7. Split termination provides common-mode filtering for the bus. When termination is placed on the board instead of directly on the bus, care must be taken to ensure the terminating node is not removed from the bus, as there are signal integrity issues if the bus is not properly terminated on both ends. See the Detailed Design Procedure section for information on power ratings needed for the termination resistor(s).

Bypass and bulk capacitors should be placed as close as possible to the supply pins of the transceiver, as in the example of C2 and C3 on  $V_{CC}$ .

Use at least two vias for the  $V_{CC}$  and ground connections of the bypass capacitors and protection devices to minimize trace and via inductance.

To limit current on the digital lines, serial resistors may be used. Examples are R1, R2, R3 and R4.

To filter noise on the digital I/O lines, a capacitor may be used close to the input side of the I/O as shown by C1 and C4.

Because the internal pullup and pulldown biasing of the device is weak for floating pins, an external  $1-k\Omega$  to  $10-k\Omega$  pullup or pulldown resistor should be used to bias the state of the pin more strongly against noise during transient events.

Pin 1: If an open-drain host processor is used to drive the TXD pin of the device, an external pullup resistor between 1 k $\Omega$  and 10 k $\Omega$  to V<sub>CC</sub> should be used to drive the recessive input state of the device.

Pin 8: The mode pin, RS, is shown, assuming that it is used in the application. If the device is only to be used in normal mode or slope-control mode, R3 is not needed and the pads of C4 could be used for the pulldown resistor to GND.

### 13.2 Layout Example



Figure 42. Layout Example Diagram



#### 14 器件和文档支持

#### 14.1 相关链接

以下表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

表 7. 相关链接

| 器件            | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
|---------------|-------|-------|-------|-------|-------|
| SN65HVD233-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| SN65HVD234-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| SN65HVD235-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

### 14.2 接收文档更新通知

如需接收文档更新通知,请访问 ti.com 上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 14.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 14.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 14.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

### 14.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 15 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。本数据随时可能发生变更并且不对本文档进行修订,恕不另行通知。要获得这份数据表的浏览器版本,请查阅左侧的导航窗格。



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| SN65HVD233QDRQ1  | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 233Q                    | Samples |
| SN65HVD234QDRQ1  | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 234Q                    | Samples |
| SN65HVD235QDRQ1  | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 235Q                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 27-Jul-2021

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD233QDRQ1 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD234QDRQ1 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD235QDRQ1 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 27-Jul-2021



\*All dimensions are nominal

| 7 III GITTIOTIOTOTIO GITO TTOTTIITIGI |              |                 |      |      |             |            |             |
|---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65HVD233QDRQ1                       | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD234QDRQ1                       | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD235QDRQ1                       | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for CAN Interface IC category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

PCA82C250T/N4 UJA1169TK/3Z TLE7251VLE UM3608QA TJA1055T/3/1 TJA1057BT/0Z TJA1042BT/0Z TJA1044BT/0Z LTC2875IDD#TRPBF TLE9251VLE TLE9250VLE MCP251863T-E/SS ATA6570-GNQW1 UJA1169TK/3 TJA1448BTK/0Z UJA1169ATK/X/FZ TJA1442ATK/0Z UJA1169TK/F TJR1443AT/0Z UJA1169TK/X/FZ TJA1442BT/0Z TJA1152BT/0Z TJA1441BTK/0Z TCAN1463DMTRQ1 TCAN1057AVDDFRQ1 TCAN1462VDRBRQ1 TCAN1043ADMTRQ1 TCAN1043ADYYRQ1 TJA1042CT/0Z TCAN1057AEVDRQ1 TJR1442ATK/0Z TCAN1043ADRQ1 TLE9252VSK TLE9250XSJ CA-IF1042LS-Q1 SN65HVD1050DR-JSM MCP2562T-E/MFVAO TJA1050T-JSM SIT1042AQTK TJA1040T-JSM SSIT1050T SIT1051ATK/3 TJA1051AT/0Z SN65HVD1040DR-JSM SSIT1040T CA-IF1042LVS-Q1 SIT3232EEWE HGA1042M-3/TR BIN1051S-C TLE9471ES V33