



# 8-CHANNEL HALF-DUPLEX M-LVDS LINE TRANSCEIVERS

#### **FEATURES**

- Low-Voltage Differential 30- $\Omega$  to 55- $\Omega$  Line Drivers and Receivers for Signaling Rates (1) Up to 250 Mbps; Clock Frequencies Up to 125 MHz
- Meets or Exceeds the M-LVDS Standard TIA/EIA-899 for Multipoint Data Interchange
- Controlled Driver Output Voltage Transition Times for Improved Signal Quality
- -1 V to 3.4 V Common-Mode Voltage Range Allows Data Transfer With 2 V of Ground Noise
- Bus Pins High Impedance When Driver Disabled or V<sub>CC</sub> ≤ 1.5 V
- Independent Enables for each Driver
- Bus Pin ESD Protection Exceeds 8 kV
- Packaged in 64-Pin TSSOP (DGG)
- M-LVDS Bus Power Up/Down Glitch Free

#### **APPLICATIONS**

- Parallel Multipoint Data and Clock Transmission Via Backplanes and Cables
- Low-Power High-Speed Short-Reach Alternative to TIA/EIA-485
- Cellular Base Stations
- Central-Office Switches
- Network Switches and Routers

#### DESCRIPTION

The SN65MLVD080 and SN65MLVD082 provide eight half-duplex transceivers for transmitting and receiving Multipoint-Low-Voltage Differential Signals in full compliance with the TIA/EIA-899 (M-LVDS) standard, which are optimized to operate at signaling rates up to 250 Mbps. The driver outputs have been designed to support multipoint buses presenting loads as low as 30- $\Omega$  and incorporates controlled transition times to allow for stubs off of the backbone transmission line.

 The signaling rate of a line, is the number of voltage transitions that are made per second expressed in the units bps (bits per second). The M-LVDS standard defines two types of receivers, designated as Type-1 and Type-2. Type-1 receivers (SN65MLVD080) have thresholds centered about zero with 25 mV of hysteresis to prevent output oscillations with loss of input; Type-2 receivers (SN65MLVD082) implement a failsafe by using an offset threshold. In addition, the driver rise and fall times are between 1 and 2.0 ns, complying with the M-LVDS standard to provide operation at 250 Mbps while also accommodating stubs on the bus. Receiver outputs are slew rate controlled to reduce EMI and crosstalk effects associated with large current surges. The M-LVDS standard allows for 32 nodes on the bus providing a high-speed replacement for RS-485 where lower common-mode can be tolerated or when higher signaling rates are needed.

The driver logic inputs and the receiver logic outputs are on separate pins rather than tied together as in some transceiver designs. The drivers have separate enables (DE) and the receivers are enabled globally through ( $\overline{\text{RE}}$ ). This arrangement of separate logic inputs, logic outputs, and enable pins allows for a listen-while-talking operation. The devices are characterized for operation from  $-40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ .

### LOGIC DIAGRAM (POSITIVE LOGIC)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| PART NUMBER     | RECEIVER TYPE | PACKAGE MARKING | PACKAGE/CARRIER              |
|-----------------|---------------|-----------------|------------------------------|
| SN65MLVD080DGG  | Type 1        | MLVD080         | 64-Pin TSSOP/Tube            |
| SM65MLVD080DGGR | Type 1        | MLVD080         | 64-Pin TSSOP/Tape and Reeled |
| SN65MLVD082DGG  | Type 2        | MLVD082         | 64-Pin TSSOP/Tube            |
| SM65MLVD082DGGR | Type 2        | MLVD082         | 64-Pin TSSOP/Tape and Reeled |

#### PACKAGE DISSIPATION RATINGS

| PACKAGE | PCB JEDEC STANDARD    | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|-----------------------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|
| DGG     | Low-K <sup>(2)</sup>  | 1204.7 mW                             | 10.5 mW/°C                                                    | 576 mW                                |
| DGG     | High-K <sup>(3)</sup> | 1839.4 mW                             | 16.0 mW/°C                                                    | 880 mw                                |

- (1) This is the inverse of the junction-to-ambient thermal resistance when board mounted and with no air flow.
- In accordance with the Low-K thermal metric definitions of EIA/JESD51-3.
- (3) In accordance with the High-K thermal metric definitions of EIA/JESD51-7.

### THERMAL CHARACTERISTICS

|                      | PARAMETER                            | TEST CONDITIONS                                                                                                                                          | MIN | TYP   | MAX                | UNIT |
|----------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------|------|
| $\theta_{JB}$        | Junction-to-board thermal resistance |                                                                                                                                                          |     | 41.08 |                    | °C/W |
| $\theta_{\text{JC}}$ | Junction-to-case thermal resistance  |                                                                                                                                                          |     | 6.78  |                    | °C/W |
|                      |                                      | $V_{CC}$ = 3.3 V, DE = $V_{CC}$ , $\overline{RE}$ = GND, $C_L$ = 15 pF, $R_L$ = 50 $\Omega$ , 250 Mbps random data on each input                         |     | 477   |                    |      |
|                      | Device power dissipation             | $V_{CC}$ = 3.6 V, DE = $V_{CC}$ , $\overline{RE}$ = GND, $C_L$ = 15 pF, $R_L$ = 50 $\Omega$ , 250 Mbps data on one input and 125 MHz clock on the others |     |       | 854 <sup>(1)</sup> | mW   |

<sup>(1)</sup> When all channels are running at a 125-MHz clock frequency, a 250 lfm is required for a low-K board, and 150 lfm is required for a high-K board. In such applications, a TI 1:8 or dual 1:4 M-LVDS buffer is highly recommended, SN65MLVD128 or SN65MLVD129, to fan out clock signals in multiple paths.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                       |                                     |               | SN65MLVD080, 082             |
|---------------------------------------|-------------------------------------|---------------|------------------------------|
| Supply voltage range <sup>(2)</sup> , | V <sub>CC</sub>                     |               | −0.5 V to 4 V                |
| D, DE, RE                             |                                     |               | −0.5 V to 4 V                |
| Input voltage range                   | A, B                                |               | -1.8 V to 4 V                |
| R R                                   |                                     | −0.3 V to 4 V |                              |
| Output voltage range                  | A, or B                             |               | –1.8 V to 4 V                |
|                                       | Human Bady Madal(3)                 | A, B          | ±8 kV                        |
| Electrostatic discharge               | Human Body Model (3)                | All pins      | ±2 kV                        |
|                                       | Charged-Device Model <sup>(4)</sup> | All pins      | ±1500 V                      |
| Continuous power dissip               | ation                               |               | See Dissipation Rating Table |
| Storage temperature ran               | ge                                  |               | −65°C to 150°C               |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
- (3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.
- (4) Tested in accordance with JEDEC Standard 22, Test Method C101.



# RECOMMENDED OPERATING CONDITIONS

|                |                                                              | MIN  | NOM | MAX      | UNIT |
|----------------|--------------------------------------------------------------|------|-----|----------|------|
| $V_{CC}$       | Supply voltage                                               | 3    | 3.3 | 3.6      | V    |
| $V_{IH}$       | High-level input voltage                                     | 2    |     | $V_{CC}$ | V    |
| $V_{IL}$       | Low-level input voltage                                      | GND  |     | 8.0      | V    |
|                | Voltage at any bus terminal V <sub>A</sub> or V <sub>B</sub> | -1.4 |     | 3.8      | V    |
| $ V_{ID} $     | Magnitude of differential input voltage                      | 0.05 |     | $V_{CC}$ | V    |
| T <sub>A</sub> | Operating free-air temperature                               | -40  |     | 85       | °C   |
|                | Maximum junction temperature                                 |      |     | 140      | °C   |

# **DEVICE ELECTRICAL CHARACTERISTICS**

over recommended operating conditions unless otherwise noted

|     | PARAMETER      |               | TEST CONDITIONS                                                                                                               |  | TYP <sup>(1)</sup> | MAX | UNIT |
|-----|----------------|---------------|-------------------------------------------------------------------------------------------------------------------------------|--|--------------------|-----|------|
|     |                | Driver only   | $\overline{\text{RE}}$ and DE at V <sub>CC</sub> , R <sub>L</sub> = 50 $\Omega$ , All others open                             |  | 110                | 140 |      |
|     |                | Both disabled | RE at V <sub>CC</sub> , DE at 0 V, R <sub>L</sub> = No Load, All others open                                                  |  | 5                  | 8   | Λ    |
| ICC | Supply current | Both enabled  | $\overline{\text{RE}}$ at 0 V, DE at V <sub>CC</sub> , R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 15 pF, All others open |  | 140                | 180 | mA   |
|     |                | Receiver only | RE at 0 V, DE at 0 V, C <sub>L</sub> = 15 pF, All others open                                                                 |  | 38                 | 50  |      |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

### DRIVER ELECTRICAL CHARACTERISTICS

|                     | PARAMETER                                                                     | TEST CONDITIONS                           | MIN <sup>(1)</sup>      | TYP <sup>(2)</sup> | MAX                    | UNIT |
|---------------------|-------------------------------------------------------------------------------|-------------------------------------------|-------------------------|--------------------|------------------------|------|
| V <sub>AB</sub>     | Differential output voltage magnitude (A, B)                                  |                                           | 480                     |                    | 650                    | mV   |
| $\Delta  V_{AB} $   | Change in differential output voltage magnitude between logic states (A, B)   | See Figure 2                              | -50                     |                    | 50                     | mV   |
| V <sub>OS(SS)</sub> | Steady-state common-mode output voltage (A, B)                                |                                           | 0.8                     |                    | 1.2                    | V    |
| $\Delta V_{OS(SS)}$ | Change in steady-state common-mode output voltage between logic states (A, B) | See Figure 3                              | -50                     |                    | 50                     | mV   |
| V <sub>OS(PP)</sub> | Peak-to-peak common-mode output voltage (A, B)                                |                                           |                         |                    | 150                    | mV   |
| $V_{A(OC)}$         | Maximum steady-state open-circuit output voltage (A, B)                       | See Figure 7                              | 0                       |                    | 2.4                    | V    |
| $V_{B(OC)}$         | Maximum steady-state open-circuit output voltage (A, B)                       | See Figure 7                              | 0                       |                    | 2.4                    | V    |
| V <sub>P(H)</sub>   | Voltage overshoot, low-to-high level output (A, B)                            | See Figure 5                              |                         |                    | 1.2<br>V <sub>SS</sub> | V    |
| V <sub>P(L)</sub>   | Voltage overshoot, high-to-low level output (A, B)                            | See Figure 5                              | -0.2<br>V <sub>SS</sub> |                    |                        | V    |
| I <sub>IH</sub>     | High-level input current (D, DE)                                              | $V_{IH} = 2 V \text{ to } V_{CC}$         |                         |                    | 10                     | μΑ   |
| I <sub>IL</sub>     | Low-level input current (D, DE)                                               | $V_{IL}$ = GND to 0.8 V                   |                         |                    | 10                     | μΑ   |
| I <sub>os</sub>     | Differential short-circuit output current magnitude (A, B)                    | See Figure 4                              |                         |                    | 24                     | mA   |
| C <sub>i</sub>      | Input capacitance (D, DE)                                                     | $V_I = 0.4 \sin(30E6\pi t) + 0.5 V^{(3)}$ |                         | 5                  |                        | pF   |

<sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

<sup>2)</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

<sup>(3)</sup> HP4194A impedance analyzer (or equivalent)



### RECEIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions unless otherwise noted

|                  | PARAMETER                                                                                                           |        | TEST CONDITIONS                   | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|---------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------|-----|--------------------|------|------|
| \/               | Positive-going differential input voltage threshold (A. B)                                                          | Type 1 |                                   |     |                    | 50   | mV   |
| V <sub>IT+</sub> | T+ Positive-going differential input voltage tiffeshold (A, B)                                                      |        |                                   |     |                    | 150  | IIIV |
| \/               | V <sub>IT</sub> Negative-going differential input voltage threshold (A, B) Type 1 See Figure 9, Table 1 and Table 2 |        | <b>-</b> 50                       |     |                    | mV   |      |
| v IT–            |                                                                                                                     |        | Table 2                           | 50  |                    |      | IIIV |
| \/               | V <sub>HYS</sub> Differential input voltage hysteresis, (V <sub>IT+</sub> V <sub>IT-</sub> ) (A, B)                 |        |                                   |     | 25                 |      | mV   |
| V <sub>HYS</sub> | Type 2                                                                                                              |        |                                   | 0   |                    | IIIV |      |
| $V_{OH}$         | High-level output voltage (R)                                                                                       |        | $I_{OH} = -8 \text{ mA}$          | 2.4 |                    |      | V    |
| $V_{OL}$         | Low-level output voltage (R)                                                                                        |        | $I_{OL} = 8 \text{ mA}$           |     |                    | 0.4  | V    |
| $I_{\text{IH}}$  | High-level input current (RE)                                                                                       |        | $V_{IH} = 2 V \text{ to } V_{CC}$ | -10 |                    |      | μA   |
| $I_{\rm IL}$     | Low-level input current (RE)                                                                                        |        | $V_{IL}$ = GND to 0.8 V           | -10 |                    |      | μA   |
| $I_{OZ}$         | High-impedance output current (R)                                                                                   |        | $V_O = 0 \text{ V or } V_{CC}$    | -10 |                    | 15   | μA   |

<sup>(1)</sup> All typical values are at  $25^{\circ}$ C and with a 3.3-V supply voltage.

# **BUS INPUT AND OUTPUT ELECTRICAL CHARACTERISTICS**

|                       | PARAMETER                                                                                    | TI                                     | EST CONDITION           | ONS                                                        | MIN  | TYP <sup>(1)</sup> MAX | UNIT |
|-----------------------|----------------------------------------------------------------------------------------------|----------------------------------------|-------------------------|------------------------------------------------------------|------|------------------------|------|
|                       |                                                                                              | V <sub>A</sub> = 3.8 V,                | V <sub>B</sub> = 1.2 V  |                                                            | 0    | 32                     |      |
| I <sub>A</sub>        | Receiver or transceiver with driver disabled input current                                   | $V_A = 0 V \text{ or } 2.4 V,$         | $V_{B} = 1.2 \text{ V}$ |                                                            | -20  | 20                     | μΑ   |
|                       | aloablea inpat calloni                                                                       | $V_A = -1.4 V$ ,                       | $V_B = 1.2 \ V$         |                                                            | -32  | 0                      |      |
|                       |                                                                                              | $V_B = 3.8 V,$                         | $V_A = 1.2 \text{ V}$   |                                                            | 0    | 32                     |      |
| I <sub>B</sub>        | Receiver or transceiver with driver disabled input current                                   | $V_B = 0 V \text{ or } 2.4 V,$         | $V_A = 1.2 \text{ V}$   |                                                            | -20  | 20                     | μΑ   |
|                       | aloablea inpat calloni                                                                       | $V_B = -1.4 V$ ,                       | $V_A = 1.2 \text{ V}$   |                                                            | -32  | 0                      |      |
| I <sub>AB</sub>       | Receiver or transceiver with driver disabled differential input current $(I_A-I_B)$          | $V_A = V_B$ ,                          | $1.4 \le V_A \le 3.8$   | 3 V                                                        | -4   | 4                      | μΑ   |
|                       |                                                                                              | $V_A = 3.8 V$ ,                        | $V_B = 1.2 V,$          | $0 \text{ V} \leq \text{V}_{\text{CC}} \leq 1.5 \text{ V}$ | 0    | 32                     |      |
| I <sub>A(OFF)</sub>   | Receiver or transceiver power-off input current                                              | $V_A = 0 V \text{ or } 2.4 V,$         | $V_B = 1.2 V,$          | $0 \text{ V} \leq \text{V}_{\text{CC}} \leq 1.5 \text{ V}$ | -20  | 20                     | μΑ   |
|                       | Carron                                                                                       | $V_A = -1.4 V$ ,                       | V <sub>B</sub> = 1.2 V, | $0 \text{ V} \leq \text{V}_{\text{CC}} \leq 1.5 \text{ V}$ | -32  | 0                      |      |
|                       |                                                                                              | $V_B = 3.8 V,$                         | $V_A = 1.2 V$ ,         | $0 \text{ V} \leq \text{V}_{\text{CC}} \leq 1.5 \text{ V}$ | 0    | 32                     |      |
| I <sub>B(OFF)</sub>   | Receiver or transceiver power-off input current                                              | $V_B = 0 \text{ V or } 2.4 \text{ V},$ | $V_A = 1.2 V$ ,         | $0 \text{ V} \leq \text{V}_{\text{CC}} \leq 1.5 \text{ V}$ | -20  | 20                     | μΑ   |
|                       |                                                                                              | $V_B = -1.4 V$ ,                       | $V_A = 1.2 V$ ,         | $0 \text{ V} \leq \text{V}_{\text{CC}} \leq 1.5 \text{ V}$ | -32  | 0                      |      |
| I <sub>AB(OF</sub> F) | Receiver input or transceiver power-off differential input current $(I_{A(off)}-I_{B(off)})$ | $V_A = V_B$ , $0 \text{ V} \le V_{CC}$ | ≤ 1.5 V, –1.4 ≤         | $V_A \le 3.8 \text{ V}$                                    | -4   | 4                      | μΑ   |
| C <sub>A</sub>        | Transceiver with driver disabled input capacitance                                           | $V_A = 0.4 \sin (30E6\pi)$             | et) + $0.5 V^{(2)}$ ,   | V <sub>B</sub> = 1.2 V                                     |      | 5                      | pF   |
| C <sub>B</sub>        | Transceiver with driver disabled input capacitance                                           | $V_{B} = 0.4 \sin (30E6\pi)$           | et) + $0.5 V^{(2)}$ ,   | V <sub>A</sub> = 1.2 V                                     |      | 5                      | pF   |
| C <sub>AB</sub>       | Transceiver with driver disabled differential input capacitance                              | V <sub>AB</sub> = 0.4 sin (30E6        | iπt)V <sup>(2)</sup>    |                                                            |      | 3                      | pF   |
| C <sub>A/B</sub>      | Transceiver with driver disabled input capacitance balance, $(C_A/C_B)$                      |                                        |                         |                                                            | 0.99 | 1.01                   |      |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

<sup>(2)</sup> HP4194A impedance analyzer (or equivalent)



### DRIVER SWITCHING CHARACTERISTICS

|                       | PARAMETER                                                | TEST CONDITIONS                                       | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------|----------------------------------------------------------|-------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>pLH</sub>      | Propagation delay time, low-to-high-level output         |                                                       | 1   | 1.5                | 2.4 | ns   |
| t <sub>pHL</sub>      | Propagation delay time, high-to-low-level output         |                                                       | 1   | 1.5                | 2.4 | ns   |
| t <sub>r</sub>        | Differential output signal rise time                     |                                                       | 1   |                    | 2   | ns   |
| t <sub>f</sub>        | Differential output signal fall time                     | See Figure 5                                          | 1   |                    | 2   | ns   |
| t <sub>sk(o)</sub>    | Output skew                                              |                                                       |     |                    | 350 | ps   |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )      |                                                       |     | 0                  | 150 | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew (2)                                    |                                                       |     |                    | 600 | ps   |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) <sup>(3)</sup> | 100 MHz clock input(4)                                |     |                    | 4   | ps   |
| t <sub>jit(c-c)</sub> | Cycle-to-cycle jitter, rms                               | 100 MHz clock input <sup>(4)</sup>                    |     |                    | 45  | ps   |
| t <sub>jit(det)</sub> | Deterministic jitter                                     | 200 Mbns 215 4 DDDC input(5)                          |     |                    | 150 | ps   |
| t <sub>jit(pp)</sub>  | Peak-to-peak jitter <sup>(2)(6)</sup>                    | 200 Mbps 2 <sup>15</sup> –1 PRBS input <sup>(5)</sup> |     |                    | 190 | ps   |
| t <sub>PZH</sub>      | Enable time, high-impedance-to-high-level output         |                                                       |     |                    | 7   | ns   |
| t <sub>PZL</sub>      | Enable time, high-impedance-to-low-level output          | See Figure 6                                          |     |                    | 7   | ns   |
| t <sub>PHZ</sub>      | Disable time, high-level-to-high-impedance output        | See Figure 6                                          |     |                    | 7   | ns   |
| t <sub>PLZ</sub>      | Disable time, low-level-to-high-impedance output         |                                                       |     |                    | 7   | ns   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

t<sub>sk(pp)</sub> is the magnitude of the time difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. Jitter is ensured by design and characterization. Stimulus jitter has been subtracted from the numbers.

<sup>(4)</sup>  $t_r = t_f = 0.5 \text{ ns } (10\% \text{ to } 90\%), \text{ measured over } 30 \text{ k samples.}$ 

 <sup>(5)</sup> t<sub>r</sub> = t<sub>f</sub> = 0.5 ns (10% to 90%), measured over 100 k samples.
 (6) Peak-to-peak jitter includes jitter due to pulse skew (t<sub>sk(p)</sub>).



### RECEIVER SWITCHING CHARACTERISTICS

|                       | PARAMETER                                           |                                  | TEST CONDITIONS                                       | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------|-----------------------------------------------------|----------------------------------|-------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>pLH</sub>      | Propagation delay time, low-to-high-level or        | utput                            |                                                       | 2   | 4                  | 6   | ns   |
| t <sub>pHL</sub>      |                                                     |                                  |                                                       | 2   | 4                  | 6   | ns   |
| t <sub>r</sub>        | Output signal rise time                             |                                  |                                                       | 1   |                    | 2.3 | ns   |
| t <sub>f</sub>        | Output signal fall time                             |                                  | C <sub>L</sub> = 15 pF, See Figure 10                 | 1   |                    | 2.3 | ns   |
| t <sub>sk(o)</sub>    | Output skew                                         |                                  |                                                       |     |                    | 350 | ps   |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) |                                  |                                                       |     | 50                 | 350 | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew <sup>(2)</sup>                    |                                  |                                                       |     |                    | 1   | ns   |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) ((3))     | rms (1 standard deviation) ((3)) |                                                       |     |                    | 7   | ps   |
| t <sub>jit(c-c)</sub> | Cycle-to-cycle jitter, rms                          |                                  | 100 MHz clock input <sup>(4)</sup>                    |     |                    | 110 | ps   |
|                       | Data-mainistic litter                               | Type 1                           |                                                       |     |                    | 550 | ps   |
| t <sub>jit(det)</sub> | Deterministic jitter                                | Type 2                           | 000 Mb = 015 4 DDD0 : 5 1 (5)                         |     |                    | 480 | ps   |
|                       | Darleton and "Ham (3)(6)                            | Type 1                           | 200 Mbps 2 <sup>15</sup> –1 PRBS input <sup>(5)</sup> |     |                    | 720 | ps   |
| t <sub>jit(pp)</sub>  | Peak-to-peak jitter (3)(6)                          | Type 2                           |                                                       |     |                    | 660 | ps   |
| t <sub>PZH</sub>      | Enable time, high-impedance-to-high-level           | output                           |                                                       |     |                    | 30  | ns   |
| t <sub>PZL</sub>      |                                                     |                                  | C 45 p5 Coo Figure 44                                 |     |                    | 30  | ns   |
| t <sub>PHZ</sub>      |                                                     |                                  | C <sub>L</sub> = 15 pF, See Figure 11                 |     |                    | 18  | ns   |
| t <sub>PLZ</sub>      | Disable time, low-level-to-high-impedance of        | output                           |                                                       |     |                    | 28  | ns   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

t<sub>sk(pp)</sub> is the magnitude of the time difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. Jitter is ensured by design and characterization. Stimulus jitter has been subtracted from the numbers.

 $V_{ID} = 200 \text{ mV}_{pp}$  ('080),  $V_{ID} = 400 \text{ mV}_{pp}$  ('082),  $V_{cm} = 1 \text{ V}$ ,  $t_r = t_f = 0.5 \text{ ns}$  (10% to 90%), measured over 30 k samples.  $V_{ID} = 200 \text{ mV}_{pp}$  ('080),  $V_{ID} = 400 \text{ mV}_{pp}$  ('082),  $V_{cm} = 1 \text{ V}$ ,  $t_r = t_f = 0.5 \text{ ns}$  (10% to 90%), measured over 100 k samples. Peak-to-peak jitter includes jitter due to pulse skew  $(t_{sk(p)})$ .



# PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Voltage and Current Definitions



NOTE: All resistors are 1% tolerance.

Figure 2. Differential Output Voltage Test Circuit



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse frequency = 1 MHz, duty cycle = 50  $\pm$ 5%.
- B. C1, C2 and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 and R2 are metal film, surface mount, ±1%, and located within 2 cm of the D.U.T.
- D. The measurement of  $V_{OS(PP)}$  is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Figure 4. Driver Short-Circuit Test Circuit



# PARAMETER MEASUREMENT INFORMATION (continued)



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, frequency = 1 MHz, duty cycle = 50  $\pm$ 5%.
- B. C1, C2, and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 is a metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 5. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, frequency = 1 MHz, duty cycle = 50  $\pm 5\%$ .
- B. C1, C2, C3, and C4 includes instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 and R2 are metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 6. Driver Enable and Disable Time Circuit and Definitions



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 7. Maximum Steady State Output Voltage



- A. All input pulses are supplied by an Agilent 8304A Stimulus System with plug-in TBD.
- B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software
- C. Period jitter and cycle-to-cycle jitter are measured using a 100 MHz 50 ±1% duty cycle clock input.
- Peak-to-peak jitter and deterministic jitter are measured using a 200 Mbps 2<sup>15</sup>–1 PRBS input.

Figure 8. Driver Jitter Measurement Waveforms



Figure 9. Receiver Voltage and Current Definitions



Table 1. Type-1 Receiver Input Threshold Test Voltages

| APPLIED \ | OLTAGES         | RESULTING DIFFERENTIAL INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | RECEIVER<br>OUTPUT <sup>(1)</sup> |
|-----------|-----------------|--------------------------------------|-----------------------------------------|-----------------------------------|
| VIA       | V <sub>IB</sub> | $V_{ID}$                             | V <sub>IC</sub>                         | OUTPUT                            |
| 2.400     | 0.000           | 2.400                                | 1.200                                   | Н                                 |
| 0.000     | 2.400           | -2.400                               | 1.200                                   | L                                 |
| 3.400     | 3.350           | 0.050                                | 3.375                                   | Н                                 |
| 3.350     | 3.400           | -0.050                               | 3.375                                   | L                                 |
| -1.350    | -1.400          | 0.050                                | -1.375                                  | Н                                 |
| -1.400    | -1.350          | -0.050                               | -1.375                                  | L                                 |

(1) H= high level, L = low level, output state assumes receiver is enabled  $(\overline{RE} = L)$ 

Table 2. Type-2 Receiver Input Threshold Test Voltages

| APPLIED VOLTAGES  V <sub>IA</sub> V <sub>IB</sub> |        | RESULTING DIFFERENTIAL INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | RECEIVER<br>OUTPUT <sup>(1)</sup> |
|---------------------------------------------------|--------|--------------------------------------|-----------------------------------------|-----------------------------------|
|                                                   |        | $V_{ID}$                             | V <sub>IC</sub>                         | OUIFUI\"                          |
| 2.400                                             | 0.000  | 2.400                                | 1.200                                   | Н                                 |
| 0.000                                             | 2.400  | -2.400                               | 1.200                                   | L                                 |
| 3.400                                             | 3.250  | 0.150                                | 3.325                                   | Н                                 |
| 3.400                                             | 3.350  | 0.050                                | 3.375                                   | L                                 |
| -1.250                                            | -1.400 | 0.150                                | -1.325                                  | Н                                 |
| -1.350                                            | -1.400 | 0.050                                | -1.375                                  | L                                 |

(1) H= high level, L = low level, output state assumes receiver is enabled  $(\overline{RE} = L)$ 



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, frequency = 1 MHz, duty cycle = 50  $\pm$ 5%.  $C_L$  is a combination of a 20%-tolerance, low-loss ceramic, surface-mount capacitor and fixture capacitance within 2 cm of the D.U.T.
- B. The measurement is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 10. Receiver Timing Test Circuit and Waveforms





- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, frequency = 1 MHz, duty cycle =  $50 \pm 5\%$ .
- B. R<sub>L</sub> is 1% tolerance, metal film, surface mount, and located within 2 cm of the D.U.T.
- C. C<sub>L</sub> is the instrumentation and fixture capacitance within 2 cm of the DUT and ±20%. The measurement is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 11. Receiver Enable/Disable Time Test Circuit and Waveforms





- A. All input pulses are supplied by an Agilent 8304A Stimulus System with plug-in TBD.
- B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software
- C. Period jitter and cycle-to-cycle jitter are measured using a 100 MHz 50  $\pm$ 1% duty cycle clock input.
- D. Peak-to-peak jitter and deterministic jitter are measured using a 200 Mbps 2<sup>15</sup>–1 PRBS input.

Figure 12. Receiver Jitter Measurement Waveforms

**Table 3. Terminal Functions** 

| PIN      |                                                | TYPE    | DESCRIPTION                                        |
|----------|------------------------------------------------|---------|----------------------------------------------------|
| NAME     | NO.                                            | HIFE    | DESCRIPTION                                        |
| 1D-8D    | 58, 57, 52, 51, 46, 45, 40, 39                 | Input   | Data inputs for drivers                            |
| 1R-8R    | 59, 56, 53, 50, 47, 44, 41, 38                 | Output  | Data output for receivers                          |
| 1A-8A    | 6, 8, 12, 14, 18, 20, 24, 26                   | Bus I/O | M-LVDS bus noninverting input/output               |
| 1B–8B    | 7, 9, 13, 15, 19, 21, 25, 27                   | Bus I/O | M-LVDS bus inverting input/output                  |
| GND      | 10, 16, 22, 28, 36, 37, 43, 49, 55, 62, 63, 64 | Power   | Circuit ground                                     |
| $V_{CC}$ | 5, 11, 17, 23, 34, 35, 42, 48, 54, 60, 61      | Power   | Supply voltage                                     |
| RE       | 33                                             | Input   | Receiver enable, active low, enables all receivers |
| 1DE-8DE  | 1, 2, 3, 4, 29, 30, 31, 32                     | Input   | Driver enable, active high, individual enables     |



### **PIN ASSIGNMENTS**

# DGG PACKAGE (TOP VIEW)



#### **DEVICE FUNCTION TABLE**

#### RECEIVER (080)

| 1120211211 (000)                                 |        |   |  |  |  |  |
|--------------------------------------------------|--------|---|--|--|--|--|
| INPUTS                                           | OUTPUT |   |  |  |  |  |
| $V_{ID} = V_A - V_B$                             | RE     | R |  |  |  |  |
| V <sub>ID</sub> ≥ 50 mV                          | L      | Н |  |  |  |  |
| $-50 \text{ mV} < V_{\text{ID}} < 50 \text{ mV}$ | L      | ? |  |  |  |  |
| $V_{ID} \le -50 \text{ mV}$                      | L      | L |  |  |  |  |
| X                                                | Н      | Z |  |  |  |  |
| X                                                | Open   | Z |  |  |  |  |
| Open Circuit                                     | L      | ? |  |  |  |  |

#### RECEIVER (082)

| INPUTS                           | OUTPUT |   |
|----------------------------------|--------|---|
| $V_{ID} = V_A - V_B$             | RE     | R |
| V <sub>ID</sub> ≥ 150 mV         | L      | Н |
| 50 mV < V <sub>ID</sub> < 150 mV | L      | ? |
| $V_{ID} \le 50 \text{ mV}$       | L      | L |
| X                                | Н      | Z |
| X                                | Open   | Z |
| Open Circuit                     | L      | L |

# DRIVERS

| INPUT | ENABLE | OUTPUTS |        |  |  |  |
|-------|--------|---------|--------|--|--|--|
| D     | DE     | A OR Y  | B OR Z |  |  |  |
| L     | Н      | L       | Н      |  |  |  |
| Н     | Н      | Н       | L      |  |  |  |
| OPEN  | Н      | L       | Н      |  |  |  |
| X     | OPEN   | Z       | Z      |  |  |  |
| Χ     | L      | Z       | Z      |  |  |  |

H = high level, L = low level, Z = high impedance, X = Don't care, ? = indeterminate



# **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**









# **TYPICAL CHARACTERISTICS**





Figure 15.





Figure 16.

**DIFFERENTIAL OUTPUT VOLTAGE** 





Figure 17.

# RECEIVER TYPE-1 PROPAGATION DELAY vs FREE-AIR TEMPERTURE



Figure 19.

# DRIVER PROPAGATION DELAY VS FREE-AIR TEMPERATURE



Figure 18.

# RECEIVER TYPE-2 PROPAGATION DELAY vs FREE-AIR TEMPERATURE



Figure 20.







Figure 21.

# TYPE-1 RECEIVER TRANSITION TIME vs FREE-AIR TEMPERATURE



Figure 22.

# TYPE-2 RECEIVER TRANSITION TIME vs FREE-AIR TEMPERATURE



Figure 23.

# ADDED RECEIVER TYPE-1 PERIOD JITTER vs FREQUENCY



Figure 24.



Figure 25.



Figure 26.





Figure 27.



Figure 28.





# ADDED RECEIVER TYPE-2 DETERMINISTIC JITTER vs DATA RATE

Figure 29.



Figure 31.

# ADDED RECEIVER TYPE-1 DETERMINISTIC JITTER vs DATA RATE



Figure 30.

# ADDED RECEIVER TYPE-1 PEAK-TO-PEAK JITTER VS DATA RATE



Figure 32.



# ADDED RECEIVER TYPE-2 PEAK-TO-PEAK JITTER vs DATA RATE



# DRIVER OUTPUT EYE PATTERN 200 Mbps, 2<sup>15</sup>–1 PRBS, V<sub>CC</sub> = 3.3 V



# ADDED DRIVER PEAK-TO-PEAK JITTER VS DATA RATE



RECEIVER OUTPUT EYE PATTERN 200 Mbps,  $2^{15}$ –1 PRBS,  $V_{CC}$  = 3.3 V  $|V_{ID}|$  = 200 mV,  $V_{IC}$  = 1 V



Horizontal Scale = 1 ns/div Figure 36.



### **APPLICATION INFORMATION**

# Source Synchronous System Clock (SSSC)

There are two approaches to transmit data in a synchronous system: centralized synchronous system clock (CSSC) and source synchronous system clock (SSSC). CSSC systems synchronize data transmission between different modules using a clock signal from a centralized source. The key requirement for a CSSC system is for data transmission and reception to complete during a single clock cycle. The maximum operating frequency is the inverse of the shortest clock cycle for which valid data transmission and reception can be ensured. SSSC systems achieve higher operating frequencies by sending clock and data signals together to eliminate the flight time on the transmission media, backplane, or cables. In SSSC systems, the maximum operating frequency is limited by the cumulated skews that can exist between clock and data. The absolute flight time of data on the backplane does not provide a limitation on the operating frequency as it does with CSSC.

The SN65MLVD082 can be designed for interfacing the data and clock to support source synchronous system clock (SSSC) operation. It is specified for transmitting data up to 250 Mbps and clock frequencies up to 125 MHz. The figure below shows an example of a SSSC architecture supported by M-LVDS transceivers. The SN65MLVD206, a single channel transceiver, transmits the main system clock between modules. A retiming unit is then applied to the main system clock to generate a local clock for subsystem synchronization processing. System operating data (or control) and subsystem clock signals are generated from the data processing unit, such as a microprocessor, FPGA, or ASIC, on module 1, and sent to slave modules through the SN65MLVD082. Such design configurations are common while transmitting parallel control data over the backplane with a higher SSSC subsystem clock frequency. The subsystem clock frequency is aligned with the operating frequencies of the data processing unit to synchronize data transmission between different units.



Figure 37. Using Differential M-LVDS to Perform Source Synchronous System Clock Distribution

The maximum SSSC frequencies in a transparent mode can be calculated with the following equation:

$$f_{\text{max(clk)}} < 1/[\ t_{\text{sk(o)Source}} + t_{\text{sk(p-p)DRVR}} + t_{\text{sk(flight)BP}} + t_{\text{sk(p-p)RCVR}}$$

Setup time and hold time on the receiver side are decided by the data processing unit, FPGA, or ASIC in this example. By considering data passes through the transceiver only, the general calculation result is 238 MHz when using the following data:



# **APPLICATION INFORMATION (continued)**

 $t_{sk(o)Source} = 2.0 \text{ ns} - \text{Output}$  skew of data processing unit; any skew between data bits, or clock and data bits  $t_{sk(o-p)DRVR} = 0.6 \text{ ns} - \text{Driver}$  part-to-part skew of the SN65MLVD082

 $t_{sk(flight)BP} = 0.4 \text{ ns} - \text{Skew of propagation delay on the backplane between data and clock}$ 

 $t_{sk(p-p)RCVR}$  = 1.0 ns - Receiver part-to-part skew of the SN65MLVD082

The 238-MHz maximum operating speed calculated above was determined based on data and clock skews only. Another important consideration when calculating the maximum operating speed is output transition time. Transition-time-limited operating speed can be calculated from the following formula:

$$f = 45\% \times \frac{1}{2 \times t_{transition}} \tag{1}$$

Using the typical transition time of the SN65MLVD082 of 1.4 ns, a transition-time-limited operating frequency of 170 MHz can be supported.

In addition to the high operating frequencies of SSSC that can be ensured, the SN65MLVD082 presents other benefits as other M-LVDS bus transceivers can provide:

- Robust system operation due to common mode noise cancellation using a low voltage differential receiver
- Low EMI radiation noise due to differential signaling improves signal integrity through the backplane
- A singly terminated transmission line is easy to design and implement
- · Low power consumption in both active and idle modes minimizes thermal concerns on each module

In dense backplane design, these benefits are important for improving the performance of the whole system.

A similar result can be achieved with the SN65MLVD080.



### **APPLICATION INFORMATION (continued)**

#### LIVE INSERTION/GLITCH-FREE POWER UP/DOWN

The SN65MLVD080/082 family of products offered by Texas Instruments provides a glitch-free powerup/down feature that prevents the M-LVDS outputs of the device from turning on during a powerup or powerdown event. This is especially important in live insertion applications, when a device is physically connected to an M-LVDS multipoint bus and VCC is ramping.

While the M-LVDS interface for these devices is glitch free on powerup/down, the receiver output structure is not. Figure 38 shows the performance of the receiver output pin, R (CHANNEL 2), as Vcc (CHANNEL 1) is ramped.



Figure 38. M-LVDS Receiver Output: VCC (CHANNEL 1), R Pin (CHANNEL 2)

The glitch on the R pin is independent of the  $\overline{\text{RE}}$  voltage. Any complications or issues from this glitch are easily resolved in power sequencing or system requirements that suspend operation until VCC has reached a steady state value.





10-Dec-2020

### **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| SN65MLVD080DGG    | ACTIVE     | TSSOP        | DGG                | 64   | 25             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | MLVD080              | Samples |
| SN65MLVD080DGGG4  | ACTIVE     | TSSOP        | DGG                | 64   | 25             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | MLVD080              | Samples |
| SN65MLVD080DGGR   | ACTIVE     | TSSOP        | DGG                | 64   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | MLVD080              | Samples |
| SN65MLVD080DGGRG4 | ACTIVE     | TSSOP        | DGG                | 64   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | MLVD080              | Samples |
| SN65MLVD082DGG    | ACTIVE     | TSSOP        | DGG                | 64   | 25             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | MLVD082              | Samples |
| SN65MLVD082DGGG4  | ACTIVE     | TSSOP        | DGG                | 64   | 25             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | MLVD082              | Samples |
| SN65MLVD082DGGR   | ACTIVE     | TSSOP        | DGG                | 64   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | MLVD082              | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | В0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65MLVD080DGGR | TSSOP           | DGG                | 64 | 2000 | 330.0                    | 24.4                     | 8.4        | 17.3       | 1.7        | 12.0       | 24.0      | Q1               |
| SN65MLVD082DGGR | TSSOP           | DGG                | 64 | 2000 | 330.0                    | 24.4                     | 8.4        | 17.3       | 1.7        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65MLVD080DGGR | TSSOP        | DGG             | 64   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65MLVD082DGGR | TSSOP        | DGG             | 64   | 2000 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

# **TUBE**



\*All dimensions are nominal

| 7 III GITTIOTIOTOTIO GITO TTOTTIITIGI |              |              |      |     |        |        |        |        |
|---------------------------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| Device                                | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
| SN65MLVD080DGG                        | DGG          | TSSOP        | 64   | 25  | 530    | 11.89  | 3600   | 4.9    |
| SN65MLVD080DGGG4                      | DGG          | TSSOP        | 64   | 25  | 530    | 11.89  | 3600   | 4.9    |
| SN65MLVD082DGG                        | DGG          | TSSOP        | 64   | 25  | 530    | 11.89  | 3600   | 4.9    |
| SN65MLVD082DGGG4                      | DGG          | TSSOP        | 64   | 25  | 530    | 11.89  | 3600   | 4.9    |

# DGG (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LVDS Interface IC category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

SN65LV1212DBR RS90LV011YF5 MS90C104 MS90C031 MAX9176EUB+T SN65LVP16DRFT MAX9180EXT+T BU90LV048-E2
DS90LV047ATMX/NOPB DS90LT012AQMFX/NOPB SN65LVDS051PWRQ1 SN55LVDS31W DS90C387VJDXNOPB
SN65DS184TPAPRQ1 ADN4696EBRZ ADN4696EBRZ-RL7 ADN4693EBRZ ADN4670BCPZ MAX9112ESA+T THC63LVD827-2BRA
BU90T82-ZE2 PTN3460IBSF1MP DS90LV011ATMFX/NOPB SN65LVDS2DBVTG4 HT651023BRSZ HT651224BRSZ
MAX9122EUE+T MAX9123EUE+T MAX9174EUB+T BU90LV049A-E2 MAX9110EKA+T MAX9130EXTT NBA3N012CSNT1G
NBA3N011SSNT1G MS1224 MS9218 NB3L8504SDTR2G FIN1001M5X FIN1017MX FIN1027AMX FIN1215MTDX FIN1217MTDX
NB3L8504SDTG PTN3460IBS/F2MP NB3N4666CDTR2G MAX9121EUE+ BU90LV047A-E2 BU8255KVT-E2 SN65CML100DR
SN65LVDM051DR