- 4.5-V to 5.5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V SN54ACT32...J OR W PACKAGE SN74ACT32...D, DB, N, NS, OR PW PACKAGE (TOP VIEW) - Max t<sub>pd</sub> of 10 ns at 5 V - Inputs Are TTL-Voltage Compatible SN54ACT32 . . . FK PACKAGE (TOP VIEW) NC - No internal connection ### description/ordering information The 'ACT32 devices are quadruple 2-input positive-OR gates. The devices perform the Boolean function Y = A + B or $Y = \overline{A} \bullet \overline{B}$ in positive logic. #### **ORDERING INFORMATION** | TA | PACKAGI | ΕŤ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|------------|---------------|--------------------------|---------------------| | | PDIP – N | Tube | SN74ACT32N | SN74ACT32N | | | colo p | Tube | SN74ACT32D | ACTOO | | | SOIC - D | Tape and reel | SN74ACT32DR | ACT32 | | -40°C to 85°C | SOP - NS | Tape and reel | SN74ACT32NSR | ACT32 | | | SSOP – DB | Tape and reel | SN74ACT32DBR | AD32 | | | TOCOD DW | Tube | SN74ACT32PW | ADOO | | | TSSOP – PW | Tape and reel | SN74ACT32PWR | AD32 | | | CDIP – J | Tube | SNJ54ACT32J | SNJ54ACT32J | | -55°C to 125°C | CFP – W | Tube | SNJ54ACT32W | SNJ54ACT32W | | | LCCC - FK | Tube | SNJ54ACT32FK | SNJ54ACT32FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each gate) | INP | UTS | OUTPUT | |-----|-----|--------| | Α | В | Υ | | Н | Χ | Н | | X | Н | Н | | L | L | L | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### logic diagram, each gate (positive logic) #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |---------------------------------------------------------------|-------------|----------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | | Output voltage range, VO (see Note 1) | | 1.000000000000000000000000000000000000 | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | | ±20 mA | | Output clamp current, IOK (VO < 0 or VO > VCO | c) | ±20 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | - | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | | ±200 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : D package | 86°C/W | | | DB package | 96°C/W | | | N package | 80°C/W | | | NS package | 76°C/W | | | PW package | 113°C/W | | Storage temperature range, T <sub>stg</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | SN54ACT32 | | SN74A | CT32 | | |-------|------------------------------------|-----------|-----|-------|------|------| | | | MIN | MAX | MIN | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | 2 | in | 2 | | V | | VIL | Low-level input voltage | | 0.8 | | 8.0 | V | | VI | Input voltage | 0 | Vcc | 0 | VCC | V | | VO | Output voltage | 0 | VCC | 0 | VCC | V | | ЮН | High-level output current | ng | -24 | | -24 | mA | | loL | Low-level output current | 08 | 24 | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | 7 | 8 | | 8 | ns/V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | TEGT GOVERNO | ., | T | A = 25°C | ; | SN54A | CT32 | SN74A | CT32 | UNIT | |--------------------|---------------------------------------------------------------|-------|------|----------|------|-------|------|-------|------|------| | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | L 50 A | 4.5 V | 4.4 | | | 4.4 | | 4.4 | | | | | $IOH = -50 \mu A$ | 5.5 V | 5.4 | | | 5.4 | | 5.4 | | | | ., | 044 | 4.5 V | 3.86 | | | 3.7 | | 3.76 | | ., | | VOH | I <sub>OH</sub> = -24 mA | 5.5 V | 4.86 | | | 4.7 | | 4.76 | | V | | | I <sub>OH</sub> = -50 mA <sup>†</sup> | 5.5 V | | | | 3.86 | | | | | | | I <sub>OH</sub> = -75 mA <sup>†</sup> | 5.5 V | | | | | EN | 3.85 | | | | | I <sub>OL</sub> = 50 μA | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | | | 5.5 V | | 0.001 | 0.1 | .< | 0.1 | | 0.1 | | | ., | I <sub>OL</sub> = 24 mA | 5.5 V | | | 0.36 | Ć) | 0.5 | | 0.44 | V | | VOL | | 5.5 V | | | 0.36 | 200 | 0.5 | | 0.44 | | | | $I_{OL} = 50 \text{ mA}^{\dagger}$ | 5.5 V | | | | A. | 1.65 | | | | | | $I_{OL} = 75 \text{ mA}^{\dagger}$ | 5.5 V | | | | | | | 1.65 | | | lį | $V_I = V_{CC}$ or GND | 5.5 V | | | ±0.1 | | ±1 | | ±1 | μΑ | | lcc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 2 | | 40 | | 20 | μΑ | | ∆l <sub>CC</sub> ‡ | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V | | 0.6 | · | | 1.6 | | 1.5 | mA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 2.6 | | | | | | pF | <sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 2 ms. # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\,\pm\,$ 0.5 V (unless otherwise noted) (see Figure 1) | DADAMETER | FROM | то | T <sub>A</sub> = 25°C | | | SN54ACT32 | SN74ACT32 | | | |------------------|---------|--------------|-----------------------|-----|-----|-----------|-----------|-----|------| | PARAMETER | (INPUT) | UT) (OUTPUT) | MIN | TYP | MAX | MIN MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH | A on D | V | 1 | 6.5 | 9 | SEOFAIL | 1 | 10 | no | | t <sub>PHL</sub> | A or B | ī | 1 | 6.5 | 9 | Sk. | 1 | 10 | ns | ## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST C | TYP | UNIT | | |-----------------|-------------------------------|-------------------------|-----------|------|----| | C <sub>pd</sub> | Power dissipation capacitance | C <sub>L</sub> = 50 pF, | f = 1 MHz | 40 | pF | <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2.5$ ns. $t_f \leq 2.5$ ns. - C. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms www.ti.com 14-Oct-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | SN74ACT32D | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ACT32 | Samples | | SN74ACT32DBR | ACTIVE | SSOP | DB | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AD32 | Samples | | SN74ACT32DR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ACT32 | Samples | | SN74ACT32DRE4 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ACT32 | Samples | | SN74ACT32N | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | SN74ACT32N | Samples | | SN74ACT32NSR | ACTIVE | SO | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ACT32 | Samples | | SN74ACT32PW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AD32 | Samples | | SN74ACT32PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AD32 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ### **PACKAGE OPTION ADDENDUM** www.ti.com 14-Oct-2022 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74ACT32DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74ACT32DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74ACT32NSR | so | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74ACT32PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 9-Aug-2022 #### \*All dimensions are nominal | 7 III GIII I GII GI GI GI GI GI GI GI GI | | | | | | | | |------------------------------------------|--------------|-----------------|------|---------------------|-------|------------|-------------| | Device | Package Type | Package Drawing | Pins | Pins SPQ Length (mr | | Width (mm) | Height (mm) | | SN74ACT32DBR | SSOP | DB | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74ACT32DR | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | SN74ACT32NSR | SO | NS | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74ACT32PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74ACT32D | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | SN74ACT32N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ACT32N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ACT32PW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | # D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### DB (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### **MECHANICAL DATA** ### NS (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Logic Gates category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: NLV17SG32DFT2G CD4068BE NL17SG86DFT2G NLX1G11AMUTCG NLX1G97MUTCG 74LS38 74LVC1G08Z-7 CD4025BE NLV17SZ00DFT2G NLV17SZ126DFT2G NLV27WZ17DFT2G NLV74HC02ADR2G 74HC32S14-13 74LS133 74LVC1G32Z-7 74LVC1G86Z-7 NLV74HC14ADR2G NLV74HC20ADR2G NLVVHC1G09DFT1G NLX2G86MUTCG 74LVC2G32RA3-7 74LVC2G00HD4-7 NL17SG02P5T5G 74LVC2G86HK3-7 NLVVHC1G14DFT2G NLX1G99DMUTWG NLVVHC1G00DFT2G NLV7SZ57DFT2G NLV74VHC04DTR2G NLV27WZ00USG NLU1G86CMUTCG NLU1G08CMUTCG NL17SZ32P5T5G NL17SZ00P5T5G NL17SH02P5T5G 74AUP2G00RA3-7 NLVVHC1GT00DFT2G NLV74HC02ADTR2G NLX1G332CMUTCG NLVHCT132ADTR2G NL17SG86P5T5G NL17SZ05P5T5G NLV74VHC00DTR2G NLVVHC1G02DFT1G NLV74HC86ADR2G 74LVC2G86RA3-7 NL17SZ38DBVT1G NLV18SZ00DFT2G NLVVHC1G07DFT1G NLVVHC1G02DFT2G