## SN74AHC74Q-Q1 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRES

SGDS020A - FEBRUARY 2002 - REVISED APRIL 2008

- **Qualified for Automotive Applications**
- **EPIC™** (Enhanced-Performance Implanted **CMOS) Process**
- Operating Range 2-V to 5.5-V V<sub>CC</sub>
- Latch-Up Performance Exceeds 250 mA Per **JESD 17**
- **ESD Protection Exceeds 2000 V Per** MIL-STD-883. Method 3015: Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)

#### D OR PW PACKAGE (TOP VIEW)



#### description

The SN74AHC74Q dual positive-edge-triggered device is a D-type flip-flop.

A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

#### ORDERING INFORMATION<sup>†</sup>

| TA             | PACK       | \GE‡          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|------------|---------------|--------------------------|---------------------|
| 400C to 40E0C  | SOIC - D   | Tape and reel | SN74AHC74QDRQ1           | AHC74Q              |
| -40°C to 125°C | TSSOP - PW | Tape and reel | SN74AHC74QPWRQ1          | HA74Q               |

<sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments.



<sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.

SGDS020A - FEBRUARY 2002 - REVISED APRIL 2008

# FUNCTION TABLE (each flip-flop)

|     | INP |            | OUTPUTS |       |                  |  |
|-----|-----|------------|---------|-------|------------------|--|
| PRE | CLR | CLK        | D       | Q     | Q                |  |
| L   | Н   | Х          | Χ       | Н     | L                |  |
| Н   | L   | X          | Χ       | L     | Н                |  |
| L   | L   | X          | Χ       | н†    | H <sup>†</sup>   |  |
| Н   | Н   | $\uparrow$ | Н       | Н     | L                |  |
| Н   | Н   | $\uparrow$ | L       | L     | Н                |  |
| Н   | Н   | L          | Χ       | $Q_0$ | $\overline{Q}_0$ |  |

<sup>†</sup> This configuration is nonstable; that is, it does not persist when  $\overline{\mathsf{PRE}}$  or  $\overline{\mathsf{CLR}}$  returns to its inactive (high) level.

## logic symbol‡



 $<sup>\</sup>ddagger$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram, each flip-flop (positive logic)





## SN74AHC74Q-Q1 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SGDS020A - FEBRUARY 2002 - REVISED APRIL 2008

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                           | –0.5 V to 7 V                             |
|-------------------------------------------------------------------------------------------------|-------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                | –0.5 V to 7 V                             |
| Output voltage range, VO (see Note 1)                                                           | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, $I_{ K }(V_{ C } < 0)$                                                     | –20 mA                                    |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±20 mA                                    |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$                                    | ±25 mA                                    |
| Continuous current through V <sub>CC</sub> or GND                                               | ±50 mA                                    |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package                                | 86°C/W                                    |
| PW package                                                                                      | 113°C/W                                   |
| Storage temperature range, T <sub>sto</sub>                                                     | –65°C to 150°C                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 3)

|          |                                            |                                            | MIN  | MAX  | UNIT |
|----------|--------------------------------------------|--------------------------------------------|------|------|------|
| Vcc      | Supply voltage                             |                                            | 2    | 5.5  | V    |
|          |                                            | V <sub>CC</sub> = 2 V                      | 1.5  |      |      |
| $V_{IH}$ | High-level input voltage                   | V <sub>CC</sub> = 3 V                      | 2.1  |      | V    |
|          |                                            | V <sub>CC</sub> = 5.5 V                    | 3.85 |      |      |
|          |                                            | V <sub>CC</sub> = 2 V                      |      | 0.5  |      |
| $V_{IL}$ | Low-level input voltage                    | V <sub>CC</sub> = 3 V                      |      | 0.9  | V    |
|          |                                            | V <sub>CC</sub> = 5.5 V                    |      | 1.65 |      |
| VI       | Input voltage                              |                                            | 0    | 5.5  | V    |
| VO       | Output voltage                             |                                            | 0    | VCC  | V    |
|          |                                            | V <sub>CC</sub> = 2 V                      |      | -50  | μΑ   |
| loh      | High-level output current                  | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | -4   | A    |
|          |                                            | $V_{CC} = 5 V \pm 0.5 V$                   |      | -8   | mA   |
|          |                                            | V <sub>CC</sub> = 2 V                      |      | 50   | μΑ   |
| loL      | Low-level output current                   | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | 4    | A    |
|          |                                            | $V_{CC} = 5 V \pm 0.5 V$                   |      | 8    | mA   |
| A 4 / A  | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |                                            |      | 100  | 0/   |
| Δt/Δv    | Input transition rise or fall rate         | $V_{CC} = 5 V \pm 0.5 V$                   |      | 20   | ns/V |
| TA       | Operating free-air temperature             |                                            | -40  | 125  | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

## SN74AHC74Q-Q1 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SGDS020A - FEBRUARY 2002 - REVISED APRIL 2008

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| 24244555  | TEST SOURITIONS                         | .,           | T,   | չ = 25°C | ;    |      |     |      |
|-----------|-----------------------------------------|--------------|------|----------|------|------|-----|------|
| PARAMETER | TEST CONDITIONS                         | VCC          | MIN  | TYP      | MAX  | MIN  | MAX | UNIT |
|           |                                         | 2 V          | 1.9  | 2        |      | 1.9  |     |      |
|           | I <sub>OH</sub> = -50 μA                | 3 V          | 2.9  | 3        |      | 2.9  |     |      |
| Voн       |                                         | 4.5 V        | 4.4  | 4.5      |      | 4.4  |     | V    |
|           | $I_{OH} = -4 \text{ mA}$                | 3 V          | 2.58 |          |      | 2.48 |     |      |
|           | $I_{OH} = -8 \text{ mA}$                | 4.5 V        | 3.94 |          |      | 3.8  |     |      |
|           |                                         | 2 V          |      |          | 0.1  |      | 0.1 |      |
|           | I <sub>OL</sub> = 50 μA                 | 3 V          |      |          | 0.1  |      | 0.1 |      |
| VOL       |                                         | 4.5 V        |      |          | 0.1  |      | 0.1 | V    |
|           | I <sub>OL</sub> = 4 mA                  | 3 V          |      |          | 0.36 |      | 0.5 |      |
|           | I <sub>OL</sub> = 8 mA                  | 4.5 V        |      |          | 0.36 |      | 0.5 |      |
| lį        | V <sub>I</sub> = 5.5 V or GND           | 0 V to 5.5 V | ·    |          | ±0.1 | ·    | ±1  | μΑ   |
| Icc       | $V_I = V_{CC}$ or GND, $I_O = 0$        | 5.5 V        |      |          | 2    |      | 20  | μΑ   |
| Ci        | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V          |      | 2        | 10   |      | ·   | pF   |

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1)

|                 |                              |                     |     |  |     | MAX | UNIT |  |  |
|-----------------|------------------------------|---------------------|-----|--|-----|-----|------|--|--|
|                 |                              |                     |     |  |     |     |      |  |  |
|                 | Polar donothy                | PRE or CLR low      | 6   |  | 7   |     |      |  |  |
| t <sub>W</sub>  | Pulse duration               | CLK                 | 6   |  | 7   |     | ns   |  |  |
|                 | Catura time a historia CLIVA | Data                | 6   |  | 7   |     |      |  |  |
| t <sub>su</sub> | Setup time before CLK↑       | PRE or CLR inactive | 5   |  | 5   |     | ns   |  |  |
| t <sub>h</sub>  | Hold time, data after CLK↑   |                     | 0.5 |  | 0.5 |     | ns   |  |  |

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

|                 |                            |                     | $T_A = 2$ | 25°C  | MIN | BEAV |    |  |
|-----------------|----------------------------|---------------------|-----------|-------|-----|------|----|--|
|                 |                            | MIN                 | MAX       | IVIIN | MAX | UNIT |    |  |
|                 | Dulas direction            | PRE or CLR low      | 5         |       | 5   |      |    |  |
| t <sub>W</sub>  | Pulse duration             | CLK                 | 5         |       | 5   |      | ns |  |
|                 | Satura tima hafara CLIVA   | Data                | 5         |       | 5   |      |    |  |
| t <sub>su</sub> | Setup time before CLK↑     | PRE or CLR inactive | 3         |       | 3   |      | ns |  |
| th              | Hold time, data after CLK↑ | 0.5                 |           | 0.5   |     | ns   |    |  |

## SN74AHC74Q-Q1 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SGDS020A - FEBRUARY 2002 - REVISED APRIL 2008

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1)

| DADAMETED        | FROM       | то                           | LOAD                   | T   | λ = 25°C | ;    | BAINI | MAY  | LINUT  |
|------------------|------------|------------------------------|------------------------|-----|----------|------|-------|------|--------|
| PARAMETER        | (INPUT)    | (OUTPUT)                     | CAPACITANCE            | MIN | TYP      | MAX  | MIN   | MAX  | UNIT   |
|                  |            |                              | C <sub>L</sub> = 15 pF | 80  | 125      |      | 70    |      | N41.1- |
| fmax             |            |                              | C <sub>L</sub> = 50 pF | 50  | 75       |      | 45    |      | MHz    |
| t <sub>PLH</sub> | PRE or CLR | 0 5                          | 0. 455                 |     | 7.6      | 12.3 | 1     | 14.5 |        |
| t <sub>PHL</sub> | PRE OF CLR | Q or Q                       | C <sub>L</sub> = 15 pF |     | 7.6      | 12.3 | 1     | 14.5 | ns     |
| t <sub>PLH</sub> | 0114       | Q or Q                       | 0 45 5                 |     | 6.7      | 11.9 | 1     | 14   |        |
| <sup>t</sup> PHL | CLK        | Q or Q                       | C <sub>L</sub> = 15 pF |     | 6.7      | 11.9 | 1     | 14   | ns     |
| <sup>t</sup> PLH | DDE OLD    | 0 5                          | 0 50 5                 |     | 10.1     | 15.8 | 1     | 18   |        |
| t <sub>PHL</sub> | PRE or CLR | Q or Q                       | $C_L = 50 pF$          |     | 10.1     | 15.8 | 1     | 18   | ns     |
| <sup>t</sup> PLH | CLK        | Q or $\overline{\mathbb{Q}}$ | C: - 50 pF             |     | 9.2      | 15.4 | 1     | 17.5 | 20     |
| t <sub>PHL</sub> | CLK        | QUIQ                         | C <sub>L</sub> = 50 pF |     | 9.2      | 15.4 | 1     | 17.5 | ns     |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| DADAMETED        | FROM       | то                           | LOAD                   | T,  | <u> </u> = 25°C | ;   | 84181 | MAY  |      |
|------------------|------------|------------------------------|------------------------|-----|-----------------|-----|-------|------|------|
| PARAMETER        | (INPUT)    | (OUTPUT)                     | CAPACITANCE            | MIN | TYP             | MAX | MIN   | MAX  | UNIT |
| ,                |            |                              | C <sub>L</sub> = 15 pF | 130 | 170             |     | 110   |      |      |
| f <sub>max</sub> |            |                              | C <sub>L</sub> = 50 pF | 90  | 115             |     | 75    |      | MHz  |
| <sup>t</sup> PLH | PRE or CLR | 0 5                          | 0 45 = 5               |     | 4.8             | 7.7 | 1     | 9    |      |
| <sup>t</sup> PHL | PRE OF CLR | Q or Q                       | C <sub>L</sub> = 15 pF |     | 4.8             | 7.7 | 1     | 9    | ns   |
| <sup>t</sup> PLH | CLIK       | 0 5                          | 0. 455                 |     | 4.6             | 7.3 | 1     | 8.5  |      |
| <sup>t</sup> PHL | CLK        | Q or Q                       | C <sub>L</sub> = 15 pF |     | 4.6             | 7.3 | 1     | 8.5  | ns   |
| <sup>t</sup> PLH | PRE or CLR | Q or $\overline{\mathbb{Q}}$ | 0. 50.5                |     | 6.3             | 9.7 | 1     | 11   |      |
| <sup>t</sup> PHL | PRE OF CLR | Q or Q                       | C <sub>L</sub> = 50 pF |     | 6.3             | 9.7 | 1     | 11   | ns   |
| <sup>t</sup> PLH | CLK        | Q or $\overline{\mathbb{Q}}$ | C <sub>L</sub> = 50 pF |     | 6.1             | 9.3 | 1     | 10.5 | ns   |
| <sup>t</sup> PHL | OLK        | QUIQ                         | CL = 30 pr             |     | 6.1             | 9.3 | 1     | 10.5 | 110  |

## noise characteristics, $V_{CC} = 5 \text{ V}$ , $C_L = 50 \text{ pF}$ , $T_A = 25^{\circ}\text{C}$ (see Note 4)

|                    | PARAMETER                                     | MIN | MAX  | UNIT |
|--------------------|-----------------------------------------------|-----|------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |     | 8.0  | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.8 | V    |
| VOH(V)             | Quiet output, minimum dynamic VOH             | 4.7 |      | V    |
| VIH(D)             | High-level dynamic input voltage              | 3.5 |      | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |     | 1.5  | V    |

NOTE 4: Characteristics are for surface-mount packages only.

## operating characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

|                 | PARAMETER                     | TEST C   | ONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|----------|-----------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz | 32  | pF   |



SGDS020A - FEBRUARY 2002 - REVISED APRIL 2008

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq 3$  ns.  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





### PACKAGE OPTION ADDENDUM



10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                   |            |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| SN74AHC74QDRG4Q1  | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | AHC74Q               | Samples |
| SN74AHC74QDRQ1    | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | AHC74Q               | Samples |
| SN74AHC74QPWRG4Q1 | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | HA74Q                | Samples |
| SN74AHC74QPWRQ1   | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | HA74Q                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHC74QPWRG4Q1 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHC74QPWRQ1   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHC74QPWRG4Q1 | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74AHC74QPWRQ1   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

## D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Flip-Flops category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

042224FB 595-SN74HC175D 714362RB 714504BB 714505XB 74ABT74D,118 74AC11074D 74AC11074DR 74AC11074N
74AC11074PWR 74AC16374DL 74AC273MTCX 74AC374SC 74AC377 74AC574SJ 74ACT109PC 74ACT11074D 74ACT11074DBR
74ACT11074N 74ACT11374DW 74ACT11374DWR 74ACT16374DLR 74ACT16374DLR 74ACT16823DL 74ACT257PC 74ACT74PC
74AHC1G79GV,125 74AHC1G79GV.125 74AHC1G79GV-Q100H 74AHC1G79GW,125 74AHC1G79GW.125 74AHC273BQ,115
74AHC273PW,118 74AHC374D,118 74AHC374PW,118 74AHC574BQ,115 74AHC574D,118 74AHC574D.118 74AHC574PW,112
74AHC574PW,118 74AHC74BQ,115 74AHC74D,112 74AHC74D,118 74AHC74PW,118 74AHC74PW-Q100J 74AHCT1G79GV,125
74AHCT1G79GW,125 74AHCT273D,118 74AHCT273PW,118 74AHCT374D,118