







SN74LV574A

ZHCSR97J - APRIL 1998 - REVISED DECEMBER 2022

# SN74LV574A 具有三态输出的八路边沿触发 D 类触发器

### 1 特性

• 2V 至 5.5V V<sub>CC</sub> 运行

Texas

• 5V时 t<sub>pd</sub>最大值为7.1ns

INSTRUMENTS

- V<sub>OLP</sub>(输出接地反弹) 典型值小于 0.8V(V<sub>CC</sub> = 3.3V、T<sub>A</sub> = 25°C)
- V<sub>OHV</sub>(输出 V<sub>OH</sub>下冲)典型值 大于 2.3 V(V<sub>CC</sub> = 3.3V、T<sub>A</sub> = 25°C)
- 支持所有端口上的混合模式电压运行
- loff 支持局部断电模式运行
- 闩锁性能超过 250mA,符合 JESD 17 规范

### 2 应用

- 服务器
- 发光二极管 (LED) 显示屏
- 网络交换机
- 电信基础设施
- 电机驱动器
- I/O 扩展器

### 3 说明

'LV574A 器件是八路边沿触发 D 类触发器,旨在于 2V 至 5.5V V<sub>CC</sub> 下运行。

这些器件具有专门设计用于驱动高容性或较低阻抗负载 的三态输出。这些器件特别适用于实现缓冲寄存器、 I/O端口、双向总线驱动器和工作寄存器。

在时钟 (CLK) 输入发生正转换时, Q 输出被设置为在数据 (D) 输入端设置的逻辑电平。

封装信息<sup>(1)</sup>

| 器件型号       | 封装               | 封装尺寸 (标称值)     |
|------------|------------------|----------------|
|            | DB (SSOP, 16)    | 6.2mm × 5.3mm  |
|            | DGV (TVSOP, 16)  | 3.6mm × 4.4mm  |
| SN74LV574A | DW ( SOIC , 16 ) | 10.3mm × 7.5mm |
| SNI4LVJIAA | NS ( SOP , 16 )  | 10.3mm × 5.3mm |
|            | PW (TSSOP, 16)   | 5mm × 4.4mm    |
|            | RGY(VQFN,16)     | 4mm × 3.5mm    |

<sup>(1)</sup> 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。



逻辑图(正逻辑)



# **Table of Contents**

| 1 | 特性                                                            | 1   |
|---|---------------------------------------------------------------|-----|
|   | 应用                                                            |     |
|   | <br>说明                                                        |     |
|   | Revision History                                              |     |
|   | Pin Configuration and Functions                               |     |
|   | Specifications                                                |     |
|   | 6.1 Absolute Maximum Ratings                                  |     |
|   | 6.2 ESD Ratings                                               |     |
|   | 6.3 Recommended Operating Conditions                          | 5   |
|   | 6.4 Thermal Information                                       | 5   |
|   | 6.5 Electrical Characteristics                                | 6   |
|   | 6.6 Timing Requirements, $V_{CC}$ = 2.5 V ± 0.2 V             | 6   |
|   | 6.7 Timing Requirements, $V_{CC}$ = 3.3 V ± 0.3 V             | 7   |
|   | 6.8 Timing Requirements, V <sub>CC</sub> = 5 V ± 0.5 V        | 7   |
|   | 6.9 Switching Characteristics, $V_{CC}$ = 2.5 V ± 0.2 V       |     |
|   | 6.10 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V      |     |
|   | 6.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V |     |
|   | 6.12 Noise Characteristics                                    |     |
|   | 6.13 Operating Characteristics                                | 9   |
|   | 6.14 Typical Characteristics                                  | 9   |
| 7 | Parameter Measurement Information                             | .10 |

| 8 Detailed Description                             | 11   |
|----------------------------------------------------|------|
| 8.1 Overview                                       | 11   |
| 8.2 Functional Block Diagram                       |      |
| 8.3 Feature Description.                           |      |
| 8.4 Device Functional Modes                        |      |
| 9 Application and Implementation                   |      |
| 9.1 Application Information                        |      |
| 9.2 Typical Application                            |      |
| 10 Power Supply Recommendations                    |      |
| 11 Layout                                          |      |
| 11.1 Layout Guidelines                             | 15   |
| 11.2 Layout Example                                |      |
| 12 Device and Documentation Support                |      |
| 12.1 Documentation Support                         |      |
| 12.2 Receiving Notification of Documentation Updat | es16 |
| 12.3 Support Resources                             |      |
| 12.4 Trademarks                                    | 16   |
| 12.5 Electrostatic Discharge Caution               | 16   |
| 12.6 Glossary                                      |      |
| 13 Mechanical, Packaging, and Orderable            |      |
| Information                                        | 16   |
|                                                    |      |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision I (April 2005) to Revision J (December 2022) | Page |
|--------------------------------------------------------------------|------|
|                                                                    |      |

| • | 通篇更新了表格、 | 图和交叉参考的格式 | 1 |
|---|----------|-----------|---|
|   |          |           |   |



### **5** Pin Configuration and Functions

|     |    |    | 1   |
|-----|----|----|-----|
| OE  |    |    | Vcc |
| 1D  |    |    | 1Q  |
| 2D  |    |    | 2Q  |
| 3D  |    |    | 3Q  |
| 4D  |    |    | 4Q  |
| 5D  | 6  |    | 5Q  |
| 6D  | 7  |    | 6Q  |
| 7D  | 8  |    | 7Q  |
| 8D  |    |    | 8Q  |
| GND | 10 | 11 | CLK |
|     |    |    |     |

#### 图 5-1. DB, DGV, DW, NS, or PW Package (Top View)



图 5-2. RGY Package (Top View)

表 5-1. Pin Functions

| PIN |                 | ТҮРЕ | Description                    |
|-----|-----------------|------|--------------------------------|
| NO. | NAME            |      | Description                    |
| 1   | ŌĒ              | I    | Clear all channels, active low |
| 2   | 1D              | I    | Channel 1, D input             |
| 3   | 2D              | I    | Channel 2, D input             |
| 4   | 3D              | 1    | Channel 3, D input             |
| 5   | 4D              | 1    | Channel 4, D input             |
| 6   | 5D              | 1    | Channel 5, D input             |
| 7   | 6D              | I    | Channel 6, D input             |
| 8   | 7D              | I    | Channel 7, D input             |
| 9   | 8D              | I    | Channel 8, D input             |
| 10  | GND             | —    | Ground                         |
| 11  | CLK             | 1    | Clock Pin                      |
| 12  | 8Q              | 0    | Channel 8, Q output            |
| 13  | 7Q              | 0    | Channel 7, Q output            |
| 14  | 6Q              | 0    | Channel 6, Q output            |
| 15  | 5Q              | 0    | Channel 5, Q output            |
| 16  | 4Q              | 0    | Channel 4, Q output            |
| 17  | 3Q              | 0    | Channel 3, Q output            |
| 18  | 2Q              | 0    | Channel 2, Q output            |
| 19  | 1Q              | 0    | Channel 1, Q output            |
| 20  | V <sub>CC</sub> | _    | Power Pin                      |



### 6 Specifications 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                                             |                         |  | MIN   | MAX                   | UNIT |
|------------------|---------------------------------------------------------------------------------------------|-------------------------|--|-------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                                                        |                         |  | - 0.5 | 7                     | V    |
| VI               | Input voltage range <sup>(2)</sup>                                                          |                         |  |       | 7                     | V    |
| Vo               | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |                         |  | - 0.5 | 7                     | V    |
| Vo               | Output voltage range applied in the high or low state <sup>(2) (3)</sup>                    |                         |  |       | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                                         | V <sub>1</sub> < 0      |  |       | - 20                  | mA   |
| I <sub>OK</sub>  | Output clamp current                                                                        | V <sub>O</sub> < 0      |  |       | - 50                  | mA   |
| I <sub>O</sub>   | Continuous output current                                                                   | $V_{O} = 0$ to $V_{CC}$ |  |       | ±35                   | mA   |
|                  | Continuous current through $V_{CC}$ or GND                                                  | i.                      |  |       | ±70                   | mA   |
| T <sub>stg</sub> | Storage temperature range                                                                   |                         |  | - 65  | 150                   | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(3) This value is limited to 5.5-V maximum.

### 6.2 ESD Ratings

|                    |                         |                             | VALUE | UNIT |   |
|--------------------|-------------------------|-----------------------------|-------|------|---|
|                    |                         | Human-Body Model (A114-A)   | ±2000 |      | ] |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine Model (A115-A)      | ±200  | V    |   |
|                    |                         | Charged-Device Model (C101) | ±1000 |      |   |



### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                        |                                    |                                       | MIN                   | MAX                 | UNIT |  |
|------------------------|------------------------------------|---------------------------------------|-----------------------|---------------------|------|--|
| V <sub>CC</sub>        | Supply voltage                     |                                       | 2                     | 5.5                 | V    |  |
|                        |                                    | V <sub>CC</sub> = 2 V                 | 1.5                   |                     |      |  |
| V                      | High-level input voltage           | $V_{CC}$ = 2.3 V to 2.7 V             | V <sub>CC</sub> × 0.7 |                     | V    |  |
| V <sub>IH</sub>        | nigh-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V        | V <sub>CC</sub> × 0.7 |                     | v    |  |
|                        |                                    | $V_{CC}$ = 4.5 V to 5.5 V             | V <sub>CC</sub> × 0.7 |                     |      |  |
|                        |                                    | V <sub>CC</sub> = 2 V                 |                       | 0.5                 |      |  |
| V.                     | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V      |                       | $V_{CC} \times 0.3$ | v    |  |
| V <sub>IL</sub>        | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V        |                       | $V_{CC} \times 0.3$ | v    |  |
|                        |                                    | $V_{CC}$ = 4.5 V to 5.5 V             |                       | $V_{CC} \times 0.3$ |      |  |
| VI                     | Input voltage                      | · · · · · · · · · · · · · · · · · · · | 0                     | 5.5                 | V    |  |
| V.                     | Output voltage                     | High or low state                     | 0                     | V <sub>CC</sub>     | V    |  |
| Vo                     | Output voltage                     | 3-state                               | 0                     | 5.5                 |      |  |
|                        |                                    | V <sub>CC</sub> = 2 V                 |                       | - 50                | μA   |  |
|                        |                                    | $V_{CC}$ = 2.3 V to 2.7 V             |                       | - 2                 | mA   |  |
| I <sub>ОН</sub>        | High-level output current          | V <sub>CC</sub> = 3 V to 3.6 V        |                       | - 8                 |      |  |
|                        |                                    | $V_{CC}$ = 4.5 V to 5.5 V             |                       | - 16                |      |  |
|                        |                                    | V <sub>CC</sub> = 2 V                 |                       | 50                  | μA   |  |
|                        |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V      |                       | 2                   |      |  |
| I <sub>OL</sub>        | Low-level output current           | V <sub>CC</sub> = 3 V to 3.6 V        |                       | 8                   | mA   |  |
|                        |                                    | $V_{CC}$ = 4.5 V to 5.5 V             |                       | 16                  | 6    |  |
|                        |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V      |                       | 200                 |      |  |
| $\Delta$ t/ $\Delta$ v | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V        |                       | 100                 | ns/V |  |
|                        | -                                  | $V_{CC}$ = 4.5 V to 5.5 V             |                       | 20                  |      |  |
| T <sub>A</sub>         | Operating free-air temperature     |                                       | - 40                  | 125                 | °C   |  |

(1) All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*.

### 6.4 Thermal Information

|                  |                                        | SN74LV574A |         |         |         |         |         |         |      |
|------------------|----------------------------------------|------------|---------|---------|---------|---------|---------|---------|------|
|                  | THERMAL METRIC <sup>(1)</sup>          | DB         | DGV     | DW      | GQN     | NS      | PW      | RGY     | UNIT |
|                  |                                        | 20 PINS    | 20 PINS | 20 PINS | 20 PINS | 20 PINS | 20 PINS | 20 PINS |      |
| R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 70         | 92      | 58      | 78      | 60      | 83      | 37      | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).



### **6.5 Electrical Characteristics**

| PARAMETER        | TEST CONDITIONS                                 | V <sub>cc</sub> | MIN                   | TYP MAX | UNIT |
|------------------|-------------------------------------------------|-----------------|-----------------------|---------|------|
|                  | I <sub>OH</sub> = -50 μA                        | 2 V to 5.5 V    | V <sub>CC</sub> - 0.1 |         | V    |
|                  | $I_{OH} = -2 \text{ mA}$                        | 2.3 V           | 2                     |         |      |
| V <sub>OH</sub>  | I <sub>OH</sub> = -8 mA                         | 3 V             | 2.48                  |         |      |
|                  | I <sub>OH</sub> = - 16 mA                       | 4.5 V           | 3.8                   |         |      |
| V <sub>OL</sub>  | I <sub>OL</sub> = 50 μA                         | 2 V to 5.5 V    |                       | 0.1     | V    |
|                  | I <sub>OH</sub> = 2 mA                          | 2.3 V           |                       | 0.4     |      |
|                  | I <sub>OL</sub> = 8 mA                          | 3 V             |                       | 0.44    |      |
|                  | I <sub>OL</sub> = 16 mA                         | 4.5 V           |                       | 0.55    |      |
| I                | V <sub>I</sub> = 5.5 V or GND                   | 0 to 5.5 V      |                       | ±1      | μA   |
| I <sub>OZ</sub>  | V <sub>O</sub> = VCC or GND                     | 5.5 V           |                       | ± 5     | μA   |
| I <sub>CC</sub>  | V <sub>I</sub> = VCC or GND, I <sub>O</sub> = 0 | 5.5 V           |                       | 20      | μA   |
| I <sub>off</sub> | $V_{I}$ or $V_{O}$ = 0 to 5.5 V                 | 0               |                       | 5       | μA   |
| C <sub>i</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND         | 3.3 V           |                       | 1.8     | pF   |

over recommended operating free-air temperature range (unless otherwise noted)

# 6.6 Timing Requirements, V<sub>CC</sub> = 2.5 V $\pm$ 0.2 V

over recommended operating free-air temperature range (unless otherwise noted)

|                 |                |                          | T <sub>A</sub> = 25° | С   | SN74LV574 | A   | UNIT |
|-----------------|----------------|--------------------------|----------------------|-----|-----------|-----|------|
|                 |                |                          | MIN                  | MAX | MIN       | MAX | UNIT |
| t <sub>w</sub>  | Pulse duration | CLK high or low          | 7                    |     | 7         |     |      |
| t <sub>su</sub> | Setup time     | High or low before CLK ↑ | 5.5                  |     | 5.5       |     | ns   |
| t <sub>h</sub>  | Hold time      | Data after CLK ↑         | 2                    |     | 2         |     |      |



# 6.7 Timing Requirements, V<sub>CC</sub> = 3.3 V ± 0.3 V

over recommended operating free-air temperature range (unless otherwise noted)

|                 |                |                          | T <sub>A</sub> = 25°0 | C   | SN74LV57 | 4A  | UNIT |
|-----------------|----------------|--------------------------|-----------------------|-----|----------|-----|------|
|                 |                |                          | MIN                   | MAX | MIN      | MAX | UNIT |
| t <sub>w</sub>  | Pulse duration | CLK high or low          | 5                     |     | 5        |     |      |
| t <sub>su</sub> | Setup time     | High or low before CLK † | 3.5                   |     | 3.5      |     | ns   |
| t <sub>h</sub>  | Hold time      | Data after CLK ↑         | 1.5                   |     | 1.5      |     |      |

# 6.8 Timing Requirements, $V_{CC}$ = 5 V ± 0.5 V

over recommended operating free-air temperature range (unless otherwise noted)

|                 |                |                          | T <sub>A</sub> = 25°0 | C   | SN74LV57 | 4A  | UNIT |
|-----------------|----------------|--------------------------|-----------------------|-----|----------|-----|------|
|                 |                |                          | MIN                   | MAX | MIN      | MAX | UNIT |
| tw              | Pulse duration | CLK high or low          | 5                     |     | 5        |     |      |
| t <sub>su</sub> | Setup time     | High or low before CLK † | 3.5                   |     | 3.5      |     | ns   |
| t <sub>h</sub>  | Hold time      | Data after CLK ↑         | 1.5                   |     | 1.5      |     |      |

# 6.9 Switching Characteristics, V<sub>CC</sub> = 2.5 V $\pm$ 0.2 V

| PARAMETER          | FROM    | то       | TEST CONDITIONS        | I   | Г <sub>А</sub> = 25°С |      | SN74LV57 | 74A | UNIT   |
|--------------------|---------|----------|------------------------|-----|-----------------------|------|----------|-----|--------|
| PARAMETER          | (INPUT) | (OUTPUT) |                        | MIN | TYP                   | MAX  | MIN      | MAX | UNIT   |
| f                  |         |          | C <sub>L</sub> = 15 pF | 60  | 100                   |      | 50       |     | MHz    |
| † <sub>max</sub>   |         |          | C <sub>L</sub> = 50 pF | 50  | 85                    |      | 40       |     | IVITIZ |
| t <sub>pd</sub>    | CLK     | Q        |                        |     | 9.6                   | 16.6 | 1        | 20  |        |
| t <sub>en</sub>    | OE      | Q        | C <sub>L</sub> = 15 pF |     | 9.2                   | 16.1 | 1        | 19  |        |
| t <sub>dis</sub>   | OE      | Q        |                        |     | 6.5                   | 12.8 | 1        | 15  |        |
| t <sub>pd</sub>    | CLK     | Q        |                        |     | 11.6                  | 19.6 | 1        | 23  | ns     |
| t <sub>en</sub>    | ŌE      | Q        |                        |     | 10.9                  | 19   | 1        | 22  |        |
| t <sub>dis</sub>   | ŌE      | Q        |                        |     | 8.4                   | 17.5 | 1        | 20  |        |
| t <sub>sk(o)</sub> |         |          |                        |     |                       | 2    |          | 2   |        |

over recommended operating free-air temperature range (unless otherwise noted)

### 6.10 Switching Characteristics, V<sub>CC</sub> = 3.3 V $\pm$ 0.3 V

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | FROM             | то | TEST CONDITIONS        | -   | Г <sub>А</sub> = 25°С |      | SN74LV | 574A | UNIT |
|--------------------|------------------|----|------------------------|-----|-----------------------|------|--------|------|------|
| FARAMETER          | (INPUT) (OUTPUT) |    | TEST CONDITIONS        | MIN | TYP                   | MAX  | MIN    | MAX  | UNIT |
| f                  |                  |    | C <sub>L</sub> = 15 pF | 80  | 145                   |      | 65     |      | MHz  |
| f <sub>max</sub>   |                  |    | C <sub>L</sub> = 50 pF | 50  | 120                   |      | 45     |      | WITZ |
| t <sub>pd</sub>    | CLK              | Q  |                        |     | 6.8                   | 13.2 | 1      | 15.5 |      |
| t <sub>en</sub>    | ŌĒ               | Q  | C <sub>L</sub> = 15 pF |     | 6.4                   | 12.8 | 1      | 15   |      |
| t <sub>dis</sub>   | ŌĒ               | Q  | -                      |     | 4.8                   | 13   | 1      | 15   |      |
| t <sub>pd</sub>    | CLK              | Q  |                        |     | 8.1                   | 16.7 | 1      | 19   | ns   |
| t <sub>en</sub>    | ŌĒ               | Q  | C <sub>L</sub> = 50 pF |     | 7.7                   | 16.3 | 1      | 18.5 |      |
| t <sub>dis</sub>   | ŌE               | Q  | - 0L - 00 hL           |     | 6.1                   | 15   | 1      | 17   |      |
| t <sub>sk(o)</sub> |                  |    |                        |     |                       | 1.5  |        | 1.5  |      |

### 6.11 Switching Characteristics, $V_{CC}$ = 5 V ± 0.5 V

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | FROM    | то       | TEST CONDITIONS          | 1   | Г <sub>А</sub> = 25°С |      | SN74LV57 | '4A  | UNIT |
|--------------------|---------|----------|--------------------------|-----|-----------------------|------|----------|------|------|
| PARAMETER          | (INPUT) | (OUTPUT) | TEST CONDITIONS          | MIN | TYP                   | MAX  | MIN      | MAX  | UNIT |
| £                  |         |          | C <sub>L</sub> = 15 pF   | 130 | 205                   |      | 110      |      | MHz  |
| f <sub>max</sub>   |         |          | C <sub>L</sub> = 50 pF   | 85  | 175                   |      | 75       |      |      |
| t <sub>pd</sub>    | CLK     | Q        |                          |     | 4.8                   | 8.6  | 1        | 10   |      |
| t <sub>en</sub>    | ŌĒ      | Q        | C <sub>L</sub> = 15 pF   |     | 4.6                   | 9    | 1        | 10.5 |      |
| t <sub>dis</sub>   | ŌĒ      | Q        |                          |     | 3.5                   | 9    | 1        | 10.5 |      |
| t <sub>pd</sub>    | CLK     | Q        |                          |     | 5.7                   | 10.6 | 1        | 12   | ns   |
| t <sub>en</sub>    | ŌĒ      | Q        | C = 50 pE                |     | 5.5                   | 11   | 1        | 12.5 |      |
| t <sub>dis</sub>   | ŌE      | Q        | - C <sub>L</sub> = 50 pF |     | 4.1                   | 10.1 | 1        | 11.5 |      |
| t <sub>sk(o)</sub> |         |          |                          |     |                       | 1    |          | 1    |      |

### 6.12 Noise Characteristics

 $V_{CC}$  = 3.3 V,  $C_L$  = 50 pF,  $T_A$  = 25°C<sup>(1)</sup>

|                    | PARAMETER                                     | MIN  | TYP   | MAX   | UNIT |
|--------------------|-----------------------------------------------|------|-------|-------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.7   | 0.8   | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | - 0.6 | - 0.8 | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 2.8   |       | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31 |       |       | V    |



 $V_{CC}$  = 3.3 V,  $C_L$  = 50 pF,  $T_A$  = 25°C<sup>(1)</sup>

|                    | PARAMETER                       | MIN | TYP | MAX  | UNIT |
|--------------------|---------------------------------|-----|-----|------|------|
| V <sub>IL(D)</sub> | Low-level dynamic input voltage |     |     | 0.99 | V    |

(1) Characteristics are for surface-mount packages only.

### 6.13 Operating Characteristics

T<sub>A</sub> = 25°C

|     | PARAMETER                     |         | TEST CC                | ONDITIONS  | V <sub>cc</sub> | ТҮР  | UNIT |
|-----|-------------------------------|---------|------------------------|------------|-----------------|------|------|
| C . | Power dissipation capacitance | Outputs | C <sub>1</sub> = 50 pF | f = 10 MHz | 3.3 V           | 20.4 | nE   |
| Opd |                               | enabled | C <sub>L</sub> = 50 pF |            | 5 V             | 23.8 | pr   |

### 6.14 Typical Characteristics





### **7 Parameter Measurement Information**



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leqslant$  1 MHz, Z\_O = 50  $\,$   $\Omega$  , t\_r  $\leqslant$  3 ns,
  - t<sub>f</sub> ≤ 3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PHL}$  and  $t_{PLH}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### 图 7-1. Load Circuit and Voltage Waveforms



### 8 Detailed Description

### 8.1 Overview

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down.

#### 8.2 Functional Block Diagram



图 8-1. Logic Diagram (Positive Logic)



### 8.3 Feature Description

#### 8.3.1 Balanced CMOS 3-State Outputs

This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device can drive larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a  $10-k \Omega$  resistor can be used to meet these requirements.

Unused 3-state CMOS outputs should be left disconnected.

#### 8.3.2 Latching Logic

This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flipflops, but include all logic circuits that act as volatile memory.

When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up.

The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table.

#### 8.3.3 Partial Power Down (Ioff)

This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the  $I_{off}$  specification in the *Electrical Characteristics* table.

#### 8.3.4 Clamp Diode Structure

8-2 shows the inputs and outputs to this device have negative clamping diodes only.

#### CAUTION

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.







### 8.4 Device Functional Modes

|    | INPUTS <sup>(1)</sup> |   | OUTPUT Q       |
|----|-----------------------|---|----------------|
| ŌE | CLK                   | D | OUTFOLD        |
| L  | t                     | Н | Н              |
| L  | t                     | L | L              |
| L  | L, H, ↓               | Х | Q <sub>0</sub> |
| Н  | Х                     | Х | Z              |

#### 表 8-1. Function Table

(1) H = High Voltage Level, L = Low Voltage Level, X = Do not Care, Z = High Impedance



### 9 Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 9.1 Application Information

The SN74LV574A is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs are 5 V tolerant allowing for down translation to  $V_{CC}$ .

### 9.2 Typical Application

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV574A to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than (V<sub>CC</sub> / I<sub>O(max)</sub>) Ω. This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in MΩ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

#### 9.2.3 Application Curves



图 9-1. Simplified Functional Diagram Showing Clock Operation

### **10 Power Supply Recommendations**

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions table.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1  $\mu$  F capacitor is recommended. If there are multiple V<sub>CC</sub> terminals then 0.01  $\mu$  F or 0.022  $\mu$  F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1  $\mu$  F and 1.0  $\mu$  F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for the best results.



### 11 Layout

### **11.1 Layout Guidelines**

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or VCC, whichever makes more sense for the logic function or is more convenient.

#### **11.2 Layout Example**



图 11-1. Layout Example for the SN74LV574A in TSSOP



### 12 Device and Documentation Support

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

- · Texas Instruments, CMOS Power Consumption and Cpd Calculation application report
- Texas Instruments, *Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices* application report

### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Support Resources**

TI E2E<sup>m</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 12.4 Trademarks

**TI E2E<sup>™</sup>** is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的TI产品的相关应用。严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI提供的产品受TI的销售条款或ti.com上其他适用条款/TI产品随附的其他适用条款的约束。TI提供这些资源并不会扩展或以其他方式更改TI针对TI产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2022,德州仪器 (TI) 公司



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN74LV574ADBR    | ACTIVE        | SSOP         | DB                 | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LV574A                  | Samples |
| SN74LV574ADGVR   | ACTIVE        | TVSOP        | DGV                | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LV574A                  | Samples |
| SN74LV574ADW     | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LV574A                  | Samples |
| SN74LV574ADWR    | ACTIVE        | SOIC         | DW                 | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LV574A                  | Samples |
| SN74LV574ANSR    | ACTIVE        | SO           | NS                 | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 74LV574A                | Samples |
| SN74LV574APW     | ACTIVE        | TSSOP        | PW                 | 20   | 70             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LV574A                  | Samples |
| SN74LV574APWG4   | ACTIVE        | TSSOP        | PW                 | 20   | 70             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LV574A                  | Samples |
| SN74LV574APWR    | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LV574A                  | Samples |
| SN74LV574APWT    | ACTIVE        | TSSOP        | PW                 | 20   | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | LV574A                  | Samples |
| SN74LV574ARGYR   | ACTIVE        | VQFN         | RGY                | 20   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | LV574A                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

# PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LV574ADBR               | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV574ADGVR              | TVSOP           | DGV                | 20 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV574ADWR               | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LV574ANSR               | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LV574APWR               | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LV574APWT               | TSSOP           | PW                 | 20 | 250  | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LV574ARGYR              | VQFN            | RGY                | 20 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

1-Dec-2022



| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--|
| SN74LV574ADBR  | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |  |
| SN74LV574ADGVR | TVSOP        | DGV             | 20   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |  |
| SN74LV574ADWR  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |  |  |  |  |
| SN74LV574ANSR  | so           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |  |  |  |  |
| SN74LV574APWR  | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |  |
| SN74LV574APWT  | TSSOP        | PW              | 20   | 250  | 356.0       | 356.0      | 35.0        |  |  |  |  |
| SN74LV574ARGYR | VQFN         | RGY             | 20   | 3000 | 356.0       | 356.0      | 35.0        |  |  |  |  |

### TEXAS INSTRUMENTS

www.ti.com

1-Dec-2022

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LV574ADW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LV574APW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| SN74LV574APWG4 | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

# **DB0020A**



# **PACKAGE OUTLINE**

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0020A

# **EXAMPLE BOARD LAYOUT**

# SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0020A

# **EXAMPLE STENCIL DESIGN**

# SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **GENERIC PACKAGE VIEW**

### VQFN - 1 mm max height

PLASTIC QUAD FGLATPACK - NO LEAD

3.5 x 4.5, 0.5 mm pitch

**RGY 20** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4225264/A

# **RGY0020A**



# **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGY0020A**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGY0020A**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **DW0020A**



# **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **PW0020A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0020A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0020A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Flip-Flops category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

NLV74HC74ADTR2G 74F574SC TC7W74FUTE12LF NLV14013BDR2G NLV74HC74ADR2G MC10EP131MNG MC74AC74DTR2 74VHC574FT(BJ) HT4093ARZ SN74HC374ANSR CD4528BE CD4027BE RS74HC74XQ RS74HC74XP RS574XTSS20 CD40106BM-JSM 74HCT273PW-Q100J SN74ABT273PWRE4 CLVC2G74QDCURG4Q1 CD4067TA24.TB CD4013SA.TR AIP74HCT14TA14.TB HSN74LVC1G14DBVR CD4013BPWRG AiP74LVC74TA14.TB CD4013BDRG CD4528SA16.TR AIP74HC273SA.TB SN74HCS74QDYYRQ1 CD4013TA14.TB SN74LS107N SN74LS374DWR SN74LVC2G14DC(LX) MC74HC73ADG MC74HC73ADR2G 74LCX16374MTDX 74LVT74D,118 74VHCT9273FT(BJ) MM74HC374WM MM74HC74AMX 74ALVCH162374PAG 74LVC1G175GS,132 74LVX74MTCX TC7WZ74FK,LJ(CT MM74HCT273WM SN74LVC74AD SN74HC273DWR M74HC374RM13TR M74HC175B1R M74HC174RM13TR