Documents

## SN74LVC2G04 Dual Inverter Gate

## 1 Features

- Available in the Texas Instruments NanoFree ${ }^{\text {TM }}$ Package
- Supports 5-V V ${ }_{C C}$ Operation
- Inputs Accept Voltages to 5.5 V
- Max $\mathrm{t}_{\mathrm{pd}}$ of 4.1 ns at 3.3 V
- Low Power Consumption, 10- $\mu \mathrm{A}$ Max $\mathrm{I}_{\mathrm{CC}}$
- $\pm 24-m A$ Output Drive at 3.3 V
- Typical $\mathrm{V}_{\text {OLP }}$ (Output Ground Bounce) $<0.8 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- Typical $\mathrm{V}_{\mathrm{OHV}}$ (Output $\mathrm{V}_{\mathrm{OH}}$ Undershoot) $>2 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- $I_{\text {off }}$ Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)


## 2 Applications

- IP Phones: Wired and Wireless
- Optical Modules
- Optical Networking: EPON and Video Over Fiber
- Point-to-Point Microwave Backhaul
- Power: Telecom DC/DC Module: Analog and Digital
- Private Branch Exchanges (PBX)
- TETRA Base Exchanges
- Telecom Base Band Units
- Telecom Shelters: Power Distribution Units (PDU), Power Monitoring Units (PMU), Wireless Battery Monitoring, Remote Electrical Tilt Units (RET), Remote Radio Units (RRU), Tower Mounted

Amplifiers (TMA)

- Vector Signal Analyzers and Generators
- Video Converencing: IP-Based HD
- WiMAX and Wireless Infrastructure Equipment
- Wireless Communications Testers and Wireless Repeaters
- xDSL Modems and DSLAM


## 3 Description

This dual inverter is designed for $1.65-\mathrm{V}$ to $5.5-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ operation. The SN74LVC2G04 device performs the Boolean function $\mathrm{Y}=\overline{\mathrm{A}}$.
NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package.
This device is fully specified for partial-power-down applications using $I_{\text {off }}$. The $I_{\text {off }}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

## Device Information ${ }^{(1)}$

| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| :--- | :--- | :--- |
| SN74LVC2G04DBV | SOT-23 (6) | $2.90 \mathrm{~mm} \times 1.60 \mathrm{~mm}$ |
| SN74LVC2G04DCK | SC70 $(6)$ | $2.00 \mathrm{~mm} \times 1.25 \mathrm{~mm}$ |
| SN74LVC2G04DRL | SOT $(6)$ | $1.60 \mathrm{~mm} \times 1.20 \mathrm{~mm}$ |
| SN74LVC2G04YZP | DSBGA (6) | $1.41 \mathrm{~mm} \times 0.91 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## Logic Diagram (Positive Logic)



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 4
6.1 Absolute Maximum Ratings ..... 4
6.2 ESD Ratings ..... 4
6.3 Recommended Operating Conditions ..... 4
6.4 Thermal Information ..... 5
6.5 Electrical Characteristics. ..... 5
6.6 Switching Characteristics ..... 6
6.7 Operating Characteristics ..... 6
6.8 Typical Characteristics ..... 6
7 Parameter Measurement Information ..... 7
8 Detailed Description ..... 8
8.1 Overview ..... 8
8.2 Functional Block Diagram ..... 8
8.3 Feature Description .....  8
8.4 Device Functional Modes ..... 8
9 Application and Implementation ..... 9
9.1 Application Information ..... 9
9.2 Typical Application ..... 9
10 Power Supply Recommendations ..... 10
11 Layout. ..... 11
11.1 Layout Guidelines ..... 11
11.2 Layout Example ..... 11
12 Device and Documentation Support ..... 12
12.1 Documentation Support ..... 12
12.2 Community Resources. ..... 12
12.3 Trademarks ..... 12
12.4 Electrostatic Discharge Caution. ..... 12
12.5 Glossary ..... 12
13 Mechanical, Packaging, and Orderable Information ..... 12
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision M (November 2013) to Revision N Page

- Removed the Ordering Information table, added the Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. ..... 1
Changes from Revision L (January 2007) to Revision M Page
- Updated document to new TI data sheet format. ..... 1
- Added ESD warning ..... 4
- Updated operating temperature range. ..... 4


## 5 Pin Configuration and Functions




Pin Functions ${ }^{(1)}$

| PIN |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| 1A | 1 | 1 | Inverter 1 input |
| 1 Y | 6 | O | Inverter 1 output |
| 2A | 3 | I | Inverter 2 input |
| 2 Y | 4 | 0 | Inverter 2 output |
| GND | 2 | - | Ground |
| $\mathrm{V}_{\mathrm{CC}}$ | 5 | - | Power |

(1) See Mechanical, Packaging, and Orderable Information for dimensions.

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  | MIN | MAX | UNIT |
| :--- | :--- | ---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | -0.5 | 6.5 | V |
| $\mathrm{~V}_{\mathrm{I}}$ | Input voltage ${ }^{(2)}$ | -0.5 | 6.5 | V |
| $\mathrm{~V}_{\mathrm{O}}$ | Voltage applied to any output in the high-impedance or power-off state ${ }^{(2)}$ | -0.5 | 6.5 | V |
| $\mathrm{~V}_{\mathrm{O}}$ | ${\text { Voltage applied to any output in the high or low state }{ }^{(2)(3)}}^{2}$ | $\mathrm{~V}_{1}<0$ | -0.5 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ |
| $\mathrm{I}_{\mathrm{K}}$ | Input clamp current | $\mathrm{V}_{\mathrm{O}}<0$ | V |  |
| $\mathrm{I}_{\mathrm{OK}}$ | Output clamp current |  | -50 | mA |
| $\mathrm{I}_{\mathrm{O}}$ | Continuous output current |  | -50 | mA |
|  | Continuous current through $\mathrm{V}_{\mathrm{CC}}$ or GND |  | $\pm 50$ | mA |
| $\mathrm{~T}_{\text {stg }}$ | Storage temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
(3) The value of $\mathrm{V}_{\mathrm{CC}}$ is provided in the recommended operating conditions table.

### 6.2 ESD Ratings

| $\mathrm{V}_{(\text {(ESD })} \quad$ Electrostatic discharge |  |  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ |
| :--- | :--- | :---: | :---: |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

See ${ }^{(1)}$.

|  |  |  | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Operating | 1.65 | V |
| VC | Supply volage | Data retention only | 1.5 | $\checkmark$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ to 1.95 V | $0.65 \times \mathrm{V}_{\mathrm{CC}}$ |  |
|  | High-level input voltag | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 2.7 V | 1.7 |  |
| VIH | volag | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V | 2 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | $0.7 \times \mathrm{V}_{\mathrm{CC}}$ |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ to 1.95 V | $0.35 \times \mathrm{V}_{\mathrm{CC}}$ |  |
|  | vel input voltage | $\mathrm{V}_{C C}=2.3 \mathrm{~V}$ to 2.7 V | 0.7 | V |
| $V_{\text {IL }}$ | vel input voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V | 0.8 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | $0.3 \times \mathrm{V}_{\mathrm{CC}}$ |  |
| $V_{1}$ | Input voltage |  | 05.5 | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output voltage |  | $0 \quad \mathrm{~V}_{\mathrm{CC}}$ | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ | -4 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ | -8 |  |
| IOH | High-level output current |  | -16 | mA |
|  |  | $V_{C C}=3 V$ | -24 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | -32 |  |

(1) All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
www.ti.com

## Recommended Operating Conditions (continued)

See ${ }^{(1)}$.

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ |  | 4 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ |  | 8 |  |
| $\mathrm{l}_{\mathrm{OL}}$ | Low-level output current | $V \mathrm{Cc}=3 \mathrm{~V}$ |  | 16 | mA |
|  |  | $V_{C C}=3 V$ |  | 24 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 32 |  |
|  |  | $\mathrm{V}_{C C}=1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}, 2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ |  | 20 |  |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | $\mathrm{V}_{\text {CC }}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  | 10 | $\mathrm{ns} / \mathrm{V}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ |  | 5 |  |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

### 6.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | SN74LVC2G04 |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DBV (SOT-23) | DCK (SC70) | DRL (SOT) | YZP (DSBGA) |  |
|  |  | 6 PINS | 6 PINS | 6 PINS | 6 PINS |  |
| $\mathrm{R}_{\theta \mathrm{JA}}$ | Junction-to-ambient thermal resistance | 165 | 259 | 142 | 123 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP ${ }^{(1)}$ MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OH }}$ |  | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 1.65 V to 5.5 V | $\mathrm{V}_{\text {CC }}-0.1$ |  | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 1.65 V | 1.2 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}$ | 2.3 V | 1.9 |  |  |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-16 \mathrm{~mA}$ | 3 V | 2.4 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA}$ |  | 2.3 |  |  |
|  |  | $\mathrm{IOH}=-32 \mathrm{~mA}$ | 4.5 V | 3.8 |  |  |
| $\mathrm{V}_{\text {OL }}$ |  | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ | 1.65 V to 5.5 V |  | 0.1 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | 1.65 V |  | 0.45 |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ | 2.3 V |  | 0.3 |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ | 3 V |  | 0.4 |  |
|  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  | 0.55 |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=32 \mathrm{~mA}$ | 4.5 V |  | 0.55 |  |
| 1 | A inputs | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ or GND | 0 to 5.5 V |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {off }}$ |  | $\mathrm{V}_{1}$ or $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ | 0 |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC |  | $\mathrm{V}_{\mathrm{I}}=5.5 \mathrm{~V}$ or GND, $\mathrm{I}_{\mathrm{O}}=0$ | 1.65 V to 5.5 V |  | 10 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{l}_{\mathrm{CC}}$ |  | One input at $\mathrm{V}_{\mathrm{CC}}-0.6 \mathrm{~V}$, Other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND | 3 V to 5.5 V |  | 500 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{i}$ |  | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {CC }}$ or GND, $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 3.3 V |  | 3.5 | pF |

(1) All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 6.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | $\begin{gathered} V_{\mathrm{cc}}=1.8 \mathrm{~V} \\ \pm 0.15 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \\ \pm 0.2 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \\ \pm 0.5 \mathrm{~V} \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{pd}}$ | A | Y | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 3.1 | 8 | 1.5 | 4.4 | 1.2 | 4.1 | 1 | 3.2 | ns |
|  |  |  | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 3.1 | 8 | 1.5 | 4.9 | 1.2 | 4.6 | 1 | 3.7 | ns |

### 6.7 Operating Characteristics

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  | TEST CONDITIONS | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | TYP | TYP | TYP |  |
| $\mathrm{C}_{\mathrm{pd}}$ | Power dissipation capacitance |  | $\mathrm{f}=10 \mathrm{MHz}$ | 14 | 14 | 14 | 16 | pF |

### 6.8 Typical Characteristics



Figure 1. $\mathrm{I}_{\mathrm{OH}}$ vs $\mathrm{V}_{\mathrm{OH}}$

SN74LVC2G04
www.ti.com

## 7 Parameter Measurement Information



| TEST | S1 |
| :---: | :---: |
| $\mathbf{t}_{\text {PLH }} / \mathbf{t}_{\text {PHL }}$ | Open |
| $\mathbf{t}_{\text {PLZ }} / \mathbf{t}_{\text {PZL }}$ | $\mathbf{V}_{\text {LOAD }}$ |
| $\mathbf{t}_{\text {PHZ }} / \mathbf{t}_{\text {PZH }}$ | GND |

LOAD CIRCUIT

| $\mathrm{V}_{\mathrm{CC}}$ | INPUTS |  | $\mathrm{V}_{\mathrm{M}}$ | $\mathrm{V}_{\mathrm{LOAD}}$ | $\mathrm{C}_{\mathrm{L}}$ | $\mathrm{R}_{\mathrm{L}}$ | $\mathrm{V}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathrm{I}}$ | $\mathrm{t}_{\mathrm{r}} / \mathrm{t}_{\mathrm{f}}$ |  |  |  |  |  |
| $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{CC}}$ | $\leq 2 \mathrm{~ns}$ | $\mathrm{~V}_{\mathrm{CC}} / 2$ | $2 \times \mathrm{V}_{\mathrm{CC}}$ | 30 pF | $1 \mathrm{k} \Omega$ | 0.15 V |
| $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{CC}}$ | $\leq 2 \mathrm{~ns}$ | $\mathrm{~V}_{\mathrm{CC}} / 2$ | $2 \times \mathrm{V}_{\mathrm{CC}}$ | 30 pF | $500 \Omega$ | 0.15 V |
| $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 3 V | $\leq 2.5 \mathrm{~ns}$ | 1.5 V | 6 V | 50 pF | $500 \Omega$ | 0.3 V |
| $5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{CC}}$ | $\leq 2.5 \mathrm{~ns}$ | $\mathrm{~V}_{\mathrm{CC}} / 2$ | $2 \times \mathrm{V}_{\mathrm{CC}}$ | 50 pF | $500 \Omega$ | 0.3 V |



VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS


VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING

NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$.
D. The outputs are measured one at a time, with one transition per measurement.
E. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
F. $t_{P Z L}$ and $t_{P Z H}$ are the same as $t_{\text {en }}$.
G. $t_{P L H}$ and $t_{P H L}$ are the same as $t_{p d}$.
H. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms

## 8 Detailed Description

### 8.1 Overview

The SN74LVC2G04 contains two identical inverters that operate from $1.65-\mathrm{V}$ to $5.5-\mathrm{V} \mathrm{V}_{\mathrm{cc}}$. Each inverter has a balanced output capable of outputting 32 mA at $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$. The overvoltage tolerant inputs allow for downtranslation of up to 6.5 V , and the partial power-off feature ensures that the inputs and outputs can be any value from -0.5 V to 6.5 V when $\mathrm{V}_{\mathrm{CC}}$ is 0 V

### 8.2 Functional Block Diagram



### 8.3 Feature Description

NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package. This device supports $5-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ operation and up to $5.5-\mathrm{V}$ inputs. It has a low propagation delay of only 4.1 ns at 3.3 V.

Power consumption is low with only $10-\mu \mathrm{A} \mathrm{Max} \mathrm{I}_{\mathrm{cc}}$. Balanced drive output at 3.3 V can put out $\pm 24-\mathrm{mA}$.
Typical output ground bounce is less than 0.8 V at $3.3-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ and typical output undershoot is greater than 2 V at $3.3-\mathrm{V} \mathrm{V}_{\mathrm{cc}}$.

This device supports partial-power-down mode operation.

### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SN74LVC2G04.
Table 1. Function Table (Each Inverter)

| INPUT <br> $\mathbf{A}$ | OUTPUT <br> $\mathbf{Y}$ |
| :---: | :---: |
| H | L |
| L | H |

## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the Tl component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LVC2G04 contains two logic inverters. It can be used in a wide variety of applications, with this being one example. Because this part has overvoltage tolerant inputs, it can be used for down translating logic levels. This example explains the method used for down-translating with this logic gate.

### 9.2 Typical Application



Figure 3. Application Schematic

### 9.2.1 Design Requirements

The inputs, X and Y in Figure 3, to this device can be any value from -0.5 V to 6.5 V , according to Absolute Maximum Ratings. Because the input limits are not associated with $\mathrm{V}_{\mathrm{CC}}$, down-translation is simple. The output voltage is selected with $\mathrm{V}_{\mathrm{CC}}$, and so long as the input logic voltage is larger than $\mathrm{V}_{\mathrm{H}}$, found in Recommended Operating Conditions, the output will trigger properly.

### 9.2.2 Detailed Design Procedure

1. Recommended Input Conditions

- For rise time and fall time specifications, see $(\Delta t / \Delta \mathrm{V})$ in the Recommended Operating Conditions table.
- For specified high and low levels, see $\left(\mathrm{V}_{\mathrm{H}}\right.$ and $\left.\mathrm{V}_{\mathrm{IL}}\right)$ in the Recommended Operating Conditions table.
- Inputs are overvoltage tolerant allowing them to go as high as ( $\mathrm{V}_{\mathrm{I}} \mathrm{max}$ ) in the Recommended Operating Conditions table at any valid $\mathrm{V}_{\mathrm{Cc}}$.

2. Recommend Output Conditions

- Load currents should not exceed ( $\mathrm{l}_{\mathrm{O}}$ max) per output and should not exceed total current (continuous current through $\mathrm{V}_{\mathrm{CC}}$ or GND) for the part. These limits are located in the Absolute Maximum Ratings table.
- Outputs should not be pulled above $\mathrm{V}_{\mathrm{CC}}$.


## Typical Application (continued)

### 9.2.3 Application Curve

There is a slight delay from input to output in addition to the voltage change. Figure 4 shows the expected output of the SN74LVC2G04 when an input is switched from 0 to 5 V and $\mathrm{V}_{C C}$ is set at 1.8 V . With $\mathrm{V}_{\mathrm{CC}}$ set to 1.8 V , the output switches at $1.17 \mathrm{~V}\left(0.65 \times \mathrm{V}_{\mathrm{CC}}\right)$, and therefore the input can be anything from 1.18 V up to 6.5 V and the SN74LVC2G04 will work perfectly.


Figure 4. Simulated Voltage Down-Translation from 5-V Input to 1.8-V Output With $\mathrm{t}_{\mathrm{pd}}=3.4 \mathrm{~ns}$.

## 10 Power Supply Recommendations

The power supply can be any voltage between the min and max supply voltage rating located in the Recommended Operating Conditions table.

Each $\mathrm{V}_{\mathrm{CC}}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply a $0.1-\mu \mathrm{F}$ capacitor is recommended and if there are multiple $\mathrm{V}_{\mathrm{Cc}}$ pins then a $0.01-\mu \mathrm{F}$ or $0.022-\mu \mathrm{F}$ capacitor is recommended for each power pin. It is ok to parallel multiple bypass caps to reject different frequencies of noise. $0.1-\mu \mathrm{F}$ and $1-\mu \mathrm{F}$ capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 11 Layout

### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.
Specified in Figure 5 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $\mathrm{V}_{\mathrm{CC}}$, whichever makes more sense or is more convenient.

### 11.2 Layout Example



Figure 5. Layout Diagram

## 12 Device and Documentation Support

### 12.1 Documentation Support

### 12.1.1 Related Documentation

For related documentation, see the following:
Implications of Slow or Floating CMOS Inputs, SCBA004

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2ETM Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.3 Trademarks

NanoFree, E2E are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVC2G04DBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS \& Green | NIPDAU \| SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { (C045, C04F, C04K, } \\ & \text { C04R) } \end{aligned}$ | Samples |
| SN74LVC2G04DBVRE4 | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (C04F, C04R) | Samples |
| SN74LVC2G04DBVRG4 | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (C04F, C04R) | Samples |
| SN74LVC2G04DBVT | ACTIVE | SOT-23 | DBV | 6 | 250 | RoHS \& Green | NIPDAU \| SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { (C045, C04F, C04K, } \\ & \text { C04R) } \end{aligned}$ | Samples |
| SN74LVC2G04DBVTG4 | ACTIVE | SOT-23 | DBV | 6 | 250 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (C04F, C04R) | Samples |
| SN74LVC2G04DCK3 | ACTIVE | SC70 | DCK | 6 | 3000 | RoHS \& Non-Green | SNBI | Level-1-260C-UNLIM | -40 to 125 | CCZ | Samples |
| SN74LVC2G04DCKR | ACTIVE | SC70 | DCK | 6 | 3000 | RoHS \& Green | NIPDAU \| SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { (CC5, CCF, CCJ, CC } \\ & \text { K, CCR) } \end{aligned}$ | Samples |
| SN74LVC2G04DCKRE4 | ACTIVE | SC70 | DCK | 6 | 3000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | CC5 | Samples |
| SN74LVC2G04DCKRG4 | ACTIVE | SC70 | DCK | 6 | 3000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | CC5 | Samples |
| SN74LVC2G04DCKT | ACTIVE | SC70 | DCK | 6 | 250 | RoHS \& Green | NIPDAU \| SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { (CC5, CCF, CCJ, CC } \\ & \text { K, CCR) } \end{aligned}$ | Samples |
| SN74LVC2G04DCKTG4 | ACTIVE | SC70 | DCK | 6 | 250 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | CC5 | Samples |
| SN74LVC2G04DRLR | ACTIVE | SOT-5X3 | DRL | 6 | 4000 | RoHS \& Green | NIPDAU \| NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | (1K7, CC7, CCR) | Samples |
| SN74LVC2G04YZPR | ACTIVE | DSBGA | YZP | 6 | 3000 | RoHS \& Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | (CC7, CCN) | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF SN74LVC2G04 :

- Enhanced Product : SN74LVC2G04-EP

NOTE: Qualified Version Definitions:

- Enhanced Product - Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION
INSTRUMENTS

## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 (mm) | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVC2G04DBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DBVRG4 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DBVT | SOT-23 | DBV | 6 | 250 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DBVTG4 | SOT-23 | DBV | 6 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DCKR | SC70 | DCK | 6 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DCKR | SC70 | DCK | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 8.4 | 2.41 | 2.41 | 1.2 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DCKRG4 | SC70 | DCK | 6 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DCKT | SC70 | DCK | 6 | 250 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DCKT | SC70 | DCK | 6 | 250 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DCKT | SC70 | DCK | 6 | 250 | 180.0 | 8.4 | 2.41 | 2.41 | 1.2 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DCKTG4 | SC70 | DCK | 6 | 250 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04DRLR | SOT-5X3 | DRL | 6 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 |


| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVC2G04DRLR | SOT-5X3 | DRL | 6 | 4000 | 180.0 | 8.4 | 2.0 | 1.8 | 0.75 | 4.0 | 8.0 | Q3 |
| SN74LVC2G04YZPR | DSBGA | YZP | 6 | 3000 | 178.0 | 9.2 | 1.02 | 1.52 | 0.63 | 4.0 | 8.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVC2G04DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DBVR | SOT-23 | DBV | 6 | 3000 | 202.0 | 201.0 | 28.0 |
| SN74LVC2G04DBVRG4 | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DBVT | SOT-23 | DBV | 6 | 250 | 202.0 | 201.0 | 28.0 |
| SN74LVC2G04DBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DBVTG4 | SOT-23 | DBV | 6 | 250 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DCKR | SC70 | DCK | 6 | 3000 | 202.0 | 201.0 | 28.0 |
| SN74LVC2G04DCKRG4 | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DCKT | SC70 | DCK | 6 | 250 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DCKT | SC70 | DCK | 6 | 250 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DCKT | SC70 | DCK | 6 | 250 | 202.0 | 201.0 | 28.0 |
| SN74LVC2G04DCKTG4 | SC70 | DCK | 6 | 250 | 180.0 | 180.0 | 18.0 |
| SN74LVC2G04DRLR | SOT-5X3 | DRL | 6 | 4000 | 202.0 | 201.0 | 28.0 |
| SN74LVC2G04DRLR | SOT-5X3 | DRL | 6 | 4000 | 210.0 | 185.0 | 35.0 |
| SN74LVC2G04YZPR | DSBGA | YZP | 6 | 3000 | 220.0 | 220.0 | 35.0 |



4223266/C

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. Reference JEDEC registration MO-293 Variation UAAD



NON SOLDER MASK DEFINED (PREFERRED)


SOLDERMASK DETAILS

NOTES: (continued)
5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.


SOLDER PASTE EXAMPLE BASED ON 0.1 mm THICK STENCIL

SCALE:30X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

DCK (R-PDSO-G6)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
D. Falls within JEDEC MO-203 variation AB.

DCK (R-PDSO-G6)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a $50 \%$ volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.


## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads $1,2,3$ may be wider than leads $4,5,6$ for package orientation.
5. Refernce JEDEC MO-178.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. NanoFree ${ }^{T M}$ package configuration.


NOTES: (continued)
4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints.

For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).


SOLDER PASTE EXAMPLE BASED ON 0.1 mm THICK STENCIL SCALE:40X

NOTES: (continued)
5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Inverters category:
Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :
E5-652Z NLX2G04BMX1TCG CD4009UBE TC4584BFN NL17SG14AMUTCG NLU2GU04BMX1TCG NLV17SZ14DFT2G NLV74HC04ADTR2G NLU1G04AMUTCG NLX2G04CMUTCG NLX2G04AMUTCG NLV27WZ04DFT1G NLU1G04CMUTCG NL17SZU04P5T5G 74LVC06ADTR2G 74LVC04ADR2G NLV37WZ04USG NLX3G14FMUTCG NL17SZ04P5T5G NL17SG14P5T5G NLV27WZU04DFT2G NLV17SG14DFT2G NLVHC1G04DFT2G MC14069UBD NLU3G14CMX1TCG NLX2G14BMX1TCG NLX2GU04AMX1TCG 74HCT04DT 74HCT14DT 74LCX14FT(AJ) EG8015 GN14D GN4069 74HC04DM/TR HG74HC04M/TR CD40106DM/TR CD4007BE 74HC14DN 74HC14DM/TR CD4069UBE 74HC125M/TR CD4069UBMT/TR HG74HC04MT/TR 74HC14DMT/TR 74HC04DN HT74HC04ARZ HT40106ARZ 74HC14-HXY IW4069UBN RS1GT04XC5

