











SN74LVC2G06

SCES307J-AUGUST 2001-REVISED JULY 2015

## SN74LVC2G06 Dual Inverter Buffer and Driver With Open-Drain Outputs

#### **Features**

- Available in the Texas Instruments Package
- Supports 5-V V<sub>CC</sub> Operation
- Max t<sub>pd</sub> of 3.4 ns at 3.3 V
- Low Power Consumption, 10- $\mu$ A Max I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Inputs and Open-Drain Outputs Accept Voltages up to 5.5 V
- I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode and Back-Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- Supports Down-Translation (5 V to 3.3 V and 3.3 V to 1.8 V)
- ESD Protection Exceeds JESD 22
  - 2000-V Human Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## 2 Applications

- **AV Receivers**
- Blu-ray Players and Home Theaters
- **DVD Recorders and Players**
- Desktop or Notebook PCs
- Digital Radio or Internet Radio Players
- Digital Video Cameras (DVC)
- Embedded PC
- **GPS: Personal Navigation Devices**
- Mobile Internet Devices
- Network Projector Front-End
- Portable Media Players
- Pro Audio Mixers
- **Smoke Detectors**
- Solid-State Drive (SSD): Enterprise
- High-Definition (HDTV)

## 3 Description

This dual inverter buffer and driver is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

The output of the SN74LVC2G06 device is an opendrain which can be connected to other open-drain outputs to implement active-low, wired-OR, or activehigh wired-AND functions. The maximum sink current is 32 mA.

This device is fully specified for partial-power-down applications using  $I_{\text{off}}$ . The  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

#### Device Information<sup>(1)</sup>

| ORDER NUMBER   | PACKAGE    | BODY SIZE (NOM)   |
|----------------|------------|-------------------|
| SN74LVC2G06DBV | SOT-23 (6) | 2.90 mm × 1.60 mm |
| SN74LVC2G06DCK | SC70 (6)   | 2.00 mm × 1.25 mm |
| SN74LVC2G06DRY | SON (6)    | 1.45 mm × 1.00 mm |
| SN74LVC2G06DSF | SON (6)    | 1.00 mm × 1.00 mm |
| SN74LVC2G06YZP | DSBGA (6)  | 1.41 mm × 0.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Logic Diagram





#### **Table of Contents**

| 1 | Features 1                                         | 8.1 Overview                            |
|---|----------------------------------------------------|-----------------------------------------|
| 2 | Applications 1                                     | 8.2 Functional Block Diagram            |
| 3 | Description 1                                      | 8.3 Feature Description                 |
| 4 | Revision History2                                  | 8.4 Device Functional Modes             |
| 5 | Pin Configuration and Functions                    | 9 Application and Implementation 10     |
| 6 | Specifications4                                    | 9.1 Application Information 10          |
| • | 6.1 Absolute Maximum Ratings                       | 9.2 Typical Application                 |
|   | 6.2 ESD Ratings                                    | 10 Power Supply Recommendations 1       |
|   | 6.3 Recommended Operating Conditions               | 11 Layout 1                             |
|   | 6.4 Thermal Information                            | 11.1 Layout Guidelines 1                |
|   | 6.5 Electrical Characteristics                     | 11.2 Layout Example1                    |
|   | 6.6 Switching Characteristics for –40°C to 85°C 6  | 12 Device and Documentation Support 12  |
|   | 6.7 Switching Characteristics for –40°C to 125°C 6 | 12.1 Community Resources 1              |
|   | 6.8 Operating Characteristics                      | 12.2 Trademarks 12                      |
|   | 6.9 Typical Characteristics                        | 12.3 Electrostatic Discharge Caution    |
| 7 | Parameter Measurement Information 8                | 12.4 Glossary1                          |
| 8 | Detailed Description9                              | 13 Mechanical, Packaging, and Orderable |
|   | -                                                  | Information 12                          |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision I (December 2013) to Revision J

Page

Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Typical
 Characteristics section, Feature Description section, Device Functional Modes, Application and Implementation
 section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
 Mechanical, Packaging, and Orderable Information section

#### Changes from Revision H (August 2012) to Revision I

Page

| • | Updated document to new TI data sheet format | . 1 |
|---|----------------------------------------------|-----|
| • | Removed Ordering Information table.          | . 1 |
| • | Added ESD warning                            | 1   |
| • | Undated operating temperature range          | 5   |

#### Changes from Revision G (January 2007) to Revision H

Page

Submit Documentation Feedback

Copyright © 2001–2015, Texas Instruments Incorporated



## 5 Pin Configuration and Functions











#### DRY Package 6-Pin SON Top View



#### DSF Package 6-Pin SON Top View



### **Pin Functions**

| Р               | PIN |     | DESCRIPTION         |
|-----------------|-----|-----|---------------------|
| NAME            | NO  | 1/0 | DESCRIPTION         |
| GND             | 2   | _   | Ground              |
| 1A              | 1   | I   | Input 1             |
| 2A              | 3   | I   | Input 2             |
| 1Y              | 6   | I   | Open-drain output 1 |
| 2Y              | 4   | 0   | Open-drain output 2 |
| V <sub>CC</sub> | 5   | _   | Power pin           |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                                            |                    | MIN  | MAX  | UNIT |
|------------------|----------------------------------------------------------------------------|--------------------|------|------|------|
| $V_{CC}$         | Supply voltage                                                             |                    | -0.5 | 6.5  | V    |
| VI               | Input voltage (2)                                                          |                    | -0.5 | 6.5  | V    |
| Vo               | Voltage applied to any output in the high-impedance or power-off state (2) |                    | -0.5 | 6.5  | V    |
| Vo               | Voltage applied to any output in the high or low state (2)(3)              |                    | -0.5 | 6.5  | V    |
| I <sub>IK</sub>  | Input clamp current                                                        | V <sub>I</sub> < 0 |      | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                                                       | V <sub>O</sub> < 0 |      | -50  | mA   |
| Io               | Continuous output current                                                  |                    |      | ±50  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                          |                    |      | ±100 | mA   |
| T <sub>stg</sub> | Storage Temperature                                                        |                    | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | +2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | +1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                   |                                    |                                                                              | MIN                    | NOM MAX                | UNIT |
|-------------------|------------------------------------|------------------------------------------------------------------------------|------------------------|------------------------|------|
| .,                | Overalesselle                      | Operating                                                                    | 1.65                   | 5.5                    | .,   |
| V <sub>CC</sub>   | Supply voltage                     | Data retention only                                                          | 1.5                    |                        | V    |
|                   |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                                           | 0.65 × V <sub>CC</sub> |                        |      |
| .,                | High level input valtage           | V <sub>CC</sub> = 2.3 V to 2.7 V                                             | 1.7                    |                        | V    |
| VIH               | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V                                               | 2                      |                        | V    |
| V <sub>IL</sub> L |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                             | 0.7 × V <sub>CC</sub>  |                        |      |
|                   |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                                           |                        | 0.35 × V <sub>CC</sub> |      |
| .,                | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V                                             |                        | 0.7                    | V    |
| VIL               |                                    | V <sub>CC</sub> = 3 V to 3.6 V                                               |                        | 0.8                    | V    |
|                   |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                             |                        | 0.3 × V <sub>CC</sub>  |      |
| VI                | Input voltage                      |                                                                              | 0                      | 5.5                    | V    |
| Vo                | Output voltage                     |                                                                              | 0                      | 5.5                    | V    |
|                   |                                    | V <sub>CC</sub> = 1.65 V                                                     |                        | 4                      |      |
|                   |                                    | V <sub>CC</sub> = 2.3 V                                                      |                        | 8                      |      |
| $I_{OL}$          | Low-level output current           | V 2.V                                                                        |                        | 16                     | mA   |
|                   |                                    | V <sub>CC</sub> = 3 V                                                        |                        | 24                     |      |
|                   |                                    | V <sub>CC</sub> = 4.5 V                                                      |                        | 32                     |      |
|                   |                                    | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ |                        | 20                     |      |
| Δt/Δv             | Input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                   |                        | 10                     | ns/V |
|                   |                                    | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$                                     |                        | 5                      |      |
| T <sub>A</sub>    | Operating free-air temperature     |                                                                              | -40                    | 125                    | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

## 6.4 Thermal Information

|                 |                                        | SN74LVC2G06      |            |           |             |           |      |  |
|-----------------|----------------------------------------|------------------|------------|-----------|-------------|-----------|------|--|
|                 | THERMAL METRIC <sup>(1)</sup>          | DBV (SOT-<br>23) | DCK (SC70) | DRY (SON) | YPZ (DSBGA) | DSF (SON) | UNIT |  |
|                 |                                        | 6 PINS           | 6 PINS     | 6 PINS    | 6 PINS      | 6 PINS    |      |  |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 165              | 259        | 234       | 123         | 300       | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DADA                             | METER                  | TEST SOMBITIONS                                                                 | v               | -40°C to 85°C              | -40°C to 125°C             | LINUT |
|----------------------------------|------------------------|---------------------------------------------------------------------------------|-----------------|----------------------------|----------------------------|-------|
| PARAI                            | METER                  | TEST CONDITIONS                                                                 | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> MAX | MIN TYP <sup>(1)</sup> MAX | UNIT  |
|                                  |                        | I <sub>OL</sub> = 100 μA                                                        | 1.65 V to 5.5 V | 0.1                        | 0.1                        |       |
|                                  |                        | I <sub>OL</sub> = 4 mA                                                          | 1.65 V          | 0.45                       | 0.45                       |       |
| V                                | I <sub>OL</sub> = 8 mA |                                                                                 | 2.3 V           | 0.3                        | 0.3                        | V     |
| V <sub>OL</sub>                  |                        | I <sub>OL</sub> = 16 mA                                                         | 3 V             | 0.4                        |                            |       |
|                                  |                        | I <sub>OL</sub> = 24 mA                                                         | 3 V             | 0.55                       | 0.55                       |       |
|                                  |                        | I <sub>OL</sub> = 32 mA                                                         | 4.5 V           | 0.55                       | 0.55                       |       |
| I <sub>I</sub>                   | A inputs               | V <sub>I</sub> = 5.5 V or GND                                                   | 0 to 5.5 V      | ±5                         | ±5                         | μΑ    |
| I <sub>off</sub>                 |                        | $V_I$ or $V_O = 5.5 \text{ V}$                                                  | 0               | ±10                        | ±10                        | μΑ    |
| I <sub>CC</sub> ΔI <sub>CC</sub> |                        | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$                                    | 1.65 V to 5.5 V | 10                         | 10                         | μΑ    |
|                                  |                        | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 3 V to 5.5 V    | 500                        | 500                        | μΑ    |
| C <sub>i</sub>                   | ·                      | $V_I = V_{CC}$ or GND                                                           | 3.3 V           | 3.5                        | 3.5                        | pF    |

<sup>(1)</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

## 6.6 Switching Characteristics for -40°C to 85°C

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> =<br>± 0.1 |     | V <sub>CC</sub> = 1<br>± 0.2 |     | V <sub>CC</sub> =<br>± 0.3 |     | V <sub>CC</sub> =<br>± 0.5 |     | UNIT |
|-----------|-----------------|----------------|----------------------------|-----|------------------------------|-----|----------------------------|-----|----------------------------|-----|------|
|           | (INPOT)         | (001701)       | MIN                        | MAX | MIN                          | MAX | MIN                        | MAX | MIN                        | MAX |      |
| $t_{pd}$  | Α               | Υ              | 1.8                        | 7.2 | 1                            | 3.9 | 1                          | 3.4 | 1                          | 2.9 | ns   |

## 6.7 Switching Characteristics for -40°C to 125°C

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) |     | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     |     |     |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 5 V<br>± 0.5 V |  | UNIT |
|-----------|-----------------|-------------|-----|-------------------------------------|-----|-----|-----|-----|------------------------------------|-----|----------------------------------|--|------|
|           | (INPUT)         | (OUTPUT)    | MIN | MAX                                 | MIN | MAX | MIN | MAX | MIN                                | MAX |                                  |  |      |
| $t_{pd}$  | Α               | Υ           | 1.8 | 8.2                                 | 1   | 4.4 | 1   | 3.9 | 1                                  | 3.4 | ns                               |  |      |

## 6.8 Operating Characteristics

 $T_A = 25$ °C

|          | PARAMETER                     | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | $V_{CC} = 5 V$ | UNIT |
|----------|-------------------------------|-----------------|-------------------------|-------------------------|-------------------------|----------------|------|
|          | PARAMETER                     | TEST CONDITIONS | TYP                     | TYP                     | TYP                     | TYP            | UNII |
| $C_{pd}$ | Power dissipation capacitance | f = 10 MHz      | 2                       | 2                       | 3                       | 4              | pF   |



## 6.9 Typical Characteristics



Submit Documentation Feedback



### 7 Parameter Measurement Information



| TEST                                 | S1                |
|--------------------------------------|-------------------|
| t <sub>PZL</sub> (see Notes E and F) | V <sub>LOAD</sub> |
| t <sub>PLZ</sub> (see Notes E and G) | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub>   | V <sub>LOAD</sub> |

| LOAD CIRCUIT |
|--------------|
|--------------|

| .,                                  | INPUTS          |         | .,                 | .,                  |                | _              | .,             |   |
|-------------------------------------|-----------------|---------|--------------------|---------------------|----------------|----------------|----------------|---|
| V <sub>cc</sub>                     | V,              | t,/t,   | V <sub>M</sub>     | V <sub>LOAD</sub>   | C <sub>∟</sub> | R <sub>⊾</sub> | V <sub>A</sub> | l |
| 1.8 V $\pm$ 0.15 V                  | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |   |
| $\textbf{2.5 V} \pm \textbf{0.2 V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF          | 500 Ω          | 0.15 V         |   |
| 3.3 V $\pm$ 0.3 V                   | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                 | 50 pF          | 500 Ω          | 0.3 V          |   |
| 5 V $\pm$ 0.5 V                     | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF          | 500 Ω          | 0.3 V          |   |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators have the following characteristics: PRR  $\leq$  10 MHz,  $Z_{o}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. Because this device has open-drain outputs,  $t_{PLZ}$  and  $t_{PZL}$  are the same as  $t_{PD}$ .
- F.  $t_{\tiny PZL}$  is measured at  $V_{\tiny M}$ .
- G.  $t_{PLZ}$  is measured at  $V_{OL} + V_{\Delta}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms (Open Drain)

Submit Documentation Feedback

Copyright © 2001–2015, Texas Instruments Incorporated



## 8 Detailed Description

#### 8.1 Overview

The SN74LVC2G06 dual open-drain inverter device contains one open-drain inverter with a maximum sink current of 32 mA. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

### 8.2 Functional Block Diagram



## 8.3 Feature Description

The wide operating voltage range of 1.65 V to 5.5 V allows the SN74LVC2G06 to be used in systems with many different voltage rails. In addition, the voltage tolerance on the output allows the device to be used for inverting up-translation or down-translation. The  $I_{OFF}$  feature safely allows voltage on the inputs and outputs when there's no  $V_{CC}$  is present.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SN74LVC2G06.

**Table 1. Function Table** 

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| L          | Hi-Z        |
| Н          | L           |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The SN74LVC2G06 is a dual high-drive CMOS device that implements a high-output drive buffer, such as an LED application. This device can sink 32 mA of current at 4.5 V making it ideal for high-drive applications and high-speed applications up to 100 MHz. The inputs are 5.5-V tolerant and let it to translate up or down to  $V_{CC}$ . The following *Typical Application* shows a simple LED driver application for a single channel of the device.

### 9.2 Typical Application



Figure 4. Typical Application Diagram

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Avoid bus contention because it can drive currents that exceed maximum limits. The high drive also creates fast edges into light loads. Consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs. See (Δt/ΔV) in the Recommended Operating Conditions table.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table.
  - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Recommended Operating
     Conditions table at any valid V<sub>CC</sub>.

#### 2. Recommend Output Conditions

 Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in *Absolute Maximum Ratings* table.

Product Folder Links: SN74LVC2G06

Do not pull outputs above 5.5 V.

Submit Documentation Feedback



## **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 5. I<sub>CC</sub> vs Frequency

## 10 Power Supply Recommendations

The power supply can be any voltage between the min and max supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin must have a good bypass capacitor in order to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple  $V_{CC}$  pins then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs must never float. In many cases, functions or parts of functions of digital logic devices are unused. Examples include when only two inputs of a triple input and gate are used or when only three of the four buffer gates are used. Avoid leaving input pins unconnected because the undefined voltages at the outside connections result in undefined operational states. Observe the following rules under all circumstances. Connect all unused inputs of digital logic devices to a high or low bias to prevent them from floating. Based on the function of the device, apply the logic level to any unused input. Based on convenience, tie unused inputs to the GND or the  $V_{CC}$ .

#### 11.2 Layout Example

Copyright © 2001-2015, Texas Instruments Incorporated



Figure 6. Layout Recommendation



## 12 Device and Documentation Support

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                   | (1)    |              | ug                 |      | ,              | (2)          | (6)                           | (3)                |              | (4/3)                |         |
| SN74LVC2G06DBVR   | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | (C065, C06R)         | Samples |
| SN74LVC2G06DBVRE4 | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | (C065, C06R)         | Samples |
| SN74LVC2G06DCKR   | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (CT5, CTJ, CTR)      | Samples |
| SN74LVC2G06DCKRE4 | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | CT5                  | Samples |
| SN74LVC2G06DCKRG4 | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | CT5                  | Samples |
| SN74LVC2G06DRYR   | ACTIVE | SON          | DRY                | 6    | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | СТ                   | Samples |
| SN74LVC2G06DSFR   | ACTIVE | SON          | DSF                | 6    | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | СТ                   | Samples |
| SN74LVC2G06YZPR   | ACTIVE | DSBGA        | YZP                | 6    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | (CT7, CTN)           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC2G06:

Automotive: SN74LVC2G06-Q1

Enhanced Product: SN74LVC2G06-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 24-Jul-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC2G06DBVR   | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC2G06DBVR   | SOT-23          | DBV                | 6 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC2G06DCKR   | SC70            | DCK                | 6 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC2G06DCKR   | SC70            | DCK                | 6 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC2G06DCKR   | SC70            | DCK                | 6 | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC2G06DCKRG4 | SC70            | DCK                | 6 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC2G06DRYR   | SON             | DRY                | 6 | 5000 | 180.0                    | 9.5                      | 1.15       | 1.6        | 0.75       | 4.0        | 8.0       | Q1               |
| SN74LVC2G06DSFR   | SON             | DSF                | 6 | 5000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| SN74LVC2G06YZPR   | DSBGA           | YZP                | 6 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |

www.ti.com 24-Jul-2020



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC2G06DBVR   | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC2G06DBVR   | SOT-23       | DBV             | 6    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC2G06DCKR   | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC2G06DCKR   | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC2G06DCKR   | SC70         | DCK             | 6    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC2G06DCKRG4 | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC2G06DRYR   | SON          | DRY             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC2G06DSFR   | SON          | DSF             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC2G06YZPR   | DSBGA        | YZP             | 6    | 3000 | 220.0       | 220.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



#### NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4207181/G







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.





NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).





NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC registration MO-287, variation X2AAF.





NOTES: (continued)

4. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).





4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# DCK (R-PDSO-G6)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Buffers & Line Drivers category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

LXV200-024SW 74AUP2G34FW3-7 HEF4043BP NL17SG125DFT2G NLU1GT126CMUTCG CD4041UBE 54FCT240CTDB

74HCT540N DS14C88N 070519XB NL17SZ07P5T5G 74LVC2G17FW4-7 CD4502BE 5962-8982101PA 61446R00 NL17SH17P5T5G

NLV37WZ17USG 74HCT126T14-13 74VHC9126FT(BJ) RHRXH162244K1 74AUP1G34FW5-7 74AUP1G07FW5-7 74LVC1G126FW4-7

74LVC2G126RA3-7 74LVCE1G125FZ4-7 54FCT240TLB NLX3G16DMUTCG NLX2G06AMUTCG LE87100NQCT LE87285NQC

LE87290YQC LE87290YQCT 74AUP1G125FW5-7 NLU2G16CMUTCG MC74LCX244MN2TWG NL17SG17P5T5G

NLV74HC125ADR2G NLVHCT245ADTR2G NLVVHC1G126DFT2G EL5623IRZ ISL15102AIRZ-T13 ISL1539IRZ-T13

MC100EP17MNG MC74HCT365ADR2G MC74LCX244ADTR2G NL27WZ126US NL37WZ16US NLU1G07MUTCG NLU2G07MUTCG NLX3G17BMX1TCG