



Sample &

Buv





Reference Design

TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375

SLOS270F - MARCH 2001 - REVISED AUGUST 2016

# TLV237x 500-µA/Ch, 3-MHz Rail-to-Rail Input and Output **Operational Amplifiers With Shutdown**

#### Features 1

**FEXAS** 

- Rail-to-Rail Input and Output
- Wide Bandwidth: 3 MHz

Instruments

- High Slew Rate: 2.4 V/us
- Supply Voltage Range: 2.7 V to 16 V
- Supply Current: 550 µA/Channel
- Low-Power Shutdown Mode
- I<sub>DD(SHDN)</sub>: 25 μA/Channel
- Input Noise Voltage: 39 nV/VHz
- Input Bias Current: 1 pA
- Specified Temperature Range:
- -40°C to +125°C (Industrial Grade)
- **Ultra-Small Packaging:** 
  - 5- or 6-Pin SOT-23 (TLV2370, TLV2371)
  - 8- or 10-Pin MSOP (TLV2372, TLV2373)

## 2 Applications

- White Goods
- Handheld Test Equipment
- Portable Blood Glucose Systems
- Remote Sensing
- Active Filters
- Industrial Automation
- **Battery-Powered Electronics**

### **Operational Amplifier**



### 3 Description

The TLV237x single-supply operational amplifiers provide rail-to-rail input and output capability. The TLV237x takes the minimum operating supply voltage down to 2.7 V over the extended industrial temperature range while adding the rail-to-rail output swing feature. The TLV237x also provides 3-MHz bandwidth from only 550 µA. The maximum recommended supply voltage is 16 V, which allows the devices to be operated from (±8-V supplies down to ±1.35 V) a variety of rechargeable cells.

The CMOS inputs enable use in high-impedance sensor interfaces, with the lower voltage operation making an ideal alternative for the TLC227x in battery-powered applications. The rail-to-rail input stage further increases its versatility. The TLV237x is the seventh member of a rapidly growing number of RRIO products available from TI, and it is the first to allow operation up to 16-V rails with good ac performance.

All members are available in PDIP and SOIC with the singles in the small SOT-23 package, duals in the MSOP, and quads in the TSSOP package.

The 2.7-V operation makes the TLV237x compatible with Li-Ion powered systems and the operating supply voltage range of many micro-power microcontrollers available today including TI's MSP430.

| Device information (7 |                                                                                                                                                                                               |  |  |  |  |  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| PACKAGE               | BODY SIZE (NOM)                                                                                                                                                                               |  |  |  |  |  |  |
| PDIP (8)              | 9.81 mm × 6.35 mm                                                                                                                                                                             |  |  |  |  |  |  |
| PDIP (14)             | 19.30 mm × 6.35 mm                                                                                                                                                                            |  |  |  |  |  |  |
| SOIC (8)              | 4.90 mm × 3.91 mm                                                                                                                                                                             |  |  |  |  |  |  |
| SOIC (14)             | 8.65 mm × 3.91 mm                                                                                                                                                                             |  |  |  |  |  |  |
| TSSOP (14)            | 5 00 mm v 4 40 mm                                                                                                                                                                             |  |  |  |  |  |  |
| TSSOP (16)            | 5.00 mm × 4.40 mm                                                                                                                                                                             |  |  |  |  |  |  |
| SOT-23 (6)            | 0.00 mm 4.00 mm                                                                                                                                                                               |  |  |  |  |  |  |
| SOT-23 (5)            | 2.90 mm × 1.60 mm                                                                                                                                                                             |  |  |  |  |  |  |
| VSSOP (8)             | 2 00 mm 2 00 mm                                                                                                                                                                               |  |  |  |  |  |  |
| VSSOP (10)            | 3.00 mm × 3.00 mm                                                                                                                                                                             |  |  |  |  |  |  |
|                       | PACKAGE           PDIP (8)           PDIP (14)           SOIC (8)           SOIC (14)           TSSOP (14)           TSSOP (16)           SOT-23 (6)           SOT-23 (5)           VSSOP (8) |  |  |  |  |  |  |

### Device Information<sup>(1)</sup>

(1) For all available packages, see the orderable addendum at the end of the data sheet.



# **Table of Contents**

| 1 | Features 1                     |                                  |  |  |  |  |  |  |  |  |  |
|---|--------------------------------|----------------------------------|--|--|--|--|--|--|--|--|--|
| 2 | Applications 1                 |                                  |  |  |  |  |  |  |  |  |  |
| 3 | Description1                   |                                  |  |  |  |  |  |  |  |  |  |
| 4 | Revi                           | ision History 2                  |  |  |  |  |  |  |  |  |  |
| 5 | Devi                           | ice Comparison Tables            |  |  |  |  |  |  |  |  |  |
| 6 | Pin                            | Configuration and Functions 3    |  |  |  |  |  |  |  |  |  |
| 7 | Spe                            | cifications8                     |  |  |  |  |  |  |  |  |  |
|   | 7.1                            | Absolute Maximum Ratings 8       |  |  |  |  |  |  |  |  |  |
|   | 7.2                            | Recommended Operating Conditions |  |  |  |  |  |  |  |  |  |
|   | 7.3                            | Thermal Information: TLV2370     |  |  |  |  |  |  |  |  |  |
|   | 7.4                            | Thermal Information: TLV23719    |  |  |  |  |  |  |  |  |  |
|   | 7.5                            | Thermal Information: TLV2372     |  |  |  |  |  |  |  |  |  |
|   | 7.6                            | Thermal Information: TLV2373 10  |  |  |  |  |  |  |  |  |  |
|   | 7.7                            | Thermal Information: TLV2374 10  |  |  |  |  |  |  |  |  |  |
|   | 7.8                            | Thermal Information: TLV2375 10  |  |  |  |  |  |  |  |  |  |
|   | 7.9                            | Electrical Characteristics 11    |  |  |  |  |  |  |  |  |  |
|   | 7.10                           | Typical Characteristics 15       |  |  |  |  |  |  |  |  |  |
| 8 | Deta                           | niled Description                |  |  |  |  |  |  |  |  |  |
|   | 8.1                            | Overview                         |  |  |  |  |  |  |  |  |  |
|   | 8.2 Functional Block Diagram 2 |                                  |  |  |  |  |  |  |  |  |  |

|    | 8.3  | Feature Description                             | . 22              |
|----|------|-------------------------------------------------|-------------------|
|    | 8.4  | Device Functional Modes                         | . 24              |
| 9  | Appl | ication and Implementation                      | 25                |
|    | 9.1  | Application Information                         | . 25              |
|    | 9.2  | Typical Application                             | . 25              |
| 10 | Pow  | er Supply Recommendations                       | 27                |
| 11 | Layo | out                                             | 27                |
|    | 11.1 | Layout Guidelines                               | . 27              |
|    | 11.2 | Layout Example                                  | . 27              |
|    | 11.3 | Power Dissipation Considerations                | . 28              |
| 12 | Devi | ice and Documentation Support                   | 29                |
|    | 12.1 | Documentation Support                           | . 29              |
|    | 12.2 | Related Links                                   | . 29              |
|    | 12.3 | Receiving Notification of Documentation Updates | s <mark>29</mark> |
|    | 12.4 | Community Resources                             | . 29              |
|    | 12.5 | Trademarks                                      | . 29              |
|    | 12.6 | Electrostatic Discharge Caution                 | . 29              |
|    | 12.7 | Glossary                                        | . 29              |
| 13 | Мес  | hanical, Packaging, and Orderable               |                   |
|    |      | mation                                          | 30                |

## 4 Revision History

2

| CI | hanges from Revision E (May 2016) to Revision F                                | Page |
|----|--------------------------------------------------------------------------------|------|
| •  | Changed names of pins 2 and 3 in TLV2372 D, DGK, and P packages pinout diagram | 4    |

### Changes from Revision D (January 2005) to Revision E

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Deleted TLV2370 and TLV2371 Available Options, TLV2372 AND TLV2373 Available Options, and TLV2374 and TLV2375 Available Options tables                                                                                                                                               |
| • | Deleted Continuous total power dissipation and lead temperature specifications from Absolute Maximum Ratings table 8                                                                                                                                                                 |
| • | Deleted Dissipation Ratings table                                                                                                                                                                                                                                                    |



www.ti.com

Page



## 5 Device Comparison Tables

| Table 1. Selection | of | Signal | Amplifier | Products <sup>(1)</sup> |
|--------------------|----|--------|-----------|-------------------------|
|--------------------|----|--------|-----------|-------------------------|

| DEVICE  | V <sub>DD</sub><br>(V) | ν <sub>ιο</sub><br>(μν) | l <sub>q</sub> /Ch<br>(μA) | l <sub>IB</sub><br>(pA) | GBW<br>(MHz) | SR<br>(V/µs) | SHUTDOWN | RAIL-TO-<br>RAIL | SINGLES,<br>DUALS,<br>QUADS |
|---------|------------------------|-------------------------|----------------------------|-------------------------|--------------|--------------|----------|------------------|-----------------------------|
| TLV237x | 2.7 to 16              | 500                     | 550                        | 1                       | 3            | 2.4          | Yes      | I/O              | S, D, Q                     |
| TLC227x | 4 to 16                | 300                     | 1100                       | 1                       | 2.2          | 3.6          | _        | 0                | D, Q                        |
| TLV27x  | 2.7 to 16              | 500                     | 550                        | 1                       | 3            | 2.4          | —        | 0                | S, D, Q                     |
| TLC27x  | 3 to 16                | 1100                    | 675                        | 1                       | 1.7          | 3.6          | _        | _                | S, D, Q                     |
| TLV246x | 2.7 to 16              | 150                     | 550                        | 1300                    | 6.4          | 1.6          | Yes      | I/O              | S, D, Q                     |
| TLV247x | 2.7 to 16              | 250                     | 600                        | 2                       | 2.8          | 1.5          | Yes      | I/O              | S, D, Q                     |
| TLV244x | 2.7 to 10              | 300                     | 725                        | 1                       | 1.8          | 1.4          | _        | 0                | D, Q                        |

(1) Typical values measured at 5 V and 25°C.

| DEVICE  | NUMBER OF<br>CHANNELS |      | PAG  |        | UNIVERSAL |      |          |                          |
|---------|-----------------------|------|------|--------|-----------|------|----------|--------------------------|
|         |                       | PDIP | SOIC | SOT-23 | TSSOP     | MSOP | SHUTDOWN | EVM<br>BOARD             |
| TLV2370 | 1                     | 8    | 8    | 6      | _         | _    | Yes      |                          |
| TLV2371 | 1                     | 8    | 8    | 5      | —         | —    | —        |                          |
| TLV2372 | 2                     | 8    | 8    | _      | _         | 8    | —        | See the EVM<br>Selection |
| TLV2373 | 2                     | 14   | 14   | _      | _         | 10   | Yes      | Guide                    |
| TLV2374 | 4                     | 14   | 14   | _      | 14        | _    | _        |                          |
| TLV2375 | 4                     | 16   | 16   | _      | 16        | _    | Yes      |                          |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## 6 Pin Configuration and Functions





Pin Functions: TLV2370

| PIN             |        |            | I/O | DESCRIPTION                                         |  |
|-----------------|--------|------------|-----|-----------------------------------------------------|--|
| NAME            | SOT-23 | SOIC, PDIP | 1/0 | DESCRIPTION                                         |  |
| GND             | 2      | 4          | —   | Ground connection                                   |  |
| IN-             | 4      | 2          | I   | Negative (inverting) input                          |  |
| IN+             | 3      | 3          | I   | Positive (noninverting) input                       |  |
| NC              | —      | 1, 5       | —   | No internal connection (can be left floating)       |  |
| OUT             | 1      | 6          | 0   | Output                                              |  |
| SHDN            | 5      | 8          | I   | Shutdown control (active low, can be left floating) |  |
| V <sub>DD</sub> | 6      | 7          | —   | Positive power supply                               |  |

Copyright © 2001–2016, Texas Instruments Incorporated

3



# TLV2371 DBV Package 5-Pin SOT-23 Top View







#### Pin Functions: TLV2371

|                 | PIN    |            | I/O | DESCRIPTION                                   |  |
|-----------------|--------|------------|-----|-----------------------------------------------|--|
| NAME            | SOT-23 | SOIC, PDIP | 1/0 | DESCRIPTION                                   |  |
| GND             | 2      | 4          | —   | Ground connection                             |  |
| IN–             | 4      | 2          | I   | Negative (inverting) input                    |  |
| IN+             | 3      | 3          | I   | Positive (noninverting) input                 |  |
| NC              | _      | 1, 5, 8    |     | No internal connection (can be left floating) |  |
| OUT             | 1      | 6          | 0   | Output                                        |  |
| V <sub>DD</sub> | 5      | 7          | _   | Positive power supply                         |  |

#### TLV2372 D, DGK, and P Packages 8-Pin SOIC, VSSOP, and PDIP Top View



### Pin Functions: TLV2372

| PIN             |                             |   |                               |  |  |
|-----------------|-----------------------------|---|-------------------------------|--|--|
| NAME            | NAME SOIC, VSSOP, I<br>PDIP |   | DESCRIPTION                   |  |  |
| GND             | 4                           | _ | Ground connection             |  |  |
| 1IN-            | 2                           | I | Inverting input, channel 1    |  |  |
| 1IN+            | 3                           | I | Noninverting input, channel 1 |  |  |
| 2IN-            | 6                           | I | Inverting input, channel 2    |  |  |
| 2IN+            | 5                           | I | Noninverting input, channel 2 |  |  |
| 10UT            | 1                           | 0 | Output, channel 1             |  |  |
| 20UT            | 7                           | 0 | Output, channel 2             |  |  |
| V <sub>DD</sub> | 8                           | _ | Positive power supply         |  |  |

4

Copyright © 2001–2016, Texas Instruments Incorporated

Product Folder Links: TLV2370 TLV2371 TLV2372 TLV2373 TLV2374 TLV2375







#### TLV2373 D and N Packages 14-Pin SOIC and PDIP Top View



#### Pin Functions: TLV2373

|                 | PIN         |       | 1/0 | DECODIDION                                                      |
|-----------------|-------------|-------|-----|-----------------------------------------------------------------|
| NAME            | SOIC, PDIP  | VSSOP | I/O | DESCRIPTION                                                     |
| GND             | 4           | 4     | _   | Ground connection                                               |
| 1IN-            | 2           | 2     | I   | Inverting input, channel 1                                      |
| 1IN+            | 3           | 3     | I   | Noninverting input, channel 1                                   |
| 2IN-            | 12          | 8     | I   | Inverting input, channel 2                                      |
| 2IN+            | 11          | 7     | I   | Noninverting input, channel 2                                   |
| 10UT            | 1           | 1     | 0   | Output, channel 1                                               |
| 2OUT            | 13          | 9     | 0   | Output, channel 2                                               |
| 1SHDN           | 6           | 5     | I   | Shutdown control, channel 1, (active low, can be left floating) |
| 2SHDN           | 9           | 6     | I   | Shutdown control, channel 2, (active low, can be left floating) |
| V <sub>DD</sub> | 14          | 10    | _   | Positive power supply                                           |
| NC              | 5, 7, 8, 10 | —     | —   | No internal connection (can be left floating)                   |

#### **TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375** SLOS270F – MARCH 2001 – REVISED AUGUST 2016



www.ti.com

#### TLV2374 D, N, and PW Packages 14-Pin SOIC, PDIP, and TSSOP Top View



### Pin Functions: TLV2374

|                 | PIN               | I/O | DESCRIPTION                   |
|-----------------|-------------------|-----|-------------------------------|
| NAME            | SOIC, PDIP, TSSOP | 1/0 | DESCRIPTION                   |
| GND             | 11                |     | Ground connection             |
| 1IN-            | 2                 | Ι   | Inverting input, channel 1    |
| 1IN+            | 3                 | Ι   | Noninverting input, channel 1 |
| 2IN-            | 6                 | I   | Inverting input, channel 2    |
| 2IN+            | 5                 | I   | Noninverting input, channel 2 |
| 3IN-            | 9                 | Ι   | Inverting input, channel 3    |
| 3IN+            | 10                | Ι   | Noninverting input, channel 3 |
| 4IN-            | 13                | Ι   | Inverting input, channel 4    |
| 4IN+            | 12                | I   | Noninverting input, channel 4 |
| 10UT            | 1                 | 0   | Output, channel 1             |
| 20UT            | 7                 | 0   | Output, channel 2             |
| 3OUT            | 8                 | 0   | Output, channel 3             |
| 4OUT            | 14                | 0   | Output, channel 4             |
| V <sub>DD</sub> | 4                 | _   | Positive power supply         |



#### TLV2375 D, N, and PW Packages 16-Pin SOIC, PDIP, and TSSOP Top View 10UT 🖂 16 🔟 40UT 1IN – 💷 2 15 1 4IN -1IN+ 💷 3 14 4IN+ V<sub>DD</sub>+ 4 13 🔲 GND 2IN+ 5 12 🔲 3IN +



### Pin Functions: TLV2375

| PIN             |                   | 1/0 | DECODIPTION                                                            |  |  |
|-----------------|-------------------|-----|------------------------------------------------------------------------|--|--|
| NAME            | SOIC, PDIP, TSSOP | I/O | DESCRIPTION                                                            |  |  |
| GND             | 13                | _   | Ground connection                                                      |  |  |
| 1IN-            | 2                 | I   | Inverting input, channel 1                                             |  |  |
| 2IN-            | 6                 | I   | Inverting input, channel 2                                             |  |  |
| 3IN-            | 11                | I   | Inverting input, channel 3                                             |  |  |
| 4IN-            | 15                | I   | Inverting input, channel 4                                             |  |  |
| 1IN+            | 3                 | I   | Noninverting input, channel 1                                          |  |  |
| 2IN+            | 5                 | I   | Noninverting input, channel 2                                          |  |  |
| 3IN+            | 12                | I   | Noninverting input, channel 3                                          |  |  |
| 4IN+            | 14                | I   | Noninverting input, channel 4                                          |  |  |
| 10UT            | 1                 | 0   | Output, channel 1                                                      |  |  |
| 20UT            | 7                 | 0   | Output, channel 2                                                      |  |  |
| 3OUT            | 10                | 0   | Output, channel 3                                                      |  |  |
| 40UT            | 16                | 0   | Output, channel 4                                                      |  |  |
| 1/2SHDN         | 8                 | I   | Shutdown control, channels 1 and 2, (active low, can be left floating) |  |  |
| 3/4SHDN         | 9                 | I   | Shutdown control, channels 3 and 4, (active low, can be left floating) |  |  |
| V <sub>DD</sub> | 4                 | —   | Positive power supply                                                  |  |  |

#### **TYPICAL PIN 1 INDICATORS**



If there is not a Pin 1 indicator, turn device to enable reading the symbol from the left to right. Pin 1 is at the lower left corner of the device.

#### Figure 1. Typical Pin 1 Indicators

SLOS270F - MARCH 2001 - REVISED AUGUST 2016



www.ti.com

### 7 Specifications

8

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                                           | MIN              | МАХ                   | UNIT |
|-------------|-----------------------------------------------------------|------------------|-----------------------|------|
|             | Supply voltage, V <sub>DD</sub> <sup>(2)</sup>            |                  | 16.5                  |      |
| Voltage     | Differential input voltage, V <sub>ID</sub>               | -V <sub>DD</sub> | V <sub>DD</sub>       | V    |
|             | Input voltage, V <sub>I</sub> <sup>(2)</sup>              | -0.2             | V <sub>DD</sub> + 0.2 |      |
| Current     | Input current, I <sub>IN</sub>                            | -10              | 10                    | ~ ^  |
| Current     | Output current, I <sub>O</sub>                            | -100             | 100                   | mA   |
|             | Operating free-air temperature, T <sub>A</sub> : I-suffix | -40              | 125                   |      |
| Temperature | Maximum junction temperature, T <sub>J</sub>              |                  | 150                   | °C   |
|             |                                                           | 150              |                       |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to GND.

### 7.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted).

|                                                                                              |                    | MIN   | MAX      | UNIT |
|----------------------------------------------------------------------------------------------|--------------------|-------|----------|------|
|                                                                                              | Single supply      | 2.7   | 16       | N/   |
| Supply voltage, V <sub>DD</sub>                                                              | Split supply       | ±1.35 | ±8       | v    |
| Common-mode input voltage, V <sub>CM</sub>                                                   |                    | 0     | $V_{DD}$ | V    |
| Operating free-air temperature, T <sub>A</sub>                                               | I-suffix           | -40   | 125      | °C   |
| Turnon voltage (shutdown pin voltage level), V <sub>(ON)</sub> , relative to GND pin voltage |                    |       | 2        | V    |
| Turnoff (shutdown pin voltage level), $V_{(OFF)}$ , relative                                 | to GND pin voltage | 0.8   |          | V    |

### 7.3 Thermal Information: TLV2370

|                               |                                              |              | TLV2370  |          |      |  |
|-------------------------------|----------------------------------------------|--------------|----------|----------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | DBV (SOT-23) | D (SOIC) | P (PDIP) | UNIT |  |
|                               |                                              | 6 PINS       | 8 PINS   | 8 PINS   |      |  |
| $R_{\thetaJA}$                | Junction-to-ambient thermal resistance       | 228.5        | 138.4    | 49.2     | °C/W |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 99.1         | 89.5     | 39.4     | °C/W |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 54.6         | 78.6     | 26.4     | °C/W |  |
| ΨJT                           | Junction-to-top characterization parameter   | 7.7          | 29.9     | 15.4     | °C/W |  |
| ΨЈВ                           | Junction-to-board characterization parameter | 53.8         | 78.1     | 26.3     | °C/W |  |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | n/a          | n/a      | n/a      | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.4 Thermal Information: TLV2371

|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | D (SOIC) | P (PDIP) | UNIT |
|-----------------------|----------------------------------------------|--------------|----------|----------|------|
|                       |                                              | 5 PINS       | 8 PINS   | 8 PINS   |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 228.5        | 138.4    | 49.2     | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 99.1         | 89.5     | 39.4     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 54.6         | 78.6     | 26.4     | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 7.7          | 29.9     | 15.4     | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 53.8         | 78.1     | 26.3     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a          | n/a      | n/a      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Thermal Information: TLV2372

| THERMAL METRIC <sup>(1)</sup> |                                              | D (SOIC) | DGK (VSSOP) | P (PDIP) | UNIT |
|-------------------------------|----------------------------------------------|----------|-------------|----------|------|
|                               |                                              | 8 PINS   | 8 PINS      | 8 PINS   |      |
| $R_{	ext{	heta}JA}$           | Junction-to-ambient thermal resistance       | 138.4    | 191.2       | 49.2     | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 89.5     | 61.9        | 39.4     | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 78.6     | 111.9       | 26.4     | °C/W |
| ΨJT                           | Junction-to-top characterization parameter   | 29.9     | 5.1         | 15.4     | °C/W |
| Ψјв                           | Junction-to-board characterization parameter | 78.1     | 110.2       | 26.3     | °C/W |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | n/a      | n/a         | n/a      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375

SLOS270F - MARCH 2001 - REVISED AUGUST 2016



www.ti.com

### 7.6 Thermal Information: TLV2373

| THERMAL METRIC <sup>(1)</sup> |                                              | DGS (VSSOP) | D (SOIC) | P (PDIP) | UNIT |
|-------------------------------|----------------------------------------------|-------------|----------|----------|------|
|                               |                                              | 10 PINS     | 14 PINS  | 14 PINS  |      |
| $R_{\thetaJA}$                | Junction-to-ambient thermal resistance       | 166.5       | 67       | 66.3     | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 41.8        | 24.1     | 20.5     | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 86.1        | 22.5     | 26.8     | °C/W |
| ΨJT                           | Junction-to-top characterization parameter   | 1.5         | 2.2      | 2.1      | °C/W |
| Ψјв                           | Junction-to-board characterization parameter | 84.7        | 22.1     | 26.2     | °C/W |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | n/a         | n/a      | n/a      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.7 Thermal Information: TLV2374

|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | N (PDIP) | PW (TSSOP) | UNIT |
|-----------------------|----------------------------------------------|----------|----------|------------|------|
|                       |                                              | 14 PINS  | 14 PINS  | 14 PINS    |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 67       | 66.3     | 121        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 24.1     | 20.5     | 49.4       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 22.5     | 26.8     | 62.8       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 2.2      | 2.1      | 5.9        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 22.1     | 26.2     | 62.2       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a      | n/a      | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.8 Thermal Information: TLV2375

|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | N (PDIP) | PW (TSSOP) | UNIT |
|-----------------------|----------------------------------------------|----------|----------|------------|------|
|                       |                                              | 16 PINS  | 16 PINS  | 16 PINS    |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 83       | 55.8     | 115.6      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 44       | 43.1     | 50.5       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 40.5     | 35.8     | 60.7       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 11.5     | 27.9     | 7.4        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 40.2     | 35.7     | 60.1       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a      | n/a      | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TLV2370 TLV2371 TLV2372 TLV2373 TLV2374 TLV2375

### 7.9 Electrical Characteristics

at  $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7$  V, 5 V, and 15 V (unless otherwise noted).

|                      | PARAMETER                                       |                                                                           | TEST CONDITIONS                                                                        | MIN | TYP  | MAX      | UNIT  |
|----------------------|-------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------|----------|-------|
| DC PERFO             | DRMANCE                                         |                                                                           |                                                                                        |     |      |          |       |
|                      |                                                 | At $T_A = 25^{\circ}C$ ,                                                  | $V_{IC}=V_{DD}/2,V_{O}=V_{DD}/2,R_{S}=50~\Omega$                                       |     | 2    | 4.5      | mV    |
| V <sub>OS</sub>      | Input offset voltage                            | At $T_A = -40^{\circ}C$<br>$R_S = 50 \Omega$                              | $C$ to +125°C, $V_{IC} = V_{DD}/2$ , $V_O = V_{DD}/2$ ,                                |     |      | 6        | mV    |
| dV <sub>OS</sub> /dT | Offset voltage drift                            | At $T_A = 25^{\circ}C$ ,                                                  | $V_{IC}=V_{DD}/2,V_{O}=V_{DD}/2,R_{S}=50~\Omega$                                       |     | 2    |          | µV/°C |
|                      |                                                 |                                                                           | $V_{IC} = 0$ to $V_{DD}$                                                               | 50  | 68   |          |       |
|                      |                                                 | V <sub>DD</sub> = 2.7 V,                                                  | At $T_A = -40$ °C to +125°C,<br>V <sub>IC</sub> = 0 to V <sub>DD</sub>                 | 49  |      |          |       |
|                      |                                                 | R <sub>S</sub> = 50 Ω                                                     | $V_{IC} = 0$ to $V_{DD} - 1.35$ V                                                      | 56  | 70   |          |       |
|                      |                                                 |                                                                           | At $T_A = -40$ °C to +125°C,<br>V <sub>IC</sub> = 0 to V <sub>DD</sub> - 1.35 V        | 54  |      |          |       |
|                      |                                                 |                                                                           | $V_{IC} = 0$ to $V_{DD}$                                                               | 55  | 72   |          |       |
| CMDD                 |                                                 | V <sub>DD</sub> = 5 V,                                                    | At $T_A = -40^{\circ}$ C to +125°C,<br>V <sub>IC</sub> = 0 to V <sub>DD</sub>          | 54  |      |          |       |
| CMRR                 | Common-mode rejection ratio                     | $R_{S} = 50 \Omega$                                                       | $V_{IC} = 0$ to $V_{DD} - 1.35$ V                                                      | 67  | 80   | 4.5<br>6 | dB    |
|                      |                                                 |                                                                           | At $T_A = -40^{\circ}$ C to +125°C,<br>V <sub>IC</sub> = 0 to V <sub>DD</sub> - 1.35 V | 64  |      |          |       |
|                      |                                                 |                                                                           | $V_{IC} = 0$ to $V_{DD}$                                                               | 64  | 82   | 6<br>    |       |
|                      |                                                 | V <sub>DD</sub> = 15 V,                                                   | At $T_A = -40^{\circ}$ C to +125°C,<br>V <sub>IC</sub> = 0 to V <sub>DD</sub>          | 63  |      |          | 1     |
|                      |                                                 | R <sub>S</sub> = 50 Ω                                                     | $V_{IC} = 0$ to $V_{DD} - 1.35$ V                                                      | 67  | 84   |          |       |
|                      |                                                 |                                                                           | At $T_A = -40^{\circ}$ C to +125°C,<br>V <sub>IC</sub> = 0 to V <sub>DD</sub> - 1.35 V | 66  |      |          |       |
|                      |                                                 | $V_{DD} = 2.7 V,$<br>$V_{O(PP)} =$<br>$V_{DD}/2,$<br>$R_{L} = 10 k\Omega$ |                                                                                        | 98  | 106  |          |       |
|                      |                                                 |                                                                           | At $T_A = -40^{\circ}$ C to $+125^{\circ}$ C                                           | 76  |      |          |       |
|                      |                                                 | V <sub>DD</sub> = 5 V,                                                    |                                                                                        | 100 | 110  |          | dB    |
| A <sub>VD</sub>      | Large-signal differential voltage amplification | $V_{O(PP)} = V_{DD}/2,$<br>$R_L = 10 \text{ k}\Omega$                     | At $T_A = -40^{\circ}$ C to +125°C                                                     | 86  |      |          |       |
|                      |                                                 | V <sub>DD</sub> = 15 V,                                                   |                                                                                        | 81  | 83   |          |       |
|                      |                                                 | $V_{O(PP)} = V_{DD}/2,$<br>$R_L = 10 \text{ k}\Omega$                     | At $T_A = -40^{\circ}$ C to +125°C                                                     | 79  |      |          |       |
| INPUT CH             | ARACTERISTICS                                   |                                                                           |                                                                                        |     |      |          |       |
|                      |                                                 | V <sub>DD</sub> = 15 V,                                                   |                                                                                        |     | 1    | 60       |       |
| I <sub>OS</sub>      | Input offset current                            | $V_{IC} = V_O =$<br>$V_{DD}/2$                                            | At $T_A = 70^{\circ}C$                                                                 |     |      | 100      | pА    |
|                      |                                                 | V <sub>DD</sub> /2                                                        | At $T_A = 125^{\circ}C$                                                                |     |      | 1000     |       |
|                      |                                                 | V <sub>DD</sub> = 15 V,                                                   |                                                                                        |     | 1    | 60       |       |
| I <sub>B</sub>       | Input bias current                              | $V_{IC} = V_O = V_{DD}/2$                                                 | At $T_A = 70^{\circ}C$                                                                 |     |      | 100      | pА    |
|                      |                                                 | V <sub>DD</sub> /2                                                        | At $T_A = 125^{\circ}C$                                                                |     |      | 1000     |       |
|                      | Differential input resistance                   |                                                                           |                                                                                        |     | 1000 |          | GΩ    |
|                      | Common-mode input<br>capacitance                | f = 21 kHz                                                                |                                                                                        |     | 8    |          | pF    |

SLOS270F - MARCH 2001 - REVISED AUGUST 2016

TEXAS INSTRUMENTS

www.ti.com

### **Electrical Characteristics (continued)**

at  $T_A = 25^{\circ}$ C,  $V_{DD} = 2.7$  V, 5 V, and 15 V (unless otherwise noted).

|                 | PARAMETER                 |                                     | TEST CONDITIONS                                                                      | MIN   | TYP   | MAX  | UNIT |  |
|-----------------|---------------------------|-------------------------------------|--------------------------------------------------------------------------------------|-------|-------|------|------|--|
| OUTPUT          | CHARACTERISTICS           |                                     |                                                                                      |       |       |      |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OH} = -1 \text{ mA}$              | 2.55  | 2.58  |      |      |  |
|                 |                           | $V_{DD} = 2.7 V$                    | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OH} = -1$ mA        | 2.48  |       |      |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OH} = -1 \text{ mA}$              | 4.9   | 4.93  |      |      |  |
|                 |                           | $V_{DD} = 5 V$                      | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OH} = -1$ mA        | 4.85  |       |      |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OH} = -1$ mA                      | 14.92 | 14.96 |      |      |  |
| V               | High-level output voltage | V <sub>DD</sub> = 15 V              | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OH} = -1$ mA        | 14.9  |       |      |      |  |
| V <sub>OH</sub> | High-level output voltage |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OH} = -5 \text{ mA}$              | 1.9   | 2     |      | V    |  |
|                 |                           | $V_{DD} = 2.7 V$                    | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OH} = -5$ mA        | 1.6   |       |      |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OH} = -5 \text{ mA}$              | 4.6   | 4.68  |      |      |  |
|                 |                           | $V_{DD} = 5 V$                      | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OH} = -5$ mA        | 4.5   |       |      |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OH} = -5 \text{ mA}$              | 14.7  | 14.8  |      |      |  |
|                 |                           | V <sub>DD</sub> = 15 V              | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OH} = -5$ mA        | 14.6  |       |      |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OL} = 1 \text{ mA}$               |       | 0.1   | 0.15 |      |  |
|                 |                           | $V_{DD} = 2.7 V$                    | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OL} = 1 \text{ mA}$ |       |       | 0.22 |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OL} = 1 \text{ mA}$               |       | 0.05  | 0.1  |      |  |
|                 |                           | $V_{DD} = 5 V$                      | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OL} = 1$ mA         |       |       | 0.15 |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OL} = 1 \text{ mA}$               |       | 0.05  | 0.08 |      |  |
| V <sub>OL</sub> | Low-level output voltage  | V <sub>DD</sub> = 15 V              | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OL} = 1$ mA         |       |       | 0.1  |      |  |
| VOL             | Low-level output voltage  |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OL} = 5 \text{ mA}$               |       | 0.52  | 0.7  | V    |  |
|                 |                           | V <sub>DD</sub> = 2.7 V             | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OL} = 5$ mA         |       |       | 1.1  |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OL} = 5 \text{ mA}$               |       | 0.28  | 0.4  |      |  |
|                 |                           | $V_{DD} = 5 V$                      | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OL} = 5$ mA         |       |       | 0.5  |      |  |
|                 |                           |                                     | At $T_A = 25^{\circ}C$ , $V_{IC} = V_{DD}/2$ , $I_{OL} = 5 \text{ mA}$               |       | 0.19  | 0.3  |      |  |
|                 |                           | V <sub>DD</sub> = 15 V              | At $T_A = -40^{\circ}$ C to +125°C, $V_{IC} = V_{DD}/2$ ,<br>$I_{OL} = 5$ mA         |       |       | 0.35 |      |  |
|                 |                           | $V_{DD} = 2.7 V,$                   | Positive rail                                                                        |       | 4     |      |      |  |
|                 |                           | $V_0 = 0.5 V$<br>from rail          | Negative rail                                                                        |       | 5     |      |      |  |
|                 |                           | $V_{DD} = 5 V$ ,                    | Positive rail                                                                        |       | 7     |      | - A  |  |
| 0               | Output current            | $V_{O} = 0.5 V$<br>from rail        | Negative rail                                                                        | 8     |       |      | mA   |  |
|                 |                           | $V_{DD} = 15 V,$                    | Positive rail                                                                        |       | 16    |      |      |  |
|                 |                           | V <sub>O</sub> = 0.5 V<br>from rail | Negative rail                                                                        |       | 15    |      |      |  |

Product Folder Links: TLV2370 TLV2371 TLV2372 TLV2373 TLV2374 TLV2375



## **Electrical Characteristics (continued)**

at  $T_A = 25^{\circ}$ C,  $V_{DD} = 2.7$  V, 5 V, and 15 V (unless otherwise noted).

|                 | PARAMETER                                                    |                                              | TEST CONDITIONS                                                                                                              | MIN | TYP | MAX  | UNIT |
|-----------------|--------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| POWER           | SUPPLY                                                       |                                              |                                                                                                                              |     |     |      |      |
|                 |                                                              | V <sub>DD</sub> = 2.7 V, V                   | $V_{O} = V_{DD}/2$                                                                                                           |     | 470 | 560  |      |
|                 |                                                              | $V_{DD} = 5 V, V_{C}$                        | $_{\rm D} = V_{\rm DD}/2$                                                                                                    |     | 550 | 660  |      |
| I <sub>DD</sub> | Supply current (per channel)                                 | V <sub>DD</sub> = 15 V,                      | At $T_A = 25^{\circ}C$                                                                                                       |     | 750 | 900  | μA   |
|                 |                                                              | $V_0 = V_{DD}/2$                             | At $T_A = -40^{\circ}$ C to +125°C                                                                                           |     |     | 1200 |      |
|                 |                                                              | $V_{DD} = 2.7 V$                             | At $T_A = 25^{\circ}C$                                                                                                       | 70  | 80  |      |      |
| PSRR            | Power-supply rejection ratio $(\Delta V_{DD}/\Delta V_{IO})$ | to 15 V,<br>$V_{IC} = V_{DD}/2$ ,<br>no load | At $T_A = -40^{\circ}$ C to +125°C                                                                                           | 65  |     |      | dB   |
| DYNAMI          | C PERFORMANCE                                                |                                              |                                                                                                                              |     |     |      |      |
|                 |                                                              | $V_{DD} = 2.7 V$                             | $R_L = 2 \text{ k}\Omega, C_L = 10 \text{ pF}$                                                                               |     | 2.4 |      |      |
| UGBW            | Unity gain bandwidth                                         | V <sub>DD</sub> = 5 V to<br>15 V             | $R_L = 2 k\Omega, C_L = 10 pF$                                                                                               |     | 3   |      | MHz  |
|                 |                                                              |                                              | At $T_A = 25^{\circ}C$ , $V_{O(PP)} = V_{DD}/2$ ,<br>$C_L = 50 \text{ pF}$ , $R_L = 10 \text{ k}\Omega$                      | 1.4 | 2   |      |      |
|                 |                                                              | V <sub>DD</sub> = 2.7 V                      | At $T_A = -40^{\circ}$ C to +125°C, $V_{O(PP)} = V_{DD}/2$ ,<br>C <sub>L</sub> = 50 pF, R <sub>L</sub> = 10 k $\Omega$       | 1   |     |      |      |
|                 |                                                              |                                              | $ \begin{array}{l} \mbox{At } T_A = 25^\circ C, \ V_{O(PP)} = V_{DD}/2, \\ C_L = 50 \ pF, \ R_L = 10 \ k\Omega \end{array} $ | 1.6 | 2.4 |      |      |
| SR              | Slew rate at unity gain                                      | V <sub>DD</sub> = 5 V                        | At $T_A = -40^{\circ}$ C to +125°C, $V_{O(PP)} = V_{DD}/2$ ,<br>C <sub>L</sub> = 50 pF, R <sub>L</sub> = 10 k $\Omega$       | 1.2 |     |      | V/µs |
|                 |                                                              |                                              | At T <sub>A</sub> = 25°C, V <sub>O(PP)</sub> = V <sub>DD</sub> /2,<br>C <sub>L</sub> = 50 pF, R <sub>L</sub> = 10 kΩ         | 1.9 | 2.1 |      |      |
|                 |                                                              | V <sub>DD</sub> = 15 V                       | At $T_A = -40^{\circ}$ C to +125°C, $V_{O(PP)} = V_{DD}/2$ ,<br>C <sub>L</sub> = 50 pF, R <sub>L</sub> = 10 k $\Omega$       | 1.4 |     |      |      |
| φ <b>m</b>      | Phase margin                                                 | $R_L = 2 k\Omega, C_L$                       | = 100 pF                                                                                                                     |     | 65  |      | ٥    |
|                 | Gain margin                                                  | $R_L = 2 k\Omega, C_L$                       | = 10 pF                                                                                                                      |     | 18  |      | dB   |
| +               | Sottling time                                                |                                              | $V_{(STEP)PP} = 1 V, A_V = -1, B_L = 2 k\Omega, 0.1\%$                                                                       |     | 2.9 |      |      |
| t <sub>s</sub>  | Settling time                                                |                                              | $V, V_{(STEP)PP} = 1 V, A_V = -1,$<br>$B_L = 2 k\Omega, 0.1\%$                                                               |     | 2   |      | μs   |

SLOS270F - MARCH 2001 - REVISED AUGUST 2016

STRUMENTS www.ti.com

EXAS

### **Electrical Characteristics (continued)**

at  $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7$  V, 5 V, and 15 V (unless otherwise noted).

|                       | PARAMETER                             |                                                                                                                                                                                                                                                   | TEST CONDITIONS                                                                                                              | MIN | TYP   | MAX                                                                               | UNIT                |
|-----------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----------------------------------------------------------------------------------|---------------------|
| NOISE, DI             | STORTION PERFORMANCE                  |                                                                                                                                                                                                                                                   |                                                                                                                              |     |       |                                                                                   |                     |
|                       |                                       |                                                                                                                                                                                                                                                   | $\label{eq:VO(PP)} \begin{array}{l} V_{O(PP)} = V_{DD}/2 \ V, \ R_L = 2 \ k\Omega, \\ f = 10 \ kHz, \ A_V = 1 \end{array}$   |     | 0.02% |                                                                                   |                     |
|                       |                                       | V <sub>DD</sub> = 2.7 V                                                                                                                                                                                                                           |                                                                                                                              |     | 0.05% |                                                                                   |                     |
| THD + N               | Total harmonic distortion plus        |                                                                                                                                                                                                                                                   | $\label{eq:VO(PP)} \begin{array}{l} V_{O(PP)} = V_{DD}/2 \ V, \ R_L = 2 \ k\Omega, \\ f = 10 \ kHz, \ A_V = 100 \end{array}$ |     | 0.18% |                                                                                   |                     |
| THD + N               | noise                                 |                                                                                                                                                                                                                                                   |                                                                                                                              |     | 0.02% |                                                                                   |                     |
|                       |                                       | V <sub>DD</sub> = 5 V,<br>15 V                                                                                                                                                                                                                    | $\label{eq:VO(PP)} \begin{array}{l} V_{O(PP)} = V_{DD}/2 \ V, \ R_L = 2 \ k\Omega, \\ f = 10 \ kHz, \ A_V = 10 \end{array}$  |     | 0.09% |                                                                                   |                     |
|                       |                                       |                                                                                                                                                                                                                                                   | $\label{eq:VO(PP)} \begin{array}{l} V_{O(PP)} = V_{DD}/2 \ V, \ R_L = 2 \ k\Omega, \\ f = 10 \ kHz, \ A_V = 100 \end{array}$ |     | 0.5%  |                                                                                   |                     |
|                       | Equivalent input noise                | f = 1 kHz                                                                                                                                                                                                                                         |                                                                                                                              |     | 39    |                                                                                   | nV/√ <del>H</del> z |
| V <sub>n</sub>        | voltage                               | f = 10 kHz                                                                                                                                                                                                                                        |                                                                                                                              |     | 35    |                                                                                   |                     |
| l <sub>n</sub>        | Equivalent input noise current        | f = 1 kHz                                                                                                                                                                                                                                         |                                                                                                                              |     | 0.6   |                                                                                   | fA/√Hz              |
| SHUTDOW               | IN CHARACTERISTICS                    |                                                                                                                                                                                                                                                   |                                                                                                                              | L   |       | 1                                                                                 |                     |
|                       |                                       | $V_{DD} = 2.7 V,$                                                                                                                                                                                                                                 | At $T_A = 25^{\circ}C$                                                                                                       |     | 25    | 30                                                                                |                     |
| I <sub>DD(SHDN)</sub> | Supply current in shutdown            | <u>5 V,</u><br>SHDN = 0 V                                                                                                                                                                                                                         | At $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                                                                   |     |       | 35                                                                                | μA                  |
| UD(SHDN)              | TLV2375) (per channel)                | valent input noise currentf = 1 kHzARACTERISTICSbly current in shutdown<br>e (TLV2370, TLV2373,<br>2375) (per channel) $V_{DD} = 2.7 V$ ,<br>$SHDN = 0 V$ At $T_A = 25^{\circ}C$ $V_{DD} = 15 V$ ,<br>$V_{DD} = 15 V$ ,<br>$At T_A = 25^{\circ}C$ |                                                                                                                              |     | 40    | 45                                                                                | μΛ                  |
|                       |                                       | $\overline{SHDN} = 0 V$                                                                                                                                                                                                                           | At $T_A = -40^{\circ}$ C to $+125^{\circ}$ C                                                                                 |     |       | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>30<br>35<br>50<br>3<br>5<br>0<br>45<br>50<br>3 |                     |
| t <sub>(on)</sub>     | Amplifier turnon time <sup>(1)</sup>  | $R_L = 2 \ k\Omega$                                                                                                                                                                                                                               |                                                                                                                              |     | 0.8   |                                                                                   | μs                  |
| t <sub>(off)</sub>    | Amplifier turnoff time <sup>(1)</sup> | $R_L = 2 k\Omega$                                                                                                                                                                                                                                 |                                                                                                                              |     | 1     |                                                                                   | μs                  |

(1) Disable time and enable time are defined as the interval between application of the logic signal to the SHDN terminal and the point at which the supply current has reached one half of its final value.



## 7.10 Typical Characteristics

### Table 3. Table of Graphs

|                       |                                              |                              | FIGURE                         |
|-----------------------|----------------------------------------------|------------------------------|--------------------------------|
| V <sub>IO</sub>       | Input offset voltage                         | vs Common-mode input voltage | Figure 2, Figure 3, Figure 4   |
| CMRR                  | Common-mode rejection ratio                  | vs Frequency                 | Figure 5                       |
|                       | Input bias and offset current                | vs Free-air temperature      | Figure 6                       |
| V <sub>OL</sub>       | Low-level output voltage                     | vs Low-level output current  | Figure 7, Figure 9, Figure 11  |
| V <sub>OH</sub>       | High-level output voltage                    | vs High-level output current | Figure 8, Figure 10, Figure 12 |
| V <sub>O(PP)</sub>    | Peak-to-peak output voltage                  | vs Frequency                 | Figure 13                      |
| I <sub>DD</sub>       | Supply current                               | vs Supply voltage            | Figure 14                      |
| PSRR                  | Power supply rejection ratio                 | vs Frequency                 | Figure 15                      |
| A <sub>VD</sub>       | Differential voltage gain and phase          | vs Frequency                 | Figure 16                      |
|                       | Gain-bandwidth product                       | vs Free-air temperature      | Figure 17                      |
| 0.0                   |                                              | vs Supply voltage            | Figure 18                      |
| SR                    | Slew rate                                    | vs Free-air temperature      | Figure 19                      |
| φ <b>m</b>            | Phase margin                                 | vs Capacitive load           | Figure 20                      |
| V <sub>n</sub>        | Equivalent input noise voltage               | vs Frequency                 | Figure 21                      |
|                       | Voltage-follower large-signal pulse response |                              | Figure 22, Figure 23           |
|                       | Voltage-follower small-signal pulse response |                              | Figure 24                      |
|                       | Inverting large-signal response              |                              | Figure 25, Figure 26           |
|                       | Inverting small-signal response              |                              | Figure 27                      |
|                       | Crosstalk                                    | vs Frequency                 | Figure 28                      |
|                       | Shutdown forward & reverse isolation         | vs Frequency                 | Figure 29                      |
| I <sub>DD(SHDN)</sub> | Shutdown supply current                      | vs Supply voltage            | Figure 30                      |
| IDD(SHDN)             | Shutdown pin leakage current                 | vs Shutdown pin voltage      | Figure 31                      |
| I <sub>DD(SHDN)</sub> | Shutdown supply current, output voltage      | vs Time                      | Figure 32, Figure 33           |

TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375 EXAS NSTRUMENTS

SLOS270F - MARCH 2001 - REVISED AUGUST 2016





SLOS270F - MARCH 2001 - REVISED AUGUST 2016



#### TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375

SLOS270F - MARCH 2001 - REVISED AUGUST 2016



www.ti.com

Submit Documentation Feedback

18

Copyright © 2001–2016, Texas Instruments Incorporated

Product Folder Links: TLV2370 TLV2371 TLV2372 TLV2373 TLV2374 TLV2375



#### TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375

19

SLOS270F - MARCH 2001 - REVISED AUGUST 2016



#### TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375

SLOS270F - MARCH 2001 - REVISED AUGUST 2016



www.ti.com

20 Submit Documentation Feedback

Product Folder Links: TLV2370 TLV2371 TLV2372 TLV2373 TLV2374 TLV2375



### TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375

SLOS270F - MARCH 2001 - REVISED AUGUST 2016





### 8 Detailed Description

### 8.1 Overview

The TLV237x single-supply CMOS operational amplifiers provide rail-to-rail input and output capability with 3-MHz bandwidth. Consuming only 550 µA the TLV237x is the perfect choice for portable and battery-operated applications. The maximum recommended supply voltage is 16 V, which allows the devices to be operated from (±8-V supplies down to ±1.35 V) a variety of rechargeable cells. The rail-to-rail inputs with high input impedance make the TLV237x ideal for sensor signal-conditioning applications.

### 8.2 Functional Block Diagram



(Ground)

Copyright © 2016. Texas Instruments Incorporated

### 8.3 Feature Description

#### 8.3.1 Rail-to-Rail Input Operation

The TLV237x input stage consists of two differential transistor pairs, NMOS and PMOS, that operate together to achieve rail-to-rail input operation. The transition point between these two pairs can be seen in Figure 2, Figure 3, and Figure 4 for a 2.7-V, 5-V, and 15-V supply. As the common-mode input voltage approaches the positive supply rail, the input pair switches from the PMOS differential pair to the NMOS differential pair. This transition occurs approximately 1.35 V from the positive rail and results in a change in offset voltage due to different device characteristics between the NMOS and PMOS pairs. If the input signal to the device is large enough to swing between both rails, this transition results in a reduction in common-mode rejection ratio (CMRR). If the input signal does not swing between both rails, it is best to bias the signal in the region where only one input pair is active. This is the region inFigure 2 through Figure 4 where the offset voltage varies slightly across the input range and optimal CMRR can be achieved. This has the greatest impact when operating from a 2.7-V supply voltage.

### 8.3.2 Driving a Capacitive Load

When the amplifier is configured in this manner, capacitive loading directly on the output decreases the device phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, TI recommends that a resistor be placed in series (RNULL) with the output of the amplifier, as shown in Figure 34. A minimum value of 20  $\Omega$  should work well for most applications.



### Feature Description (continued)



Figure 34. Driving a Capacitive Load

#### 8.3.3 Offset Voltage

The output offset voltage, (VOO) is the sum of the input offset voltage (VIO) and both input bias currents (IIB) times the corresponding gains. Figure 35 can be used to calculate the output offset voltage:



Figure 35. Output Offset Voltage Model

#### 8.3.4 General Configurations

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see Figure 36).



Figure 36. Single-Pole Low-Pass Filter

If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this task. For best results, the amplifier must have a bandwidth that is 8 to 10 times the filter frequency bandwidth. Failure to do this can result in phase shift of the amplifier.

Product Folder Links: TLV2370 TLV2371 TLV2372 TLV2373 TLV2374 TLV2375

Copyright © 2001–2016, Texas Instruments Incorporated

## TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375

SLOS270F - MARCH 2001 - REVISED AUGUST 2016



www.ti.com

### Feature Description (continued)



Figure 37. 2-Pole Low-Pass Sallen-Key Filter

#### 8.3.5 Shutdown Function

Three members of the TLV237x family (TLV2370, TLV2373, and TLV2375) have a shutdown terminal for conserving battery life in portable applications. When the shutdown terminal is tied low, the supply current is reduced to 25 µA/channel, the amplifier is disabled, and the outputs are placed in a high impedance mode. To enable the amplifier, the shutdown terminal can either be left floating or pulled high. When the shutdown terminal is left floating, take care to ensure that parasitic leakage current at the shutdown terminal does not inadvertently place the operational amplifier into shutdown.

### 8.4 Device Functional Modes

The TLV2371, TLV2372, and TLV2374 have a single functional mode. These devices are operational as long as the power-supply voltage is between 2.7 V ( $\pm 1.35$  V) and 16 V ( $\pm 8$  V).

The TLV2370, TLV2373, and TLV2375 are likewise operational as long as the power-supply voltage is between 2.7 V (±1.35 V) and 16 V (±8 V), additionally these devices also have a shutdown capability. When the shutdown control pin is driven below 0.8 V above ground, the device is in shutdown. If the shutdown control pin voltage is driven to greater than 2 V above ground, the device is in its normal operating mode. See Shutdown Function for additional information regarding shutdown operation.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

When designing for low power, choose system components carefully. To minimize current consumption, select large-value resistors. Any resistors can react with stray capacitance in the circuit and the input capacitance of the operational amplifier. These parasitic RC combinations can affect the stability of the overall system. Use of a feedback capacitor assures stability and limits overshoot or gain peaking.

#### 9.2 Typical Application

A typical application for an operational amplifier is an inverting amplifier, as shown in Figure 38. An inverting amplifier takes a positive voltage on the input and outputs a signal inverted to the input, making a negative voltage of the same magnitude. In the same manner, the amplifier also makes negative input voltages positive on the output. In addition, amplification can be added by selecting the input resistor  $R_I$  and the feedback resistor  $R_F$ .



Figure 38. Application Schematic

#### 9.2.1 Design Requirements

The supply voltage must be chosen to be larger than the input voltage range and the desired output range. The limits of the input common-mode range ( $V_{CM}$ ) and the output voltage swing to the rails ( $V_O$ ) must also be considered. For instance, this application scales a signal of ±0.5 V (1 V) to ±1.8 V (3.6 V). Setting the supply at ±2.5 V is sufficient to accommodate this application.

#### 9.2.2 Detailed Design Procedure

Determine the gain required by the inverting amplifier using Equation 1 and Equation 2:

$$A_{V} = \frac{V_{OUT}}{V_{IN}}$$
(1)
$$A_{V} = \frac{1.8}{-0.5} = -3.6$$
(2)

When the desired gain is determined, choose a value for R<sub>I</sub> or R<sub>F</sub>. Choosing a value in the k $\Omega$  range is desirable for general-purpose applications because the amplifier circuit uses currents in the milliamp range. This milliamp current range ensures the device does not draw too much current. The trade-off is that very large resistors (100s of k $\Omega$ ) draw the smallest current but generate the highest noise. Very small resistors (100s of  $\Omega$ ) generate low noise but draw high current. This example uses 10 k $\Omega$  for R<sub>I</sub>, meaning 36 k $\Omega$  is used for R<sub>F</sub>. These values are determined by Equation 3:

Copyright © 2001–2016, Texas Instruments Incorporated

### **Typical Application (continued)**

$$A_V = -\frac{R_F}{R_I}$$

### 9.2.3 Application Curve



Figure 39. Inverting Amplifier Input and Output

TEXAS INSTRUMENTS

www.ti.com

(3)



### **10** Power Supply Recommendations

The TLV237x family is specified for operation from 2.7 V to 15 V ( $\pm$ 1.35 V to  $\pm$ 7.5 V); many specifications apply from –40°C to +125°C. The *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### CAUTION

Supply voltages larger than 16 V can permanently damage the device (see the *Absolute Maximum Ratings* table).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement; see *Layout*.

### 11 Layout

### 11.1 Layout Guidelines

To achieve the levels of high performance of the TLV237x, follow proper printed-circuit board design techniques. A general set of guidelines is given in the following.

- Ground planes—TI highly recommends using a ground plane on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance.
- Proper power supply decoupling—Use a 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor must be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors.
- Sockets—Sockets can be used but are not recommended. The additional lead inductance in the socket pins
  will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board is
  the best implementation.
- Short trace runs and compact part placements—Optimum high performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout must be made as compact as possible, thereby minimizing the length of all trace runs. Pay particular attention to the inverting input of the amplifier. Its length must be kept as short as possible. This helps to minimize stray capacitance at the input of the amplifier.
- Surface-mount passive components—Using surface-mount passive components is recommended for high
  performance amplifier circuits for several reasons. First, because of the extremely low lead inductance of
  surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small
  size of surface-mount components naturally leads to a more compact layout thereby minimizing both stray
  inductance and capacitance. If leaded components are used, TI recommends that the lead lengths be kept as
  short as possible.

### 11.2 Layout Example



Figure 40. Schematic Representation

SLOS270F - MARCH 2001 - REVISED AUGUST 2016



www.ti.com

### Layout Example (continued)



Copyright © 2016, Texas Instruments Incorporated

Figure 41. Operational Amplifier Board Layout for Noninverting Configuration

### 11.3 Power Dissipation Considerations

For a given  $\theta_{JA}$ , the maximum power dissipation is shown in Figure 42 and is calculated by Equation 4:

$$\mathsf{P}_{\mathsf{D}} = \left(\frac{\mathsf{T}_{\mathsf{MAX}} - \mathsf{T}_{\mathsf{A}}}{\theta_{\mathsf{JA}}}\right)$$

where

- P<sub>D</sub> = Maximum power dissipation of TLV237x IC (watts)
- T<sub>MAX</sub> = Absolute maximum junction temperature (150°C)
- T<sub>A</sub> = Free-ambient air temperature (°C)
- $\theta_{JA} = \theta_{JC}$  (Thermal coefficient from junction to case) +  $\theta_{CA}$  (Thermal coefficient from case to ambient air (°C/W))

(4)



Results are with no air flow and using JEDEC Standard Low-K test PCB.

#### Figure 42. Maximum Power Dissipation vs Free-Air Temperature



### **12 Device and Documentation Support**

### **12.1** Documentation Support

### 12.1.1 Related Documentation

For related documentation see the following:

EVM Selection Guide (SLOU060)

### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|------------------------|---------------------|---------------------|
| TLV2370 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TLV2371 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TLV2372 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TLV2373 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TLV2374 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TLV2375 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### Table 4. Related Links

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

Copyright © 2001–2016, Texas Instruments Incorporated

### TLV2370, TLV2371, TLV2372 TLV2373, TLV2374, TLV2375

SLOS270F - MARCH 2001 - REVISED AUGUST 2016



www.ti.com

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



8-Sep-2017

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TLV2370ID        | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23701          | Samples |
| TLV2370IDBVR     | ACTIVE | SOT-23       | DBV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBFI           | Samples |
| TLV2370IDBVRG4   | ACTIVE | SOT-23       | DBV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBFI           | Samples |
| TLV2370IDBVT     | ACTIVE | SOT-23       | DBV     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBFI           | Samples |
| TLV2370IDBVTG4   | ACTIVE | SOT-23       | DBV     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBFI           | Samples |
| TLV2370IDG4      | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23701          | Samples |
| TLV2370IDR       | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23701          | Samples |
| TLV2370IP        | ACTIVE | PDIP         | Р       | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | 23701          | Samples |
| TLV2370IPE4      | ACTIVE | PDIP         | Ρ       | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | 23701          | Samples |
| TLV2371ID        | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23711          | Samples |
| TLV2371IDBVR     | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBGI           | Samples |
| TLV2371IDBVRG4   | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBGI           | Samples |
| TLV2371IDBVT     | ACTIVE | SOT-23       | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBGI           | Samples |
| TLV2371IDBVTG4   | ACTIVE | SOT-23       | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBGI           | Samples |
| TLV2371IDG4      | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23711          | Samples |
| TLV2371IDR       | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23711          | Samples |
| TLV2371IDRG4     | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23711          | Samples |



# PACKAGE OPTION ADDENDUM

8-Sep-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins |      | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samp |
|------------------|--------|--------------|--------------------|------|------|----------------------------|----------------------------|--------------------|--------------|----------------|------|
|                  | (1)    |              | U                  | _    | Qty  | (2)                        | (6)                        | (3)                |              | (4/5)          |      |
| TLV2371IP        | ACTIVE | PDIP         | Р                  | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU                  | N / A for Pkg Type | -40 to 125   | 23711          | Sam  |
| TLV2371IPE4      | ACTIVE | PDIP         | Р                  | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU                  | N / A for Pkg Type | -40 to 125   | 23711          | Samj |
| TLV2372ID        | ACTIVE | SOIC         | D                  | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 23721          | Samj |
| TLV2372IDG4      | ACTIVE | SOIC         | D                  | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 23721          | Sam  |
| TLV2372IDGK      | ACTIVE | VSSOP        | DGK                | 8    | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | APG            | Sam  |
| TLV2372IDGKG4    | ACTIVE | VSSOP        | DGK                | 8    | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 125   | APG            | Sam  |
| TLV2372IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | APG            | Sam  |
| TLV2372IDGKRG4   | ACTIVE | VSSOP        | DGK                | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 125   | APG            | Sam  |
| TLV2372IDR       | ACTIVE | SOIC         | D                  | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 23721          | Sam  |
| TLV2372IDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 23721          | Sam  |
| TLV2372IP        | ACTIVE | PDIP         | Р                  | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU                  | N / A for Pkg Type | -40 to 125   | 23721          | Sam  |
| TLV2372IPE4      | ACTIVE | PDIP         | Р                  | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU                  | N / A for Pkg Type | -40 to 125   | 23721          | Sam  |
| TLV2373ID        | ACTIVE | SOIC         | D                  | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 23731          | Sam  |
| TLV2373IDG4      | ACTIVE | SOIC         | D                  | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 23731          | Sam  |
| TLV2373IDGS      | ACTIVE | VSSOP        | DGS                | 10   | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | API            | Sam  |
| TLV2373IDGSG4    | ACTIVE | VSSOP        | DGS                | 10   | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 125   | API            | San  |
| TLV2373IDGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | API            | San  |
| TLV2373IDGSRG4   | ACTIVE | VSSOP        | DGS                | 10   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 125   | API            | San  |



# PACKAGE OPTION ADDENDUM

8-Sep-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| TLV2373IDR       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23731                   | Samples |
| TLV2373IDRG4     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23731                   | Samples |
| TLV2373IN        | ACTIVE | PDIP         | Ν                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type | -40 to 125   | TLV2373I                | Samples |
| TLV2374ID        | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23741                   | Samples |
| TLV2374IDG4      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23741                   | Samples |
| TLV2374IDR       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23741                   | Samples |
| TLV2374IDRG4     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23741                   | Samples |
| TLV2374IN        | ACTIVE | PDIP         | Ν                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type | -40 to 125   | 23741                   | Samples |
| TLV2374INE4      | ACTIVE | PDIP         | Ν                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type | -40 to 125   | 23741                   | Samples |
| TLV2374IPW       | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23741                   | Samples |
| TLV2374IPWG4     | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23741                   | Samples |
| TLV2374IPWR      | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23741                   | Samples |
| TLV2374IPWRG4    | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23741                   | Samples |
| TLV2375ID        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23751                   | Samples |
| TLV2375IDG4      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23751                   | Samples |
| TLV2375IDR       | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23751                   | Samples |
| TLV2375IDRG4     | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | 23751                   | Samples |
| TLV2375IN        | ACTIVE | PDIP         | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type | -40 to 125   | 23751                   | Samples |



8-Sep-2017

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TLV2375IPW       | ACTIVE | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23751          | Samples |
| TLV2375IPWG4     | ACTIVE | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23751          | Samples |
| TLV2375IPWR      | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23751          | Samples |
| TLV2375IPWRG4    | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 23751          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

8-Sep-2017

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV2371, TLV2372, TLV2374 :

Automotive: TLV2371-Q1, TLV2372-Q1, TLV2374-Q1

• Enhanced Product: TLV2371-EP, TLV2374-EP

NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV2370IDBVR | SOT-23          | DBV                | 6    | 3000 | 180.0                    | 9.0                      | 3.15       | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV2370IDBVT | SOT-23          | DBV                | 6    | 250  | 180.0                    | 9.0                      | 3.15       | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV2370IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV2371IDBVR | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV2371IDBVT | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV2371IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV2372IDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2372IDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2372IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV2373IDGSR | VSSOP           | DGS                | 10   | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2373IDGSR | VSSOP           | DGS                | 10   | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2373IDR   | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV2374IDR   | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV2374IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV2375IDR   | SOIC            | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TLV2375IPWR  | TSSOP           | PW                 | 16   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Aug-2017



| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV2370IDBVR | SOT-23       | DBV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TLV2370IDBVT | SOT-23       | DBV             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| TLV2370IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV2371IDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV2371IDBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV2371IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV2372IDGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLV2372IDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV2372IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV2373IDGSR | VSSOP        | DGS             | 10   | 2500 | 358.0       | 335.0      | 35.0        |
| TLV2373IDGSR | VSSOP        | DGS             | 10   | 2500 | 364.0       | 364.0      | 27.0        |
| TLV2373IDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TLV2374IDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TLV2374IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| TLV2375IDR   | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| TLV2375IPWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

DBV (R-PDSO-G6)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES:
  - A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
  - E Falls within JEDEC MO-178 Variation AB, except minimum lead width.



#### LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



DBV (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- All linear dimensions are in millimeters. A.
  - This drawing is subject to change without notice. Β.
  - Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
  - D. Falls within JEDEC MO-178 Variation AA.



DBV (R-PDSO-G5)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

### PLASTIC SMALL OUTLINE PACKAGE



- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DGS (S-PDSO-G10)

PLASTIC SMALL-OUTLINE PACKAGE



- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



# DGS (S-PDSO-G10)

# PLASTIC SMALL OUTLINE PACKAGE



- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Operational Amplifiers - Op Amps category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

430227FB LT1678IS8 NCV33202DMR2G NJM324E M38510/13101BPA NTE925 AZV358MTR-G1 AP4310AUMTR-AG1 AZV358MMTR-G1 SCY33178DR2G NCV20034DR2G NTE778S NTE871 NTE937 NJU7057RB1-TE2 SCY6358ADR2G NJM2904CRB1-TE1 UPC4570G2-E1-A UPC4741G2-E1-A NJM8532RB1-TE1 EL2250CS EL5100IS EL5104IS EL5127CY EL5127CYZ EL5133IW EL5152IS EL5156IS EL5162IS EL5202IY EL5203IY EL5204IY EL5210CS EL5210CYZ EL5211IYE EL5220CY EL5223CLZ EL5223CR EL5224ILZ EL5227CLZ EL5227CRZ EL5244CS EL5246CS EL5246CSZ EL5250IY EL5251IS EL5257IS EL5260IY EL5261IS EL5300IU