

🕳 Order

Now



#### **TPS1663**

ZHCSIV1E - SEPTEMBER 2018 - REVISED MARCH 2020

Support &

Community

22

# 具有可调节输出功率限制功能的 TPS1663x 60V、6A 电子保险丝

Technical

Documents

### 1 特性

- 工作电压范围为 4.5V 至 60V, 绝对最大电压为 67V
- 集成 60V、31mΩ R<sub>ON</sub> 热插拔 FET
- 可调电流限制为 0.6A 至 6A (± 7%)
- 低静态电流,关断时为 21µA
- 可调节输出功率限制(仅限 TPS16632) (± 6%)
- 精度为±2%的可调节UVLO和OVP切断
   39V固定最大过压钳位(仅限TPS16632)
- 可调节输出压摆率控制,用于实现浪涌电流限制
- 通过在器件加电期间进行热调节,为大型及未知
   电容负载充电
- 电源正常输出 (PGOOD)
- 可选过流故障响应选项(自动重试和闭锁模式)
- 模拟电流监控器 (IMON) 输出 (±6%)
- 通过 UL 2367 认证
  - 文件编号E169910
  - RILIM ≥ 3kΩ
- 通过 IEC 62368-1 认证
- 采用易于使用的 24 引脚 VQFN 封装

### 2 应用

- 工厂自动化和控制 PLC、DCS、HMI、I/O 模 块、传感器集线器
- 电机驱动器 CNC、编码器电源
- 电子断路器
- 电信无线电
- 工业打印机



简化原理图

#### 丝,具有一个 31mΩ 的集成 FET。提供对负载、电源 和由子保险丝本身的保护以及可调节 特性 加精确过流

3 说明

🧷 Tools &

Software

和电子保险丝本身的保护以及可调节特性如精确过流保护、快速短路保护、输出压摆率控制、过压保护和欠压锁定。TPS16332器件集成了可调节输出功率限制(PLIM)功能,可简化并实现对诸如IEC61010-1和UL1310等标准的遵从。该器件还具有可调节过流保护功能。可以使用 PGOOD 来启用和禁用下游直流/直流转换器控制。

TPS1663x 是一款易于使用的正极 60V、6A 电子保险

借助关断引脚,可以从外部控制内部 FET 的启用和禁 用以及将器件置于低电流关断模式。为实现系统状态监 视和下游负载控制,该器件提供了故障和精确的电流监 视器输出。MODE 引脚可用于在两种限流故障响应 (闭锁自动重试)之间灵活地对器件进行配置。

这些器件采用 4mm × 4mm 24 引脚 VQFN 封装,额 定温度范围为 –40℃ 至 +125℃。

器件信息(1)

| 器件型号                 | 封装          | 封装尺寸(标称值)       |  |  |  |
|----------------------|-------------|-----------------|--|--|--|
| TPS16630<br>TPS16632 | VQFN (24)   | 4.00mm × 4.00mm |  |  |  |
| TPS16630             | HTSSOP (20) | 6.50mm × 4.40mm |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

#### TPS16632 的输出功率限制性能



# 目录

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   | 1                                  |
| 3 | 说明   | 1                                  |
| 4 | 修订   | 历史记录                               |
| 5 | Dev  | ice Comparison Table4              |
| 6 | Pin  | Configuration and Functions 4      |
| 7 | Spe  | cifications6                       |
|   | 7.1  | Absolute Maximum Ratings 6         |
|   | 7.2  | ESD Ratings6                       |
|   | 7.3  | Recommended Operating Conditions 6 |
|   | 7.4  | Thermal Information 6              |
|   | 7.5  | Electrical Characteristics7        |
|   | 7.6  | Timing Requirements 8              |
|   | 7.7  | Typical Characteristics 9          |
| 8 | Para | ameter Measurement Information 12  |
| 9 | Deta | ailed Description 13               |
|   | 9.1  | Overview 13                        |
|   | 9.2  | Functional Block Diagram 14        |
|   | 9.3  | Feature Description                |

# 4 修订历史记录

2

| CI | nanges from Revision D (August 2019) to Revision E Page                                              |
|----|------------------------------------------------------------------------------------------------------|
| •  | 将"UL 2367 和 UL 60950 认证正在处理中"更改为"通过 UL 2367 认证"                                                      |
| CI | nanges from Revision C (March 2019) to Revision D Page                                               |
| •  | 更改了特性中的绝对最大电压                                                                                        |
| •  | 更改了 <del>特性</del> 中的可调节输出功率限制                                                                        |
| •  | Changed the Absolute Maximum Ratings IN, P_IN, OUT, UVLO, FLT, PGOOD maximum input voltage           |
| •  | Added $T_A = 25^{\circ}C$ to the Absolute Maximum Ratings IN, P_IN (10ms transient) input voltage    |
| •  | Changed the V <sub>(OVPF)</sub> maximum in Electrical Characteristics                                |
| •  | Changed V <sub>(SEL_PLIM)</sub> , I <sub>(PLIM)</sub> , and I <sub>(dVdT)</sub> minimum and maximum7 |
| •  | Changed the P <sub>(PLIM)</sub> minimum, typical, and maximum                                        |
| CI | nanges from Revision B (December 2018) to Revision C Page                                            |
| •  | 己更改 将"预告信息"更改为"生产数据"                                                                                 |

### Changes from Revision A (October 2018) to Revision B

| • | Updated the TPS16632 RGE Package VQFN | . 4 |
|---|---------------------------------------|-----|
| • | Updated Functional Block Diagram      | 14  |
| • | Updated Layout Example                | 31  |

#### 9.4 Device Functional Modes...... 24 10 Application and Implementation...... 25 10.1 Application Information...... 25 10.3 System Examples ...... 28 11 Power Supply Recommendations ...... 28 11.1 Transient Protection ...... 28 12.1 Layout Guidelines ...... 30 12.2 Layout Example ...... 31 13 器件和文档支持 ...... 33 13.2 接收文档更新通知 ...... 33 13.5 静电放电警告...... 33 3 3

|    | 13.6 | Glossary                | 33 |
|----|------|-------------------------|----|
| 14 | 机械、  | 封装和可订购信息                | 33 |
|    | 14.1 | Package Option Addendum | 34 |

### Page

# www.ti.com.cn

#### XAS STRUMENTS

# Page



Page

### Changes from Original (September 2018) to Revision A

• 己更改 更改了封装信息......1

TPS1663 ZHCSIV1E – SEPTEMBER 2018 – REVISED MARCH 2020



www.ti.com.cn

### 5 Device Comparison Table

| PART NUMBER OVERVOLTAGE PROTECTION |                                     | ADJUSTABLE OUTPUT POWER LIMITING |
|------------------------------------|-------------------------------------|----------------------------------|
| TPS16630                           | Overvoltage cut-off, adjustable     | No                               |
| TPS16632                           | Overvoltage clamp, fixed (39-V max) | Yes                              |

# 6 Pin Configuration and Functions







|                       |      |        |          | Pin Fu | Inctions                                                                                                                                                                                                                                                                |
|-----------------------|------|--------|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN                   |      |        |          |        |                                                                                                                                                                                                                                                                         |
|                       | TPS  | 616630 | TPS16632 | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                             |
| NAME                  | VQFN | HTSSOP | VQFN     | ]      |                                                                                                                                                                                                                                                                         |
|                       | 1    | 1      | 1        |        |                                                                                                                                                                                                                                                                         |
| IN                    | 2    | 2      | 2        | Р      | Power Input. Connects to the DRAIN of the internal FET                                                                                                                                                                                                                  |
|                       | _    | 3      | —        |        |                                                                                                                                                                                                                                                                         |
| P_IN                  | 5    | 6      | 5        | Р      | Supply voltage of the device. Always connect P_IN to IN directly                                                                                                                                                                                                        |
| UVLO                  | 6    | 7      | 6        | I      | Input for setting the programmable undervoltage lockout threshold.<br>An undervoltage event turns off the internal FET and asserts FLT to<br>indicate the power-failure.                                                                                                |
| OVP                   | 7    | 8      | _        | I      | Input for setting the adjustable overvoltage protection threshold (For TPS16630 Only). An overvoltage event turns off the internal FET and asserts FLT to indicate the overvoltage fault.                                                                               |
| PLIM                  | _    | _      | 7        | I      | Input for setting the adjustable output power limiting threshold (TPS16632 Only). Connect a resistor across PLIM to GND to set the output power limit. Connect PLIM to GND if PLIM feature is not used. See <i>Output Power Limiting, PLIM (TPS16632 Only)</i> section. |
| GND                   | 8    | 9      | 8        | —      | Connect GND to system ground                                                                                                                                                                                                                                            |
| dVdT                  | 9    | 10     | 9        | I/O    | A capacitor from this pin to GND sets output voltage slew rate.<br>Leaving this pin floating enables device power up in thermal<br>regulation resulting in fast output charge. See the <i>Hot Plug-In and In-</i><br><i>Rush Current Control</i> section                |
| ILIM                  | 10   | 11     | 10       | I/O    | A resistor from this pin to GND sets the overload limit. See Overload and Short Circuit Protection section.                                                                                                                                                             |
| MODE                  | 11   | 12     | 11       | I      | Mode selection pin for Overload fault response. See the <i>Device Functional Modes</i> section                                                                                                                                                                          |
| SHDN                  | 12   | 13     | 12       | I      | Shutdown pin. Pulling SHDN low makes the device to enter into low power shutdown mode. Cycling SHDN pin voltage resets the device that has latched off due to a fault condition                                                                                         |
| IMON                  | 13   | 14     | 13       | 0      | Analog current monitor output. This pin sources a scaled down ratio<br>of current through the internal FET. A resistor from this pin to GND<br>converts current to proportional voltage. If unused, leave it floating                                                   |
| FLT                   | 14   | 15     | 14       | 0      | Fault event indicator. It is an open drain output. If unused, leave floating or connect to GND                                                                                                                                                                          |
| PGOOD                 | 16   | 16     | 16       | 0      | Active High. A high indicates that the internal FET is enhanced.<br>PGOOD goes low when the internal FET is turned OFF during a fault<br>or when SHDN is pulled low. If PGOOD is unused then connect to<br>GND or leave it floating                                     |
|                       | 17   | 18     | 17       |        |                                                                                                                                                                                                                                                                         |
| OUT                   | 18   | 19     | 18       | Р      | Power Output of the device.                                                                                                                                                                                                                                             |
|                       |      | 20     | _        |        |                                                                                                                                                                                                                                                                         |
|                       | 3    | 4      | 3        |        |                                                                                                                                                                                                                                                                         |
|                       | 4    | 5      | 4        |        |                                                                                                                                                                                                                                                                         |
|                       | 15   | 17     | 15       |        |                                                                                                                                                                                                                                                                         |
|                       | 19   | —      | 19       |        |                                                                                                                                                                                                                                                                         |
| N.C                   | 20   | —      | 20       |        | No Connect                                                                                                                                                                                                                                                              |
|                       | 21   | _      | 21       | _      |                                                                                                                                                                                                                                                                         |
|                       | 22   | —      | 22       | _      |                                                                                                                                                                                                                                                                         |
|                       | 23   |        | 23       |        |                                                                                                                                                                                                                                                                         |
|                       | 24   | _      | 24       |        |                                                                                                                                                                                                                                                                         |
| PowerPad <sup>™</sup> | N    |        |          | _      | Connect PowerPad to GND plane for heat sinking. Do not use<br>PowerPad as the only electrical connection to GND                                                                                                                                                         |

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                                                   |                                | MIN  | MAX                | UNIT |
|---------------------------------------------------------------------------------------------------|--------------------------------|------|--------------------|------|
| IN, P_IN, OUT, UVLO, FLT, PGOOD                                                                   |                                | -0.3 | 67                 |      |
| IN, P_IN (10ms transient), $T_A = 25^{\circ}C$                                                    | Input Voltage                  | -0.3 | 75                 | V    |
| OVP, dVdT, IMON, MODE, SHDN, ILIM                                                                 |                                | -0.3 | 5.5                | ·    |
| IFLT, Idvat, Ipgood                                                                               | Sink current                   |      | 10                 | mA   |
| I <sub>dVdT</sub> , I <sub>ILIM</sub> , I <sub>PLIM</sub> , I <sub>MODE</sub> , I <sub>SHDN</sub> | Source current                 |      | Internally limited |      |
| <b>T</b>                                                                                          | Operating Junction temperature | -40  | 150                |      |
| TJ                                                                                                | Transient junction temperature | -65  | T <sub>(TSD)</sub> | °C   |
| T <sub>stg</sub>                                                                                  | Storage temperature            | -65  | 150                |      |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>           | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                | MIN  | NOM | MAX | UNIT |
|-----------------------|--------------------------------|------|-----|-----|------|
| IN, P_IN              |                                | 4.5  |     | 60  |      |
| OUT, UVLO, PGOOD, FLT |                                | 0    |     | 60  | V    |
| OVP, dVdT, IMON, MODE | Input Voltage                  | 0    |     | 4   | v    |
| SHDN                  |                                | 0    |     | 5   |      |
| ILIM                  |                                | 3    |     | 30  |      |
| PLIM                  | Resistance                     | 60.4 |     | 150 | kΩ   |
| IMON                  |                                | 1    |     |     |      |
| IN, P_IN, OUT         |                                | 0.1  |     |     | μF   |
| dVdT                  | External Capacitance           | 10   |     |     | nF   |
| TJ                    | Operating Junction temperature | -40  | 25  | 125 | °C   |

### 7.4 Thermal Information

|                               |                                              | TP         | TPS1663      |      |  |
|-------------------------------|----------------------------------------------|------------|--------------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | RGE (VSON) | PWP (HTSSOP) | UNIT |  |
|                               |                                              | 24 PINS    | 20 PINS      |      |  |
| $R_{\thetaJA}$                | Junction-to-ambient thermal resistance       | 31.4       | 32.2         | °C/W |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 23.2       | 23.4         | °C/W |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 10.2       | 10           | °C/W |  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 0.3        | 0.3          | °C/W |  |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 10.2       | 9.9          | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# **Thermal Information (continued)**

|                      |                                              | TPS        |              |      |
|----------------------|----------------------------------------------|------------|--------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RGE (VSON) | PWP (HTSSOP) | UNIT |
|                      |                                              | 24 PINS    | 20 PINS      |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.8        | 3.6          | °C/W |

### 7.5 Electrical Characteristics

 $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{(\text{IN})} = \text{V}_{(\text{P_IN})} < 60 \ \text{V}, \ \text{V}_{(\text{SHDN})} = 2 \ \text{V}, \ \text{R}_{(\text{ILIM})} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{(\text{OUT})} = 1 \ \mu\text{F}, \ \text{C}_{(\text{dVdT})} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))}$ 

|                                         | PARAMETER                               | TEST CONDITIONS                                                                                | MIN   | TYP                 | MAX   | UNIT |  |
|-----------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|-------|---------------------|-------|------|--|
| SUPPLY VOLT                             | AGE                                     |                                                                                                |       |                     |       |      |  |
| V <sub>(IN)</sub> , V <sub>(P_IN)</sub> | Operating input voltage                 |                                                                                                | 4.5   |                     | 60    | V    |  |
| IQ <sub>(ON)</sub>                      | O mark and a second                     | Enabled: V <sub>(SHDN)</sub> = 2 V                                                             |       | 1.38                | 1.7   | mA   |  |
| IQ <sub>(OFF)</sub>                     | Supply current                          | V <sub>(SHDN)</sub> = 0 V                                                                      |       | 21                  | 60    | μA   |  |
| V <sub>(OVC)</sub>                      | Over voltage clamp                      | TPS16632 Only, $V_{(IN)} > 40V$ , $I_{(OUT)} = 1mA$                                            | 35.7  | 36.6                | 39    | V    |  |
| UNDERVOLTA                              | GE LOCKOUT (UVLO) INPUT                 |                                                                                                | ·     |                     |       |      |  |
| V <sub>(UVLOR)</sub>                    | UVLO threshold voltage, rising          |                                                                                                | 1.176 | 1.2                 | 1.224 | V    |  |
| V <sub>(UVLOF)</sub>                    | UVLO threshold voltage, falling         |                                                                                                | 1.09  | 1.122               | 1.15  | V    |  |
| I <sub>(UVLO)</sub>                     | UVLO Input leakage current              | $0 \text{ V} \leq \text{V}_{(\text{UVLO})} \leq 60 \text{ V}$                                  | -150  | 8                   | 150   | nA   |  |
| OVERVOLTAG                              | E PROTECTION (OVP) INPUT                |                                                                                                | , .   |                     | ,     |      |  |
| V <sub>(OVPR)</sub>                     | over-voltage threshold voltage, rising  |                                                                                                | 1.176 | 1.2                 | 1.224 | V    |  |
| V <sub>(OVPF)</sub>                     | over-voltage threshold voltage, falling |                                                                                                | 1.09  | 1.122               | 1.15  | V    |  |
| I <sub>(OVP)</sub>                      | OVP Input leakage current               | $0 \text{ V} \leq \text{V}_{(\text{OVP})} \leq 4 \text{ V}$                                    | -150  | 0                   | 150   | nA   |  |
| CURRENT LIM                             | IT PROGRAMMING (ILIM)                   |                                                                                                |       |                     |       |      |  |
|                                         |                                         | $R_{(ILIM)} = 30 \text{ k}\Omega, V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                          | 0.54  | 0.6                 | 0.66  | А    |  |
|                                         |                                         | $R_{(ILIM)} = 9 \text{ k}\Omega, V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                           | 1.84  | 2                   | 2.16  | А    |  |
| I <sub>(OL)</sub>                       | Over Load current limit                 | $R_{(ILIM)} = 4.02 \text{ k}\Omega, V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                        | 4.185 | 4.5                 | 4.815 | А    |  |
|                                         |                                         | $R_{(ILIM)} = 3 k\Omega, V_{(IN)} - V_{(OUT)} = 1 V$                                           | 5.58  | 6                   | 6.42  | А    |  |
| I(FASTRIP)                              | Fast-trip comparator threshold          |                                                                                                |       | 2xl <sub>(OL)</sub> |       | А    |  |
| I <sub>(SCP)</sub>                      | Short Circuit Protect current           |                                                                                                |       | 45                  |       | А    |  |
| OUTPUT POW                              | ER LIMITING CONTROL (PLIM) INPUT – 1    | TPS16632 ONLY                                                                                  |       |                     |       |      |  |
| V <sub>(SEL_PLIM)</sub>                 | Power Limit Feature select threshold    |                                                                                                | 180   | 210                 | 240   | mV   |  |
| I <sub>(PLIM)</sub>                     | PLIM sourcing current                   | V <sub>(PLIM)</sub> = 0 V                                                                      | 4.4   | 5.02                | 5.6   | μA   |  |
|                                         | Mar Output against                      | $R_{(PLIM)} = 100 \text{ k}\Omega$                                                             | 94    | 100                 | 106   | W    |  |
| P <sub>(PLIM)</sub>                     | Max Output power                        | $R_{(PLIM)} = 150 \text{ k}\Omega^{(1)}$                                                       | 141.9 | 151                 | 160.1 | W    |  |
| PASS FET OU                             | TPUT (OUT)                              |                                                                                                |       |                     |       |      |  |
| R <sub>ON</sub>                         | IN to OUT total ON resistance           | $0.6 \text{ A} \le \text{I}_{(OUT)} \le 6 \text{ A}, \text{T}_{\text{J}} = 25^{\circ}\text{C}$ | 26    | 30.44               | 34.5  | mΩ   |  |
| R <sub>ON</sub>                         | IN to OUT total ON resistance           | $0.6 \text{ A} \le I_{(OUT)} \le 6 \text{ A}, T_J = 85^{\circ}\text{C}$                        | 33    |                     | 45    | mΩ   |  |
| R <sub>ON</sub>                         | IN to OUT total ON resistance           | 0.6 A $\leq$ I <sub>(OUT)</sub> $\leq$ 6 A, -40°C $\leq$ T <sub>J</sub> $\leq$ +125°C          | 19    | 30.44               | 53    | mΩ   |  |
| OUTPUT RAMI                             | P CONTROL (dVdT)                        |                                                                                                |       |                     |       |      |  |
| I <sub>(dVdT)</sub>                     | dVdT charging current                   | $V_{(dVdT)} = 0 V$                                                                             | 1.775 | 2                   | 2.225 | μA   |  |
| GAIN <sub>(dVdT)</sub>                  | dVdT to OUT gain                        | V <sub>(OUT)</sub> /V <sub>(dVdT)</sub>                                                        | 23.5  | 25                  | 26    | V/V  |  |
| V <sub>(dVdTmax)</sub>                  | dVdT maximum capacitor voltage          |                                                                                                | 3.8   | 4.17                | 4.75  | V    |  |
| R <sub>(dVdT)</sub>                     | dVdT discharging resistance             |                                                                                                | 10    | 16.6                | 26.6  | Ω    |  |
|                                         | NITOR OUTPUT (IMON)                     |                                                                                                | · · · |                     |       |      |  |
|                                         |                                         | 0.6 A ≤ I <sub>(OUT)</sub> < 2 A                                                               | 25.66 | 27.9                | 30.14 | µA/A |  |
| GAIN <sub>(IMON)</sub>                  | Gain factor $I_{(IMON)}$ : $I_{(OUT)}$  | $2 A \leq I_{(OUT)} \leq 6 A$                                                                  | 26.22 | 27.9                | 29.58 | µA/A |  |

(1) Parameter guaranteed by design and characterization, not tested in production

### **Electrical Characteristics (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{(\text{IN})} = \text{V}_{(\text{P_IN})} < 60 \ \text{V}, \ \text{V}_{(\overline{\text{SHDN}})} = 2 \ \text{V}, \ \text{R}_{(\text{ILIM})} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{(\text{OUT})} = 1 \ \mu\text{F}, \ \text{C}_{(\text{dVdT})} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))}$ 

|                        | PARAMETER                                           | TEST CONDITIONS                                                | MIN  | TYP             | MAX | UNIT |
|------------------------|-----------------------------------------------------|----------------------------------------------------------------|------|-----------------|-----|------|
| LOW IQ SHUT            | DOWN (SHDN) INPUT                                   |                                                                |      |                 |     |      |
| V <sub>(SHDN)</sub>    | Open circuit voltage                                | $I_{(SHDN)} = 0.1 \ \mu A$                                     | 2.48 | 2.7             | 3.3 | V    |
| V <sub>(SHUTF)</sub>   | SHDN threshold voltage for low IQ shutdown, falling |                                                                | 0.8  |                 |     | V    |
| V <sub>(SHUTR)</sub>   | SHDN threshold rising                               |                                                                |      |                 | 2   | V    |
| I(SHDN)                | Leakage current                                     | $V_{(\overline{SHDN})} = 0 V$                                  | -10  |                 |     | μA   |
| FAULT FLAG (           | FLT): ACTIVE LOW                                    |                                                                |      |                 |     |      |
| R <sub>(FLT)</sub>     | FLT Pull-down resistance                            |                                                                | 36   | 70              | 130 | Ω    |
| I <sub>(FLT)</sub>     | FLT Input leakage current                           | $0 V \le V_{(\overline{FLT})} \le 60 V$                        | -150 | 6               | 150 | nA   |
| POWER GOOD             | ) (PGOOD)                                           |                                                                |      |                 |     |      |
| R <sub>(PGOOD)</sub>   | PGOOD Pull-down resistance                          |                                                                | 36   | 70              | 130 | Ω    |
| I <sub>(PGOOD)</sub>   | PGOOD Input leakage current                         | $0 \text{ V} \leq \text{V}_{(\text{PGOOD})} \leq 60 \text{ V}$ | -150 | 6               | 150 | nA   |
| THERMAL PRO            | DTECTION                                            |                                                                |      |                 |     |      |
| T <sub>(J_REG)</sub>   | Thermal regulation set point                        |                                                                | 136  | 145             | 154 | °C   |
| T <sub>(TSD)</sub>     | Thermal shutdown (TSD) threshold, rising            |                                                                |      | 165             |     | ٥C   |
| T <sub>(TSDhyst)</sub> | TSD hysteresis                                      |                                                                |      | 11              |     | °C   |
| MODE                   |                                                     |                                                                |      |                 | ŀ   |      |
|                        |                                                     | MODE = Open                                                    |      | Latch           |     |      |
| MODE_SEL               | Mode selection                                      | MODE = Short to GND                                            |      | Auto –<br>Retry |     |      |

### 7.6 Timing Requirements

 $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{(\text{IN})} = \text{V}_{(\text{P_IN})} < 60 \ \text{V}, \ \text{V}_{(\overline{\text{SHDN}})} = 2 \ \text{V}, \ \text{R}_{(\text{ILIM})} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{(\text{OUT})} = 1 \ \mu\text{F}, \ \text{C}_{(\text{dVdT})} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))}$ 

|                            | PARAMETER                                                     | TEST CONDITIONS                                                                                                                                                                           | MIN | NOM                                    | MAX | UNIT |
|----------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------|-----|------|
| UVLO INPUT (U              | IVLO)                                                         |                                                                                                                                                                                           |     |                                        |     |      |
| UVLO_t <sub>on(dly)</sub>  | UVLO switch turnon delay                                      | $\begin{array}{l} UVLO\uparrow (100 \mbox{ mV above } V_{(UVLOR)}) \mbox{ to } \\ V_{(OUT)} = 100 \mbox{ mV },  C_{(dVdT)} \geq 10 \mbox{ nF}, \\ [C_{(dVdT)} \mbox{ in nF}] \end{array}$ |     | 742 +<br>49.5 x<br>C <sub>(dVdT)</sub> |     | μs   |
| UVLO_t <sub>off(dly)</sub> | UVLO switch turnoff delay                                     | UVLO $\downarrow$ (20 mV below V <sub>(UVLOF)</sub> ) to $\overline{FLT}\downarrow$                                                                                                       | 9   | 11                                     | 16  | μs   |
| t <sub>UVLO_FLT(dly)</sub> | UVLO to Fault de-assertion delay                              | UVLO $\uparrow$ to $\overline{FLT} \uparrow$ delay                                                                                                                                        | 500 | 617                                    | 700 | μs   |
| OVER VOLTAG                | E PROTECTION INPUT (OVP)                                      |                                                                                                                                                                                           |     |                                        |     |      |
| OVP_t <sub>off(dly)</sub>  | OVP switch turnOFF delay                                      | OVP↑ (20 mV above V <sub>(OVPR)</sub> ) to FLT↓                                                                                                                                           | 8.5 | 11                                     | 14  | μs   |
| OVP_t <sub>on(dly)</sub>   | OVP switch disable delay                                      | $\begin{array}{l} OVP \downarrow \mbox{(100 mV below } V_{(OVPF)} \mbox{ to FET} \\ ON \mbox{ , } C_{(dVdT)} \geq 10 \mbox{ nF}, \ [C_{(dVdT)} \mbox{ in nF}] \end{array}$                |     | 150 +<br>49.5 x<br>C <sub>(dVdT)</sub> |     | μs   |
| t <sub>OVC(dly)</sub>      | Maximum duration in over voltage clamp operation              | TPS16632 Only                                                                                                                                                                             |     | 162                                    |     | ms   |
| $OVC_t_{FLT(dly)}$         | FLT assertion delay in over voltage clamp operation           | TPS16632 Only                                                                                                                                                                             |     | 617                                    |     | μs   |
| SHUTDOWN CO                | ONTROL INPUT (SHDN)                                           |                                                                                                                                                                                           |     |                                        |     |      |
| t <sub>SD(dly)</sub>       | SHUTDOWN entry delay                                          | $\overline{\text{SHDN}}\downarrow$ (below V <sub>(SHUTF)</sub> ) to FET OFF                                                                                                               | 0.8 | 1                                      | 1.5 | μs   |
| CURRENT LIMI               | Т                                                             |                                                                                                                                                                                           |     |                                        |     |      |
|                            | Hot-short response time                                       | $I_{(OUT)} > I_{(SCP)}$                                                                                                                                                                   |     | 1                                      |     | μs   |
| t <sub>FASTTRIP(dly)</sub> | Soft short response                                           | $I_{(FASTTRIP)} < I_{(OUT)} < I_{(SCP)}$                                                                                                                                                  | 2.2 | 3.2                                    | 4.5 | μs   |
| t <sub>CL_PLIM(dly)</sub>  | Maximum duration in current & (power limiting: TPS16632 Only) |                                                                                                                                                                                           | 129 | 162                                    | 202 | ms   |



### **Timing Requirements (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{(\text{IN})} = \text{V}_{(\text{P}_{-}\text{IN})} < 60 \ \text{V}, \ \text{V}_{(\overline{\text{SHDN}})} = 2 \ \text{V}, \ \text{R}_{(\text{ILIM})} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{(\text{OUT})} = 1 \ \mu\text{F}, \ \text{C}_{(\text{dVdT})} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))}$ 

|                             | PARAMETER                                              | TEST CONDITIONS                                                                                                        | MIN  | NOM  | MAX | UNIT |
|-----------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| $t_{CL\_PLIM\_FLT(dly)}$    | FLT delay in current & (power limiting: TPS16632 Only) |                                                                                                                        | 1.09 | 1.3  | 1.6 | ms   |
| OUTPUT RAMP                 | CONTROL (dVdT)                                         |                                                                                                                        |      |      | ,   |      |
| t(fastcharge)               | Output ramp time in fast charging                      | utput ramp time in fast charging $C_{(dVdT)} = Open, 10\% to 90\%$<br>$V_{(OUT)}, C_{(OUT)} = 1 \mu F; V_{(IN)} = 24V$ |      |      |     | μs   |
| t <sub>(dVdT)</sub>         | Output ramp time                                       | $C_{(dVdT)} = 22 \text{ nF}, 10\% \text{ to } 90\%$<br>$V_{(OUT)}, V_{(IN)} = 24V$                                     |      | 8.35 |     | ms   |
| POWER GOOD                  | (PGOOD)                                                |                                                                                                                        |      |      |     |      |
| t <sub>PGOODR</sub>         | PGOOD delay (deglitch) time                            | Rising edge                                                                                                            | 8    | 11.5 | 13  | ms   |
| t <sub>PGOODF</sub>         | PGOOD delay (deglitch) time                            | Falling edge                                                                                                           | 8    | 10   | 13  | ms   |
| THERMAL PRO                 | TECTION                                                |                                                                                                                        |      |      |     |      |
| t <sub>(TSD_retry)</sub>    | Retry delay in TSD                                     | MODE = GND                                                                                                             | 500  | 648  | 800 | ms   |
| t <sub>(Treg_timeout)</sub> | Thermal Regulation Timeout                             |                                                                                                                        | 1.1  | 1.25 | 1.5 | S    |

### 7.7 Typical Characteristics

 $-40^{\circ}\text{C} \le \text{T}_{\text{A}} = \text{T}_{\text{J}} \le +125^{\circ}\text{C}, \text{ V}_{(\text{IN})} = \text{V}_{(\text{P}_{-}\text{IN})} = 24 \text{ V}, \text{ V}_{(\overline{\text{SHDN}})} = 2 \text{ V}, \text{ R}_{(\text{ILIM})} = 30 \text{ k}\Omega, \text{ IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \text{ C}_{(\text{OUT})} = 1 \text{ }\mu\text{F}, \text{ C}_{(\text{dVdT})} = \text{OPEN}. \text{ (Unless stated otherwise)}$ 



# Typical Characteristics (接下页)

 $-40^{\circ}C \leq T_{A} = T_{J} \leq +125^{\circ}C, V_{(IN)} = V_{(P\_IN)} = 24 \text{ V}, V_{(\overline{SHDN})} = 2 \text{ V}, R_{(ILIM)} = 30 \text{ k}\Omega, \text{ IMON} = \text{PGOOD} = \overline{FLT} = \text{OPEN}, C_{(OUT)} = 1 \text{ }\mu\text{F}, C_{(dVdT)} = \text{OPEN}. \text{ (Unless stated otherwise)}$ 





### Typical Characteristics (接下页)

 $-40^{\circ}C \leq T_{A} = T_{J} \leq +125^{\circ}C, V_{(IN)} = V_{(P\_IN)} = 24 \text{ V}, V_{(\overline{SHDN})} = 2 \text{ V}, R_{(ILIM)} = 30 \text{ k}\Omega, \text{ IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, C_{(OUT)} = 1 \text{ }\mu\text{F}, C_{(dVdT)} = \text{OPEN}. \text{ (Unless stated otherwise)}$ 





# 8 Parameter Measurement Information







### 9 Detailed Description

### 9.1 Overview

The TPS1663x is a family of 60-V industrial eFuses. It provides robust protection for all systems and applications powered from 4.5 V to 60 V. For hot-pluggable boards, the device provides hot-swap power management with inrush current control and programmable output voltage slew rate features using the dVdT pin. Load, source and device protections are provided with many programmable features including overcurrent, overvoltage and undervoltage. The 60-V maximum DC operating and 62-V absolute maximum voltage rating enables system protection from 60-V DC input supply faults from industrial SELV power supplies. The precision overcurrent limit (±7% at 6 A) helps to minimize over design of the input power supply, while the fast response short circuit protection 1µs (typical) immediately isolates the faulty load from the input supply when a short circuit is detected.

The TPS16632 device integrate adjustable output power limiting (PLIM) functionality that simplifies the system design requiring compliance in accordance to standards like IEC61010-1 and UL1310.

The device provides precise monitoring of voltage bus for brown-out and overvoltage conditions and asserts fault signal for the downstream system. Its overall threshold accuracy of 2% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip.

Additional features of the TPS1663x include:

- ±6% current monitor output (IMON) for health monitoring of the system
- A choice of latch off or automatic restart mode response during current limit, Power Limit and thermal fault using MODE pin
- PGOOD indicator output
- Over temperature protection to safely shutdown in the event of an overcurrent event
- · De-glitched fault reporting for supply brown-out and overvoltage faults
- Enable/Disable control from an MCU using SHDN pin

TPS1663 ZHCSIV1E – SEPTEMBER 2018–REVISED MARCH 2020

www.ti.com.cn

INSTRUMENTS

Texas

### 9.2 Functional Block Diagram





### Functional Block Diagram (接下页)



### 9.3 Feature Description

### 9.3.1 Hot Plug-In and In-Rush Current Control

The devices are designed to control the inrush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. The controlled start-up also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to GND defines the slew rate of the output voltage at power-on. The fastest output slew rate of 24V/500  $\mu$ s can be achieved by leaving dVdT pin floating. The inrush current can be calculated using  $\Delta \vec{x}$  1.

$$I = C \times \frac{dV}{dT} \ge I(INRUSH) = C(OUT) \times \frac{V(IN)}{tdVdT}$$
(1)

where

$$t_{dVdT} = 20.8 \times 10^3 \times V_{(IN)} \times C_{(dVdT)}$$

15 illustrates in-rush current control performance of the device during Hot Plug-In.

(2)

# Feature Description (接下页)



 $C_{dVdT} = 100 \ nF \qquad C_{OUT} = 1000 \ \mu F \qquad R_{ILIM} = 4.02 \ k\Omega$ 



### 9.3.1.1 Thermal Regulation Loop

The average power dissipation within the eFuse during power up with a capacitive load can be calculated using  $\Delta \vec{x}$  3.

 $PD(INRUSH) = 0.5 \times V(IN) \times I(INRUSH)$ 

(3)

System designs requiring to charge large output capacitors rapidly may result in an operating point that exceeds the power dissipation versus time boundary limits of the device defined by  $\[B]$  13 characteristic curve. This may result in increase in junction temperature beyond the device's maximum allowed junction temperature. To keep the junction temperature within the operating range, the thermal regulation control loop regulates the junction temperature at  $T_{(J\_REG)}$ , 145°C (typical) by controlling the inrush current profile and thereby limiting the power dissipation within the device automatically. An internal 1.25 sec (typical),  $t_{(Treg\_timeout)}$  timer starts from the instance the thermal regulation operation kicks in. If the output does not power up within this time then the internal FET is turned OFF. Subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per the  $\frac{1}{5}$  1. The maximum time-out of 1.25 sec (typical) in thermal regulation loop operation loop and the system board does not heat up during steady fault conditions such as wake up with output short-circuit. This scheme ensures reliable power up operation.

Thermal regulation control loop is internally enabled during power up by  $V_{(IN)}$ , UVLO cycling and turn ON using SHDN contol. 16 illustrates performance of the device operating in thermal regulation loop during power up by  $V_{(IN)}$  with a large output capacitor. The Thermal regulation loop gets disabled internally after the power up sequence when the internal FET's gate gets fully enhanced or when the  $t_{(Treg\_timeout)}$  of 1.25 sec (typical) time is elapsed.



### Feature Description (接下页)



 $C_{dVdT} = Open$   $C_{OUT} = 15 \text{ mF}$   $R_{ILIM} = 4.02 \text{ k}\Omega$ 

#### 图 16. Thermal Regulation Loop Response During Power up with Large Capacitive Load

#### 9.3.2 Undervoltage Lockout (UVLO)

The TPS1663x devices feature an accurate  $\pm 2\%$  adjustable undervoltage lockout functionality. When the voltage at UVLO pin falls below V<sub>(UVLOF)</sub> during input undervoltage fault, the internal FET quickly turns off and FLT is asserted. The UVLO comparator has a hysteresis of 78 mV (typical). To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to GND as shown in  $\boxed{8}$  17. If the Under-Voltage Lock-Out function is not needed, the UVLO terminal must be connected to the IN terminal. UVLO terminal must not be left floating.



图 17. UVLO and OVP Thresholds Set by  $R_1$ ,  $R_2$  and  $R_3$ 



### Feature Description (接下页)

### 9.3.3 Overvoltage Protection (OVP)

The TPS1663x incorporate circuitry to protect the system during overvoltage conditions. The TPS16630 features an accurate ± 2% adjustable over voltage cut off functionality. A voltage more than  $V_{(OVPR)}$  on OVP pin turns off the internal FET and protects the downstream load. To program the OVP threshold externally, connect a resistor divider from IN supply to OVP terminal to GND as shown in 图 17. The TPS16632 features an internally fixed 39 V maximum overvoltage clamp  $V_{(OVC)}$  functionality. The TPS16632 clamps the output voltage to  $V_{(OVC)}$ , when the input voltage exceeds 40 V. During the output voltage clamp operation, the power dissipation in the internal MOSFET is PD = ( $V_{(IN)} - V_{(OVC)}$ ) ×  $I_{(OUT)}$ . Excess power dissipation for a prolonged period can increase the device temperature. To avoid this, the internal FET is operated in overvoltage clamp for a maximum duration of  $t_{OVC(dly)}$ , 162 msec (typical). After this duration, the internal FET is turned OFF and the subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per the 表 1.

18 illustrates the overvoltage cut-off functionality and 19 illustrates the overvoltage clamp functionality. FLT is asserted after a delay of 617 µs (typical) after entering in overvoltage clamp mode and remains asserted until the overvoltage fault is removed.



### 9.3.4 Overload and Short Circuit Protection

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

### 9.3.4.1 Overload Protection

The TPS1663x devices feature accurate overload current limiting and fast short circuit protection feature. If the load current exceeds the programmed current limit  $I_{OL}$ , the device regulates the current through it at  $I_{OL}$  eventually reducing the output voltage. The power dissipation across the device during this operation will be  $(V_{IN}-V_{OUT}) \times I_{OL}$  and this could heat up the device and eventually enter into thermal shutdown. The maximum duration for the over current through the FET is  $t_{CL_PLIM(dly)}$ , 162 msec (typical). If the thermal shutdown occurs before this time the internal FET turns OFF and the device operates either in auto-retry or latch off mode based on MODE pin configuration in 1. Set the current limit using  $\Delta$  4

$$I_{OL} = \frac{18}{R_{(ILIM)}}$$

where

I(OL) is the overload current limit in Ampere



(4)

#### www.ti.com.cn

#### Feature Description (接下页)

•  $R_{(ILIM)}$  is the current limit resistor in k $\Omega$ 

During the overload current limiting if the overload condition exists for more than  $t_{CL_PLIM_FLT(dly)}$ , 1.3 msec (typical), the FLT asserts to warn of impending turnoff of the internal FETs due to the subsequent thermal shutdown event or due to  $t_{CL_PLIM(dly)}$  timer expiry. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation. B 20 and B 21 illustrate Overload current limiting performance.



The TPS1663x devices feature ILIM pin short and open fault detection and protection. The internal FET is turned OFF when ILIM pin is detected short or open to GND and it remains OFF till the ILIM pin fault is removed.

#### 9.3.4.2 Short Circuit Protection

During a transient output short circuit event, the current through the device increases rapidly. As the current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator. The fast-trip comparator architecture is designed for fast turn OFF  $t_{FASTTRIP(dly)} = 1 \ \mu s$  (typical) with  $I_{(SCP)} = 45$  A of the internal FET during an output short circuit event. The fast-trip threshold is internally set to  $I_{(FASTTRIP)}$ . The fasttrip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $I_{(OL)}$ . Then the device functions similar to the overload condition. 22 illustrates output hot-short performance of the device.

# Feature Description (接下页)



 $V_{IN} = 50 \text{ V}$   $R_{ILIM} = 18 \text{ k}\Omega$ 

### 图 22. Output Hot-Short Response

The fast-trip comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This is achieved by controlling the turn OFF time of the internal FET based on the overcurrent level,  $I_{(FASTTRIP)}$  through the device. Higher the overcurrent, faster the turn OFF time,  $t_{FASTTRIP(dly)}$ . At Overload current level in the range of  $I_{FASTTRIP} < I_{OUT} < I_{SCP}$  the fast-trip comparator response is 3.2 µs (typical).

#### 9.3.4.2.1 Start-Up With Short-Circuit On Output

When the device is started with short-circuit on the output, the current begins to limit at  $I_{(OL)}$ . Due to high power dissipation of VIN x  $I_{(OL)}$  within the device the junction temperature increases. Subsequently, the thermal regulation control loop limits the load current to regulate the junction temperature at  $T_{(J\_REG)}$ , 145°C (typical) for a duration of  $t_{(Treg\_timeout)}$ , 1.25 sec (typical). Subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per the  $\overline{\Xi}$  1. FLT gets asserted after  $t_{(Treg\_timeout)}$  and and remains asserted till the output short-circuit is removed.  $\overline{\boxtimes}$  23 illustrates the behavior of the device in this condition.



### Feature Description (接下页)

**ISTRUMENTS** 





#### 图 23. Start-Up With Short on Output

#### 9.3.5 Output Power Limiting, PLIM (TPS16632 Only)

In TPS16630, with a fixed overcurrent limit threshold the maximum output power limit increases linearly with supply input. Electrical Industrial process control equipment such as PLC CPU needs to comply with standards like IEC61010-1 and UL1310 for fire safety which require limited energy and power circuits. Limiting the output power becomes a challenge in such high power applications where the operating supply voltage range is wide. The TPS16632 integrate adjustable output power limiting functionality that simplifies the system design requiring compliance in accordance to this standard.

Connect a resistor from PLIM to GND as shown in 24 to set the output power limiting value. If output power limiting is not required then connect PLIM to GND directly. This disables the PLIM functionality.

During an over power load event the TPS16632 limits the output power at the programmed value set by PLIM resistor. This indirectly results in the device operation in current limiting mode with steady state output voltage and current set by the load characteristics and  $P_{LIM} = V_{OUT} \times I_{OUT}$ . 8 8 shows the output power limit and current limit characteristics of TPS16632 with 100 W power limit setting. The maximum duration for the device in power limiting mode is 162 msec (typical),  $t_{CL-PLIM(dly)}$ . After this time, the device operates either in auto-retry or latch off mode based on MODE pin configuration in 1.

$$P_{(PLIM)} = 1 \times R_{(PLIM)}$$

(5)

Here  $P_{(PLIM)}$  is output power limit in watts,  $R_{(PLIM)}$  is the power limit setting resistor in k $\Omega$ .

During the output power limiting operation, FLT asserts after a delay of t<sub>CL\_PLIM\_FLT(dly)</sub>. The FLT signal remains asserted until the over power load condition is removed and the device resumes normal operation.

图 25 illustrate output power limiting performance of TPS16632 with 100 W setting for class-2 power supply designs.

# Feature Description (接下页)









### 9.3.6 Current Monitoring Output (IMON)

The TPS1663x devices feature an accurate analog current monitoring output. A current source at IMON terminal is internally configured to be proportional to the current flowing from IN to OUT. This current can be converted into a voltage using a resistor  $R_{(IMON)}$  from IMON terminal to GND terminal. The IMON voltage can be used as a means of monitoring current flow through the system. The maximum voltage ( $V_{(IMONmax)}$ ) for monitoring the current is limited to 4 V. This puts a limitation on maximum value of  $R_{(IMON)}$  resistor and is determined by  $\Delta \vec{x}$  6.

$$V(IMON) = [I(OUT) \times GAIN(IMON)] \times R(IMON)$$

Where,

- GAIN<sub>(IMON)</sub> is the gain factor  $I_{(IMON)}$ : $I_{(OUT)} = 27.9 \mu A/A$  (Typical)
- I(OUT) is the load current

Refer to 8 9 for IMON output versus load current plot. 8 26 illustrates IMON performance.

(6)



### Feature Description (接下页)



图 26. IMON Response During a Load Step

The IMON pin must not have a bypass capacitor to avoid delay in the current monitoring information.

### 9.3.7 FAULT Response (FLT)

The FLT open-drain output asserts (active low) under the faults events such as undervoltage, overvoltage, overload, power limiting, ILIM pin short and thermal shutdown conditions. The device is designed to eliminate false reporting by using an internal "de-glitch" circuit for fault conditions without the need for an external circuitry. FLT can be left open or connected to GND when not used.

#### 9.3.8 Power Good Output (PGOOD)

The devices feature an open drain Power good (PGOOD) indicator output. PGOOD can be used for enabledisable control of the downstream loads like DC-DC converters. PGOOD goes high when the internal FET's gate is enhanced. It goes low when the internal FET turns OFF during a fault event or when SHDN is pulled low. There is a deglitch of 11.5 msec (typical),  $t_{PGOODR}$  at the rising edge and 10 msec (typical),  $t_{PGOODF}$  on falling edge. PGOOD is a rated for 60 V and can be pulled to IN or OUT through a resistor.

#### 9.3.9 IN, P\_IN, OUT and GND Pins

Connect a minimum of 0.1-µF capacitor across IN and GND. Connect P\_IN and IN together. Do not leave any of the IN and OUT pins un-connected.

#### 9.3.10 Thermal Shutdown

The device has a built-in overtemperature shutdown circuitry designed to protect the internal FET, if the junction temperature exceeds  $T_{(TSD)}$ , 165°C (typical). After the thermal shutdown event, depending upon the mode of fault response configured as shown in  $\overline{\mathbf{x}}$  1, the device either latches off or commences an auto-retry cycle of 648 msec (typical),  $t_{(TSD_retry)}$  after  $T_J < [T_{(TSD)} - 11°C]$ . During the thermal shutdown, the fault pin FLT pulls low to indicate a fault condition.

### 9.3.11 Low Current Shutdown Control (SHDN)

The internal and the external FET and hence the load current can be switched off by pulling the SHDN pin below 0.8-V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device. The device quiescent current reduces to 21  $\mu$ A (typical) in shutdown state. To assert SHDN low, the pull down must have sinking capability of at least 10  $\mu$ A. To enable the device, SHDN must be pulled up to atleast 2 V. Once the device is enabled, the internal FET turns on with dVdT mode. 27 and 28 illustrate the performance of SHDN control.

版权 © 2018-2020, Texas Instruments Incorporated

ZHCSIV1E-SEPTEMBER 2018-REVISED MARCH 2020







### 9.4 Device Functional Modes

The TPS1663x devices respond differently to overload with MODE pin configurations. The operational differences are explained in  $\overline{\mathbf{x}}$  1.

| MODE Pin Configuration | Power Limiting, Over Current fault and Thermal Shutdown Operation                                                                                                              |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open                   | Active Current limiting for a maximum duration of t <sub>CL_PLIM(dly)</sub> . There after Latches OFF.<br>Latch reset by toggling SHDN or UVLO low to high or power cycling IN |
| Shorted to GND         | Active Current limiting for a maximum duration of $t_{CL\_PLIM(dly)}$ . There after auto-retries after a delay of $t_{(TSD\_retry)}$ .                                         |

#### 表 1. Device Operational Differences Under Different MODE Configurations



www.ti.com.cn



### **10** Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1** Application Information

The TPS1663x is a 60-V eFuse, typically used for Hot-Swap and Power rail protection applications. It operates from 4.5 V to 60 V with programmable current limit, overvoltage, undervoltage protections. The device aids in controlling in-rush current and provides output power limiting for systems such as PLCs, Telecom Radios, Industrial Printers. The device also provides robust protection for multiple faults on the system rail.

The *Detailed Design Procedure* section can be used to select component values for the device. Additionally, a spreadsheet design tool *TPS1663 Design Calculator* is available in the web product folder.

### **10.2 Typical Application**



图 29. 20 V - 50 V, 1-A eFuse Protection Circuit for Telecom Radios

### 10.2.1 Design Requirements

表 2 shows the Design Requirements for TPS16630.

|                       | DESIGN PARAMETER               | EXAMPLE VALUE |
|-----------------------|--------------------------------|---------------|
| V <sub>(IN)</sub>     | Input voltage range            | 20 V - 50 V   |
| V <sub>(UV)</sub>     | Undervoltage lockout set point | 18 V          |
| V <sub>(OV)</sub>     | Overvoltage cutoff set point   | 55 V          |
| I <sub>(LIM)</sub>    | Overload Current limit         | 1 A           |
| C <sub>OUT</sub>      | Output capacitor               | 100 µF        |
| I <sub>(INRUSH)</sub> | Inrush Current limit           | 300 mA        |

### 10.2.2 Detailed Design Procedure

### 10.2.2.1 Programming the Current-Limit Threshold R<sub>(ILIM)</sub> Selection

The  $R_{(ILIM)}$  resistor at the ILIM pin sets the overload current limit, this can be set using  $\Delta \pm 7$ .

$$R_{(ILIM)} = \frac{18}{I_{OL}} = 18k\Omega$$

where

٠  $I_{\text{LIM}} = 1 \text{ A}$ 

Choose the closest standard 1% resistor value :  $R_{(ILIM)} = 18 \text{ k}\Omega$ 

#### 10.2.2.2 Undervoltage Lockout and Overvoltage Set Point

The undervoltage lockout (UVLO) and overvoltage trip point are adjusted using an external voltage divider network of R1, R2 and R3 connected between IN, UVLO, OVP and GND pins of the device. The values required for setting the undervoltage and overvoltage are calculated by solving 公式 8 and 公式 9.

$$V(OVPR) = \frac{R_3}{R_1 + R_2 + R_3} \times V(OV)$$
(8)
$$V(UVLOR) = \frac{R_2 + R_3}{R_1 + R_2 + R_3} \times V(UV)$$
(9)

For minimizing the input current drawn from the power supply  $\{I_{(R123)} = V_{(IN)} / (R_1 + R_2 + R_3)\}$ , it is recommended to use higher value resistance for  $R_1$ ,  $R_2$  and  $R_3$ .

However, the leakage current due to external active components connected at resistor string can add error to these calculations. So, the resistor string current, I(R123) must be chosen to be 20x greater than the leakage current of UVLO and OVP pins.

From the device electrical specifications,  $V_{(OVPR)} = 1.2$  V and  $V_{(UVLOR)} = 1.2$  V. From the design requirements,  $V_{(OV)}$  is 55 V and  $V_{(UV)}$  is 18 V. To solve the equation, first choose the value of  $R_3 = 20.5$  kΩ and use  $\Delta \pm 8$  to solve for  $(R_1 + R_2) = 930$  kΩ. Use  $\Delta \pm 9$  and value of  $(R_1 + R_2)$  to solve for  $R_2 = 43$  kΩ and finally  $R_1 = 887$  kΩ.

Choose the closest standard 1% resistor values:  $R_1 = 887 \text{ k}\Omega$ ,  $R_2 = 43 \text{ k}\Omega$ , and  $R_3 = 20.5 \text{ k}\Omega$ .

#### 10.2.2.3 Setting Output Voltage Ramp Time ( $t_{dVdT}$ )

Use 公式 1 and 公式 2 to calculate required C<sub>(dVdT)</sub> for achieving an inrush current of 300 mA. C<sub>(dVdT)</sub> = 22 nF. 图 30 and 🛽 31 illustrates the inrush current limiting performance during 50 V hot-plug in condition.

#### 10.2.2.3.1 Support Component Selections R<sub>PGOOD</sub> and C(IN)

The R<sub>PGOOD</sub> serves as pull-up for the open-drain output. The current sink by this pin must not exceed 10 mA (see the Absolute Maximum Ratings table). Typical resistance value in the range of 10 k $\Omega$  to 100 k $\Omega$  is recommended for R<sub>PGOOD</sub>. 图 33 and 图 35 illustrate the power up and power down performance of the system respectively. The  $C_{IN}$  is a local bypass capacitor to suppress noise at the input. A minimum of 0.1  $\mu$ F is recommended for  $C_{(IN)}$ .

#### 10.2.3 Application Curves



**EXAS NSTRUMENTS** 

www.ti.com.cn

(7)

(9)



TPS1663 ZHCSIV1E – SEPTEMBER 2018 – REVISED MARCH 2020



### 10.3 System Examples

### 10.3.1 Simple 24-V Power Supply Path Protection

With the TPS1663x, a simple 24-V power supply path protection can be realized using a minimum of three external components as shown in the schematic diagram in [a] 37. The external components required are: a  $R_{(ILIM)}$  resistor to program the current limit,  $C_{(IN)}$  and  $C_{(OUT)}$  capacitors.



### 图 37. TPS16630 Configured for a Simple Power Supply Path Protection

Protection features with this configuration include:

- 39 V (maximum) overvoltage clamp output
- Inrush current control with 24V/500 µs output voltage slew rate
- Accurate current limiting with Auto-Retry

### **11** Power Supply Recommendations

The TPS1663x eFuse is designed for the supply voltage range of 4.5 V  $\leq$  V<sub>IN</sub>  $\leq$  60 V. If the input supply is located more than a few inches from the device, an input ceramic bypass capacitor higher than 0.1  $\mu$ F is recommended. Power supply must be rated higher than the current limit set to avoid voltage droops during overcurrent and short circuit conditions.

### **11.1 Transient Protection**

In case of short circuit and overload current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) depends on the value of inductance in series to the input or output of the device. These transients can exceed the *Absolute Maximum Ratings* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include:

- Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Use of a Schottky diode across the output and GND to absorb negative spikes
- A low value ceramic capacitor (C<sub>(IN)</sub> to approximately 0.1  $\mu\text{F})$  to absorb the energy and dampen the transients.

The approximate value of input capacitance can be estimated with 公式 10.

$$V_{\text{spike}(\text{Absolute})} = V_{(\text{IN})} + I_{(\text{Load})} \times \sqrt{\frac{L_{(\text{IN})}}{C_{(\text{IN})}}}$$

where

• V<sub>(IN)</sub> is the nominal supply voltage



### Transient Protection (接下页)

- I<sub>(LOAD)</sub> is the load current
- L<sub>(IN)</sub> equals the effective inductance seen looking into the source
- C<sub>(IN)</sub> is the capacitance present at the input

(10)

Some applications may require additional Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *Absolute Maximum Ratings* of the device. These transients can occur during positive and negative surge tests on the supply lines. In such applications it is recommended to place at least 1 µF of input capacitor.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in 图 38



\* Optional components needed for suppression of transients

#### 图 38. Circuit Implementation with Optional Protection Components for TPS1663x

# 12 Layout

### 12.1 Layout Guidelines

- For all the applications, a 0.1 μF or higher value ceramic decoupling capacitor is recommended between IN terminal and GND.
- High current carrying power path connections must be as short as possible and must be sized to carry at least twice the full-load current. See 图 39 and 图 40 for a typical PCB layout example.
- Locate all the TPS1663x family support components R<sub>(ILIM)</sub>, R<sub>(PLIM)</sub>, C<sub>(dVdT)</sub>, R<sub>(IMON)</sub>, UVLO, OVP resistors close to their connection pin. Connect the other end of the component to the GND with shortest trace length.
- The trace routing for the R<sub>(ILIM)</sub>, R<sub>(PLIM)</sub> component to the device must be as short as possible to reduce parasitic effects on the current limit and power limit accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect, and routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it must be physically close to the OUT and GND pins.
- Thermal Considerations: When properly mounted, the PowerPAD package provides significantly greater cooling ability. To operate at rated power, the PowerPAD must be soldered directly to the board GND plane directly under the device. Other planes, such as the bottom side of the circuit board can be used to increase heat sinking in higher current applications.



### 12.2 Layout Example

- Top Layer
- Bottom layer GND plane
  - Top Layer GND Plane
- Via to Bottom Layer



图 39. PCB Layout Example with QFN Package with a 2 Layer PCB

TEXAS INSTRUMENTS

www.ti.com.cn

### Layout Example (接下页)

- Top Layer
- Bottom layer GND plane
- Top Layer GND Plane
- Via to Bottom Layer



图 40. Typical PCB Layout Example with HTSSOP Package with a 2 Layer PCB



13 器件和文档支持

- 13.1 文档支持
- 13.1.1 相关文档
- TPS1663 设计计算器

### 13.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 13.3 社区资源

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 13.4 商标

E2E is a trademark of Texas Instruments.

#### 13.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更, 恕不另行通知, 且 不会对此文档进行修订。如需获取此数据表的浏览器版本, 请查阅左侧的导航栏。

### 14.1 Package Option Addendum

#### 14.1.1 Packaging Information

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>      | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak Temp <sup>(4)</sup> | Op Temp (°C) | Device Marking <sup>(5)(6)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|------------------------------|------------------------------------|------------------------------|--------------|----------------------------------|
| PTPS16630PWPR    | ACTIVE                | HTSSOP          | PWP                | 20   | 2000           | TBD                          | Call TI                            | Call TI                      | -40 to 125   |                                  |
| TPS16630PWPR     | ACTIVE                | HTSSOP          | PWP                | 20   | 2000           | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16630                         |
| TPS16630PWPT     | ACTIVE                | HTSSOP          | PWP                | 20   | 250            | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16630                         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.
- (4) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# Package Option Addendum (接下页)

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>      | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak Temp <sup>(4)</sup> | Op Temp (°C) | Device Marking <sup>(5)(6)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|------------------------------|------------------------------------|------------------------------|--------------|----------------------------------|
| TPS16630RGER     | ACTIVE                | VQFN            | RGE                | 24   | 3000           | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16630                         |
| TPS16630RGET     | ACTIVE                | VQFN            | RGE                | 24   | 250            | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16630                         |
| TPS16632RGER     | ACTIVE                | VQFN            | RGE                | 24   | 3000           | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16632                         |
| TPS16632RGET     | ACTIVE                | VQFN            | RGE                | 24   | 250            | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16632                         |

**ISTRUMENTS** 

EXAS

#### 14.1.2 Tape and Reel Information





# Reel Width (W1)

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS16630PWPR | HTSSOP          | PWP                | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| TPS16630PWPT | HTSSOP          | PWP                | 20   | 250  | 180.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| TPS16630RGER | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS16630RGET | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS16632RGER | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS16632RGET | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



#### www.ti.com.cn



| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS16630PWPR | HTSSOP       | PWP             | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TPS16630PWPT | HTSSOP       | PWP             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| TPS16630RGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS16630RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| TPS16632RGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS16632RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

INSTRUMENTS

Texas

www.ti.com.cn

#### **PWP0020T**



#### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. 5. Features may differ or may not be present.



#### **EXAMPLE BOARD LAYOUT**

#### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
   7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
   9. Size of metal pad may vary due to creepage requirement.
   10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged around the standard. or tented.





**PWP0020T** 



www.ti.com.cn

#### **EXAMPLE STENCIL DESIGN**

#### **PWP0020T**

#### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 12. Board assembly site may have different recommendations for stencil design.





www.ti.com.cn

#### PACKAGE OUTLINE

#### VQFN - 1 mm max height



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions inreathesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circboard for thermal and mechanical performance.



www.ti.com.cn

## EXAMPLE BOARD LAYOUT

#### VQFN - 1 mm max height



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can varyasted on board fabrication site.

#### RGE0024H

#### TPS1663 ZHCSIV1E – SEPTEMBER 2018 – REVISED MARCH 2020

# **EXAMPLE STENCIL DESIGN**

#### VQFN - 1 mm max height

RGE0024H

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and round edrners may offer better paste release. IPC-7525 may have alternate design recommendations..



PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### **PACKAGE OUTLINE**

PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

# **PWP0020T**

# Situation .

#### SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



## **PWP0020T**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



## **PWP0020T**

# **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



## **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## **PACKAGE OUTLINE**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **EXAMPLE BOARD LAYOUT**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **EXAMPLE STENCIL DESIGN**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Hot Swap Voltage Controllers category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

LT4256-1CS8#TRPBF HIP1011BCBZA ISL6119HIBZA ISL6141IBZA ISL6151CBZA-T ISL61851ACBZ ISL61851BCBZ ISL61851BIBZ-T ISL61851CCBZ ISL61851DCBZ ISL61851GCBZ ISL61851HCBZ ISL61851ICBZ ISL61851KCBZ TPS25961DRVR TPS26612DDFR LM74700MDDFREP TPS23880RTQR MP5991GLU-Z MP5048GU-Z TPS259822LNRGER TPS259461ARPWR TPS16530RGER LT4256-3IGN#TRPBF LT1641IS8#TRPBF LTC4218IGN#TRPBF LTC4210-1CS6#TRPBF LTC4211IMS8#TRPBF RT1720GF TPS259827ONRGER TPS259823ONRGER LM74502QDDFRQ1 LM5068MMX-2/NOPB LM74502HQDDFRQ1 TPS25210LRPWR TPS26601RHFR TPS26611DDFR TPS259472ARPWR LM74500QDDFRQ1 TPS26610DDFR TPS259460ARPWR LM5066IPMHX/NOPB TPS259824LNRGER TPS259823LNRGER NU6-II 60kA/385V 4P NU6-G 40kA/275V 4P NU6-II 40kA/385V 2P TPS26635RGER AL6-NFNFBW-9 AL-ECF504-AA24