

Technical documentation



Support & ക് training



**TPS2663**

ZHCSIU6F – SEPTEMBER 2018 – REVISED JUNE 2021

# **TPS2663x 60V 6A** 功率限制浪涌保护工业电子保险丝

# **1** 特性

- 工作电压为 4.5V 至 60V, 绝对最大值为 67V
- 集成式 60V、31mΩ R<sub>ON</sub> 热插拔 FET
- 通过外部 N 沟道 FET 提供反极性保护和反向电流 阻断支持
- 可调电流限制为 0.6A 至 6A (± 7%)
- 浪涌期间具有电气快速瞬变 (IEC61000-4-4) 抗扰性 和负载保护 (IEC 61000-4-5) 并提供 A 类系统性能
- 快速反向电流阻断 (0.17µs)
- 具有可调节输出功率限制功能 (± 6%) 的型号
- 可调节 UVLO、OVP 切断、输出压摆率控制,用于 浪涌电流限制
- 通过在器件加电期间进行热调节,为大型及未知容 性负载充电
- 具有最大 35V 和 39V 过压钳位的型号
- 电源正常输出 (PGOOD)
- 可选过流故障响应选项(自动重试和闭锁模式)
- 具有 2x 脉冲过流支持的型号
- 模拟电流监控器 (IMON) 输出 (± 6%)
- 通过 UL 2367 认证
	- 文件编号 E169910
	- $-$  RILIM  $\geq 3k\Omega$
- 通过 IEC 62368-1 认证

# **2** 应用

- 工厂自动化和控制 PLC、DCS、HMI、I/O 模 块、传感器集线器
- 电机驱动器 CNC、编码器电源
- 电子断路器



# **3** 说明

TPS2663x 器件是易于使用的正极 60V 和 6A 电子保 险丝,其中包含一个 31mΩ 的集成式 FET。该器件具 有一个 B-FET 驱动器,用于在需要输入反极性故障和 反向电流阻断保护的系统设计中控制外部 N 沟道 FET。该器件集成了强大的保护功能,可简化在 IEC61000-4-5 工业浪涌测试等系统测试期间需要保护 的系统设计。该器件具有可调节输出功率限制 (PLIM) 功能, 从而简化需要符合 IEC61010-1 和 UL1310 等标 准的系统设计。其他保护功能包括可调节过流保护、快 速短路保护、输出压摆率控制、过压保护和欠压锁定。

为实现系统状态监视和下游负载控制,该器件提供了故 障和精确的电流监视器输出。可以使用 PGOOD 来启 用和禁用下游直流/直流转换器控制。MODE 引脚可用 于在两种限流故障响应(闭锁和自动重试)之间灵活地 对器件进行配置。

器件信息(1)

| 器件型号                                                     | 封装               | 封装尺寸 ( 标称值 )                 |
|----------------------------------------------------------|------------------|------------------------------|
| TPS26630<br>TPS26631<br>TPS26632<br>TPS26633<br>TPS26635 | <b>VQFN (24)</b> | $4.00$ mm $\times$ $4.00$ mm |
| TPS26631<br>TPS26633<br>TPS26636                         | HTSSOP (20)      | 6.50mm x 4.40mm              |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



**24V** 电源下的 **IEC61000-4-5** 浪涌性能





# **Table of Contents**





# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同





# **5 Device Comparison Table**



# **6 Pin Configuration and Functions**















图 **6-4. TPS26633, TPS26636 PWP Package 20-Pin HTSSOP Top View**



# 表 **6-1. Pin Configuration and Functions**



![](_page_4_Picture_0.jpeg)

# 表 **6-1. Pin Configuration and Functions (continued)**

![](_page_4_Picture_105.jpeg)

![](_page_5_Picture_1.jpeg)

# **7 Specifications**

# **7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 

![](_page_5_Picture_405.jpeg)

(1) Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **7.2 ESD Ratings**

![](_page_5_Picture_406.jpeg)

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

![](_page_5_Picture_407.jpeg)

![](_page_6_Picture_0.jpeg)

over operating free-air temperature range (unless otherwise noted)

![](_page_6_Picture_566.jpeg)

### **7.4 Thermal Information**

![](_page_6_Picture_567.jpeg)

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **7.5 Electrical Characteristics**

 $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ +125°C, 4.5 V < V<sub>(IN\_SYS)</sub> = V<sub>(IN)</sub> < 60 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 kΩ, IMON = PGOOD = FLT = OPEN,  $C_{(OUT)} = 1$  µ F,  $C_{(dVdT)} =$  OPEN. (All voltages referenced to GND, (unless otherwise noted))

![](_page_6_Picture_568.jpeg)

# **7.5 Electrical Characteristics (continued)**

 $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ +125°C, 4.5 V < V<sub>(IN\_SYS)</sub> = V<sub>(IN)</sub> < 60 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 kΩ, IMON = PGOOD = FLT = OPEN,  $C_{(OUT)}$  = 1  $\,\mu$  F,  $C_{(dVdT)}$  = OPEN. (All voltages referenced to GND, (unless otherwise noted))

![](_page_7_Picture_733.jpeg)

## **7.5 Electrical Characteristics (continued)**

 $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ +125°C, 4.5 V < V<sub>(IN\_SYS)</sub> = V<sub>(IN)</sub> < 60 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 kΩ, IMON = PGOOD = FLT = OPEN,  $C_{(OUT)}$  = 1  $\,\mu$  F,  $C_{(dVdT)}$  = OPEN. (All voltages referenced to GND, (unless otherwise noted))

![](_page_8_Picture_603.jpeg)

(1) Parameter guaranteed by design and characterization, not tested in production

# **7.6 Timing Requirements**

 $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ +125°C, 4.5 V < V<sub>(IN\_SYS)</sub> = V<sub>(IN)</sub> < 60 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 kΩ, IMON = PGOOD = FLT = OPEN,  $C_{(OUT)} = 1 \mu F$ ,  $C_{(dVdT)} =$  OPEN. (All voltages referenced to GND, (unless otherwise noted))

![](_page_8_Picture_604.jpeg)

Copyright © 2022 Texas Instruments Incorporated *Submit Document Feedback* 9

![](_page_9_Picture_1.jpeg)

## **7.6 Timing Requirements (continued)**

 $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ +125°C, 4.5 V < V<sub>(IN\_SYS)</sub> = V<sub>(IN)</sub> < 60 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 kΩ, IMON = PGOOD = FLT = OPEN,  $C_{(OUT)}$  = 1  $\,\mu$  F,  $C_{(dVdT)}$  = OPEN. (All voltages referenced to GND, (unless otherwise noted))

![](_page_9_Picture_616.jpeg)

![](_page_10_Picture_0.jpeg)

# **7.7 Typical Characteristics**

 $-40^{\circ}$ C  $\leq T_A = T_J \leq +125^{\circ}$ C, V<sub>(IN\_SYS)</sub> = V<sub>(IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 kΩ, IMON = PGOOD = FLT = OPEN,  $C_{(OUT)} = 1 \ \mu F$ ,  $C_{(dVdT)} =$  OPEN. (Unless stated otherwise)

![](_page_10_Figure_4.jpeg)

![](_page_11_Picture_1.jpeg)

# **7.7 Typical Characteristics (continued)**

 $-40^{\circ}$ C  $\leq T_A = T_J \leq +125^{\circ}$ C, V<sub>(IN\_SYS)</sub> = V<sub>(IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 kΩ, IMON = PGOOD = FLT = OPEN,  $C_{(OUT)} = 1 \ \mu F$ ,  $C_{(dVdT)} =$  OPEN. (Unless stated otherwise)

![](_page_11_Figure_4.jpeg)

![](_page_12_Picture_0.jpeg)

# **7.7 Typical Characteristics (continued)**

 $-40^{\circ}$ C  $\leq T_A = T_J \leq +125^{\circ}$ C, V<sub>(IN\_SYS)</sub> = V<sub>(IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 kΩ, IMON = PGOOD = FLT = OPEN,  $C_{(OUT)} = 1 \ \mu F$ ,  $C_{(dVdT)} =$  OPEN. (Unless stated otherwise)

![](_page_12_Figure_4.jpeg)

![](_page_13_Picture_1.jpeg)

# **8 Parameter Measurement Information**

![](_page_13_Figure_3.jpeg)

![](_page_13_Figure_4.jpeg)

![](_page_13_Figure_5.jpeg)

![](_page_13_Figure_6.jpeg)

![](_page_13_Figure_7.jpeg)

![](_page_13_Figure_8.jpeg)

![](_page_13_Figure_9.jpeg)

![](_page_14_Figure_2.jpeg)

![](_page_14_Figure_3.jpeg)

![](_page_15_Picture_1.jpeg)

# **9 Detailed Description**

# **9.1 Overview**

The TPS2663x devices are a family of 60-V industrial eFuses. The devices provides robust protection for all systems and applications powered from 4.5 V to 60 V. With an external N-channel FET the devices can be used to protect the loads from negative supply voltages down to  $-60$  V. For hot-pluggable boards, the devices provides hot-swap power management with in-rush current control and programmable output voltage slew rate features using the dVdT pin. Load, source and device protections are provided with many programmable features including overcurrent, overvoltage and undervoltage. The precision overcurrent limit (±7% at 6 A) helps to minimize over design of the input power supply, while the fast response short circuit protection 1-µs (typical) immediately isolates the faulty load from the input supply when a short circuit is detected. The device features fast reverse current blocking response (0.17 µs). The internal robust protection control blocks of the TPS2663x along with its ±60-V rating, helps to simplify the system designs for the industrial surge compliance ensuring complete protection of the load and the device. The 60-V maximum DC operating and 70-V absolute maximum voltage rating enables system protection from 60-V DC input supply faults and from industrial SELV power supplies.

By monitoring the output (Load) voltage through the PGTH pin, the device distinguishes between real system faults and system transients and the turn ON delay during a fault recovery is controlled accordingly. The valid load voltage detection threshold can be adjusted using a resistor ladder network from OUT, PGTH and GND. This scheme ensures fast recovery during system tests like voltage interruption and brown-out tests, EMC testing like Electrical Fast Transients (IEC61000-4-4) and Surge (IEC61000-4-5).

The TPS26632, TPS26633, TPS26635 and TPS26636 devices integrate adjustable output power limiting (PLIM) functionality that simplifies the system design requiring compliance in accordance to standards like IEC61010-1 and UL1310.

The devices provides precise monitoring of voltage bus for brown-out, overvoltage conditions and asserts fault signal for the downstream system. Its overall threshold accuracy of 2% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip. The devices monitors  $V_{(IN-SYS)}$  and  $V_{(OUT)}$  to provide true reverse current blocking when a reverse condition or input power failure condition is detected.

Additional features of the TPS2663x devices include:

- ±6% Current monitor output (IMON) for health monitoring of the system
- A choice of latch off or automatic restart mode response during current limit, power Limit and thermal fault using MODE pin
- PGOOD indicator output with  $\pm 2\%$  accurate adjustable valid load voltage detection threshold (PGTH)
- Over temperature protection to safely shutdown in the event of an overcurrent event
- De-glitched fault reporting for supply brown-out and overvoltage faults
- Enable and disable control from an MCU using SHDN pin

![](_page_16_Picture_0.jpeg)

## **9.2 Functional Block Diagram**

![](_page_16_Figure_3.jpeg)

![](_page_17_Picture_1.jpeg)

![](_page_17_Figure_2.jpeg)

#### **9.3 Feature Description**

#### **9.3.1 Hot Plug-In and In-Rush Current Control**

The devices are designed to control the inrush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. The controlled start-up also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to GND defines the slew rate of the output voltage at power-on. The fastest output slew rate of 24 V/500 µs can be achieved by leaving dVdT pin floating. The inrush current can be calculated using 方程式 1.

$$
I=C\times\frac{dV}{dT}\geq I(\text{INRUSH})=C(\text{OUT})\times\frac{V(\text{IN})}{t\text{dVdT}}
$$

where

$$
t_{dV dT} = 20.8 \times 10^3 \times V_{(IN)} \times C_{(dV dT)}
$$
 (2)

(1)

Figure 8-1 illustrates in-rush current control performance of the device during Hot Plug-In.

![](_page_18_Figure_3.jpeg)

#### 图 **9-1. Hot Plug In and Inrush Current Control at 24-V Input**

#### *9.3.1.1 Thermal Regulation Loop*

The average power dissipation within the eFuse during power up with a capacitive load can be calculated using 方程式 3.

 $P_D(\text{INRUSH}) = 0.5 \times V(\text{IN} \times \text{I}(\text{INRUSH})$  (3)

System designs requiring to charge large output capacitors rapidly may result in an operating point that exceeds the power dissipation versus time boundary limits of the device defined by  $\&$  7-18 characteristic curve. This may result in increase in junction temperature beyond the device's maximum allowed junction temperature. To keep the junction temperature within the operating range, the thermal regulation control loop regulates the junction temperature at  $T_{(J)REG)}$ , 145°C (typical) by controlling the inrush current profile and thereby limiting the power dissipation within the device automatically. An internal 2.5 seconds (typical) timer starts from the instance the thermal regulation operation kicks in. If the output does not power up within this time then the internal FET is turned OFF. Subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as shown in  $\bar{x}$  9-1. The maximum time-out of 1.25 seconds (typical) in thermal regulation loop operation ensures that the device and the system board does not heat up during steady fault conditions such as wake up with output short-circuit. This scheme ensures reliable power up operation.

Thermal regulation control loop is internally enabled during power up by  $V_{(IN)}$ , UVLO cycling and turn ON using SHDN control. Figure 8-2 illustrates performance of the device operating in thermal regulation loop during power up by  $V_{(IN)}$  with a large output capacitor. The Thermal regulation loop gets disabled internally after the power up sequence when the internal FET's gate gets fully enhanced or when the  $t_{(Treg\_timeout)}$  of 2.5 seconds (typical) time is elapsed.

![](_page_19_Picture_1.jpeg)

![](_page_19_Figure_2.jpeg)

#### 图 **9-2. Thermal Regulation Loop Response During Power Up with Large Capacitive Load**

#### **9.3.2 PGOOD and PGTH**

The devices feature an open drain Power good (PGOOD) indicator output. PGOOD can be used for enable and disable of the downstream loads like DC-DC converters. Connect a resistor ladder network from VOUT, PGTH and GND to set the PGOOD threshold level. PGOOD goes high when the internal FET's gate is enhanced and  $V_{(PGTH)}$  is above  $V_{(PGTHR)}$ . PGOOD goes low when  $V_{(PGTH)}$  goes below  $V_{(PGTHF)}$ . There is a deglitch of t<sub>PGOODR</sub>, 1.2 msec (typical) at the rising edge and t<sub>PGOODR</sub>, 2.1  $\mu$ s (typical) deglitch on the falling edge of PGOOD indication. PGOOD is a rated for 60 V and can be pulled to IN\_SYS or OUT through a resistor. PGTH can be used for setting downstream's supply UVLO levels and PGOOD as enable and disable control.

#### *9.3.2.1 PGTH as VOUT Sensing Input*

The devices use PGTH as the output (Load) voltage monitor input and to set the down stream loads UVLO threshold. To set the input PGTH threshold, connect a resistor divider network from VOUT to PGTH terminal to GND as shown in the *Simplified Schematic*. During a system fault recovery (example: OVP high to low or UVLO low to high) when the internal FET gate control is enabled, the device samples the PGTH information and decides whether to turn ON the FET with fast slew rate or dVdT mode based on the sampled  $V_{(PGTH)}$ information.

 $\overline{8}$  8-1 shows the turn ON behavior based on V<sub>(PGTH)</sub> information. During the fault recovery instance if the  $V_{(PGTH)}$  level is above<sub>(PGTHF)</sub> then the internal FET turns ON within a delay of t<sub>OVP(dly fast)</sub> with fast slew rate (ignores the capacitance connected at dVdT pin) with thermal regulation loop enabled for a duration of  $t_{CL-PLIM(d|v)}$ . Maximum current through the device during this operation is limited at  $I_{(OL)}$  in TPS26630 and TPS26632 devices and at 2 x  $I_{(OL)}$  in TPS26631, TPS26633, TPS26635 and TPS26636 devices for a maximum duration of t<sub>CB(dly)</sub>. During the fault recovery instance if the V<sub>(PGTH)</sub> level is below V<sub>(PGTHF)</sub> then the device turns ON the internal FET in dVdT mode and the slew rate will depend on the dVdT capacitor value and maximum current through the devices is limited at I<sub>(OL)</sub>. This way the device distinguishes between real system faults and system transients and the turn ON delay is controlled accordingly. This scheme ensures fast recovery during system tests like voltage interruption and brown-out tests, EMC testing like Electrical Fast Transients (IEC61000-4-4) and Surge (IEC61000-4-5). The fast turn ON during transient recovery feature can be disabled by connecting PGTH to GND. In this case, PGOOD will be pulled low.

#### **9.3.3 Undervoltage Lockout (UVLO)**

The TPS2663x devices feature an accurate  $\pm$  2% adjustable undervoltage lockout functionality. When the voltage at UVLO pin falls below V<sub>(UVLOF)</sub> during input undervoltage fault, the internal FET quickly turns off and FLT is asserted. The UVLO comparator has a hysteresis of 78 mV (typical). To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to GND as shown in the *Simplified Schematic*. The TPS2663x devices also features a factory set 15-V input supply undervoltage lockout

![](_page_20_Picture_0.jpeg)

V<sub>(IN SYS UVLO)</sub> threshold with 1-V hysteresis. This feature can be enabled by connecting the UVLO terminal directly to the GND terminal. If the Undervoltage Lock-Out function is not needed, the UVLO terminal must be connected to the IN\_SYS terminal. UVLO terminal must not be left floating. In the applications where reverse polarity protection is required connect a minimum of 300-k Ω resistor between UVLO and IN\_SYS.

 $\boxtimes$  8-1 shows the turn ON behavior when UVLO pin voltage exceeds V<sub>(UVLOR)</sub> threshold.

### **9.3.4 Overvoltage Protection (OVP)**

The TPS2663x devices incorporate circuitry to protect the system during overvoltage conditions. The TPS26630 and TPS26631 feature an accurate  $\pm$  2% adjustable overvoltage cut off functionality. A voltage more than  $V_{(OVPR)}$  on OVP pin turns off the internal FET and protects the downstream load. To program the OVP threshold externally, connect a resistor divider from IN\_SYS supply to OVP terminal to GND as shown in the *Simplified Schematic*.

The TPS26630 and TPS26631 also feature a factory set 34.3-V input overvoltage cut off V<sub>(IN SYS OVP)</sub> threshold with a 440 mV hysteresis. This feature can be enabled by connecting the OVP terminal directly to the GND terminal. The TPS26632, TPS26633 and TPS26636 feature an internally fixed 35-V maximum overvoltage clamp  $V_{(OVC)}$  functionality. The TPS26632 and TPS26633 clamps the output voltage to  $V_{(OVC)}$ , when the input voltage exceeds 35 V. TPS26635 features a fixed 39-V maximum overvoltage clamp level. During the output voltage clamp operation, the power dissipation in the internal MOSFET is PD =  $(V_{(IN\;SYS)} - V_{(OVC)}) \times I_{(OUT)}$ . Excess power dissipation for a prolonged period can increase the device temperature. To avoid this, the internal FET is operated in overvoltage clamp for a maximum duration of  $t_{\text{OVC(div)}}$ , 162 msec (typical). After this duration, the internal FET is turned OFF and the subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as shown in  $\frac{1}{\mathcal{R}}$  9-1.

 $\boxtimes$  8-1 shows the turn ON behavior when OVP pin voltage falls below V<sub>(OVPF)</sub> threshold.

图 9-3 illustrates the overvoltage cut-off functionality and 图 9-4 illustrates the overvoltage clamp functionality. FLT is asserted after a delay of 617 µs (typical) after entering in overvoltage clamp mode and remains asserted until the overvoltage fault is removed.

![](_page_20_Figure_9.jpeg)

#### **9.3.5 Input Reverse Polarity Protection (B\_GATE, DRV)**

The TPS2663x devices support the reverse input polarity protection feature. Connect an N-channel power FET (Q1) with the source to IN SYS, drain to IN and GATE to B-GATE as shown in  $\boxtimes$  9-5. This forms a back to back FET topology in power path that is required to protect the load from input reverse polarity faults. Connect an

![](_page_21_Picture_1.jpeg)

external signal FET (Q2) across BGATE, DRV and IN\_SYS. Q2 acts as a pull down gate switch for Q1. In the applications where reverse polarity protection and reverse current blocking is not required then connect IN\_SYS and IN together. Leave BGATE and DRV open as shown in  $\boxed{8}$  9-6. Figure 8-7 illustrates the reverse input polarity protection functionality.

The TPS2663x devices support a maximum differential voltage across V<sub>(IN\_SYS)</sub> - V<sub>(OUT)</sub> upto -85 V. This high voltage transients generally appear during the IEC61000-4-5 surge testing at the V<sub>(IN SYS)</sub>. This voltage stress appears across the external N-channel FET. The TPS2663x provides a gate drive (B\_GATE) of 10.2 V (typical). The fast pull down gate switch Q2 pulls down the GATE of the Q1 during reverse current and reverse polarity fault events. Q2 should be at least 15-V, VDS rated FET with a maximum VGS rating of 20-V, Ciss  $\leq 50$  pF and  $VGTH(min) \leq 3 V.$ 

![](_page_21_Figure_4.jpeg)

图 **9-7. Input Reverse Polarity Response at** –**60-V Input**

#### **9.3.6 Reverse Current Protection**

The device monitors  $V_{(IN-SYS)}$  and  $V_{(OUT)}$  to provide true reverse current blocking when a reverse condition or input power failure condition is detected. The reverse comparator turns OFF the external blocking FET Q1 quickly as soon as  $V_{(IN\_SYS)} - V_{(OUT)}$  falls below - 1 V. The total time taken to turn OFF the FET Q1 in this condition is t<sub>RCB(fast dly)</sub> + t<sub>(Driver)</sub>. The delay due to the driver stage t<sub>(Driver)</sub> can be calculated using 方程式 4.

$$
t_{(Diriver)} = -RDSON_{(Q2)}xCiss_{(Q1)}xIn(\frac{VGTH_{(Q1)}}{V_{BGATE}})
$$

where

![](_page_22_Picture_0.jpeg)

- $RDSON<sub>(Q2)</sub>$  is the on resistance of the fast pull down switch Q2
- $Ciss<sub>(Q1)</sub>$  is the input capacitance of the blocking FET Q1
- VGTH $_{(Q1)}$  is the GATE threshold voltage of the blocking FET Q1
- $V_{BGATE}$  = 10.2 V (typical)

In a typical system design, t<sub>(Driver)</sub> is generally 10% to 20% of t<sub>RCB(fast dly)</sub> of 120 nsec (typical).

图 9-8 and 图 9-9 illustrates the behavior of the system during input hot short circuit condition. The blocking FET Q1 is turned ON within 1.6 ms (typical) once the differential forward voltage V<sub>(IN SYS)</sub> – V<sub>(OUT)</sub> exceeds 67 mV (typical).

![](_page_22_Figure_8.jpeg)

The reverse comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This is achieved by controlling the turn OFF time of the internal FET based on the over-drive differential voltage V<sub>(IN SYS)</sub> – V<sub>(OUT)</sub> over V<sub>(REVTH)</sub>. Higher the over-drive, faster the turn OFF time, t<sub>RCB(dly)</sub>.

#### **9.3.7 Overload and Short Circuit Protection**

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

#### *9.3.7.1 Overload Protection*

Set the current limit using 方程式 5

$$
I_{OL} = \frac{18}{R_{(ILIM)}}
$$

where

- $\cdot$  I<sub>(OL)</sub> is the overload current limit in Ampere
- R<sub>(ILIM)</sub> is the current limit resistor in k  $\Omega$

#### **9.3.7.1.1 Active Current Limiting at 1x IOL, (TPS26630 and TPS26632 Only)**

The TPS2663x devices feature accurate overload current limiting and fast short circuit protection feature. With TPS26630 and TPS26632 if the load current exceeds the programmed current limit  $I_{\text{OL}}$ , the device regulates the current through it at  $I_{\text{O}}$  eventually reducing the output voltage. The power dissipation across the device during this operation will be  $(V_{IN} - V_{OUT}) \times I_{OL}$  and this could heat up the device and eventually enter into thermal shutdown. The maximum duration for the overcurrent through the FET  $t_{CL-PLIM(dly)}$ , 162 msec (typical). If the thermal shutdown occurs before this time the internal FET turns OFF and the subsequent operation (auto-retry

(5)

![](_page_23_Picture_1.jpeg)

or latch OFF) will depend on the MODE pin configuration in 表 9-1. Figure 9-10 and Figure 9-11 illustrate overload current limiting performance.

![](_page_23_Figure_3.jpeg)

#### **9.3.7.1.2 Active Current Limiting with 2x IOL Pulse Current Support, (TPS26631, TPS26633, TPS26635 and TPS26636 Only)**

TPS26631,TPS26633,TPS26635 and TPS26636 after the start-up and with PGOOD high, if the load current exceeds  $I_{OL}$ , then an internal fixed  $t_{CB(div)}$ , 25.5 msec (typical) timer starts. During this time the device will pass through the over current demanded by the load not more than 2 x  $I_{OL}$  above which the device will regulate at 2 x  $I_{OL}$ . After t<sub>CB(dly)</sub> time, the device regulates the current at  $I_{OL}$ . The power dissipation across the device during this operation will be  $(V_{IN} - V_{OUT}) \times I_{OL}$  and this could heat up the device and eventually enter into thermal shutdown. The maximum duration for the internal FET in current regulation is  $t_{CL-PLIM(dly)}$ . The subsequent operation will be based on the MODE setting (either auto-retry or latch OFF) in  $\frac{1}{\mathcal{R}}$  9-1.

The 2 x  $I_{(OL)}$  pulse current support is activated only after PGOOD goes high. If PGOOD is in low state such as during start-up operation or during auto-retry cycles, the 2 x  $I_{(OL)}$  pulse current support is not activated and the device limits the current at  $I_{(O)1}$  level.

图 9-12 and 图 9-13 illustrate overload current limiting performance.

![](_page_24_Picture_0.jpeg)

![](_page_24_Figure_2.jpeg)

The TPS2663x devices feature ILIM pin short and open fault detection and protection. The internal FET is turned OFF when ILIM pin is detected short or open to GND and it remains OFF till the ILIM pin fault is removed.

Refer to  $\boxtimes$  8-2 for more information on t<sub>CB(dly)</sub> and t<sub>CL\_PLIM(dly)</sub> parameter measurement information.

#### *9.3.7.2 Short Circuit Protection*

During a transient output short circuit event, the current through the device increases rapidly. As the current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator. The fast-trip comparator architecture is designed for fast turn OFF  $t_{FASTRIP(dly)} = 1$  µs (typical) with  $I_{(SCP)}$  = 45 A of the internal FET during an output short circuit event. The fast-trip threshold is internally set to  $I_{(FASTIRIP)}$ . The fasttrip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $I_{(OL)}$ . Then the device functions similar to the overload condition. Figure 8-14 illustrates output hot-short performance of the device.

![](_page_24_Figure_7.jpeg)

![](_page_24_Figure_8.jpeg)

![](_page_25_Picture_1.jpeg)

The fast-trip comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This is achieved by controlling the turn OFF time of the internal FET based on the overcurrent level, I<sub>(FASTTRIP)</sub> through the device. Higher the overcurrent, faster the turn OFF time, t<sub>FASTTRIP(dlv)</sub>. At overload current level in the range of  $I_{FASTRIP}$  <  $I_{OUT}$  <  $I_{SCP}$  the fast-trip comparator response is 3.2  $\mu$  s (typical).

#### **9.3.7.2.1 Start-Up With Short-Circuit On Output**

When the device is started with short-circuit on the output, the current begins to limit at  $I_{(O|)}$ . Due to high power dissipation of VIN x  $I_{(OL)}$  within the device the junction temperature increases. Subsequently, the thermal regulation control loop limits the load current to regulate the junction temperature at T<sub>(J\_REG)</sub>, 145°C (typical) for a duration of  $t_{(Treg\ timeout)}$ , 2.5 sec (typical). Subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per the  $\frac{1}{\sqrt{K}}$  9-1. FLT gets asserted after t<sub>(Treg timeout)</sub> and remains asserted till the output short-circuit is removed. 图 9-15 illustrates the behavior of the device in this condition.

![](_page_25_Figure_5.jpeg)

# 图 **9-15. Start-Up With Short on Output**

#### **9.3.8 Output Power Limiting, PLIM (TPS26632, TPS26633, TPS26635 and TPS26636 Only)**

The TPS26630 and TPS26631 devices with a fixed overcurrent limit threshold the maximum output power limit increases linearly with supply input. Electrical industrial process control equipment such as PLC CPU needs to comply with standards like IEC61010-1 and UL1310 for fire safety, which require limited energy and power circuits. Limiting the output power becomes a challenge in such high power applications where the operating supply voltage range is wide. The TPS26632, TPS26633, TPS26635 and TPS26636 devices integrate adjustable output power limiting functionality that simplifies the system design requiring compliance in accordance to this standard.

Connect a resistor from PLIM to GND as shown in  $\&$  9-16 to set the output power limiting value. If output power limiting is not required then connect PLIM to GND directly. This disables the PLIM functionality.

During an over power load event the TPS26632 limits the output power at the programmed value set by PLIM resistor. This indirectly results in the device operation in current limiting mode with steady state output voltage and current set by the load characteristics and P<sub>LIM</sub> = V<sub>OUT</sub> × I<sub>OUT</sub>. <sup>2</sup> 7-12 shows the output power limit and current limit characteristics of TPS26632 with 100 W power limit setting. The maximum duration for the device in power limiting mode is 162 msec (typical),  $t_{CL-PLIM(dly)}$ . After this time, the device operates either in auto-retry or latch off mode based on MODE pin configuration in  $\frac{1}{\mathcal{R}}$  9-1.

During an over power load event the TPS26633, TPS26635 and TPS26636 allows the extra power for a maximum duration of t<sub>CB(dly</sub>), 25.5 msec (typical). The maximum power during this time is limited to V<sub>OUT</sub> x 2 x

![](_page_26_Picture_0.jpeg)

 $I_{OL}$  where  $I_{OL}$  is the overload current limit set by the R<sub>(ILIM)</sub> resistor. After the t<sub>CB(dly)</sub> time, the output power gets limited to the value programmed by the PLIM resistor. Set the power limit using 方程式 6.

$$
P_{(PLIM)} = 1 \times R_{(PLIM)} \tag{6}
$$

Here P<sub>(PLIM)</sub> is output power limit in watts, R<sub>(PLIM)</sub> is the power limit setting resistor in kΩ. Figure 9-17 and Figure 9-18 illustrate output power limiting performance of TPS26632 and TPS26633 devices respectively.

Refer to  $\boxtimes$  8-2 for more information on t<sub>CB(dly)</sub> and t<sub>CL\_PLIM(dly)</sub> parameter measurement information.

![](_page_26_Figure_6.jpeg)

图 **9-16. TPS26632, TPS26633, TPS26635 and TPS26636 Typical Application Schematic**

![](_page_26_Figure_8.jpeg)

#### **9.3.9 Current Monitoring Output (IMON)**

The TPS2663x devices feature an accurate analog current monitoring output. A current source at IMON terminal is internally configured to be proportional to the current flowing from IN to OUT. This current can be converted into a voltage using a resistor R<sub>(IMON)</sub> from IMON terminal to GND terminal. The IMON voltage can be used as a means of monitoring current flow through the system. The maximum voltage ( $V_{(IMONmax)}$ ) for monitoring the current is limited to 4 V. This puts a limitation on maximum value of R<sub>(IMON)</sub> resistor and is determined by 方程式 7.

![](_page_27_Picture_1.jpeg)

 $V(\text{IMON}) = [I(\text{OUT}) \times \text{GAIN}(\text{IMON})] \times R(\text{IMON})$ 

Where,

- GAIN<sub>(IMON)</sub> is the gain factor  $I_{(IMON)}$ : $I_{(OUT)}$  = 27.9  $\mu$  A/A (Typical)
- $I_{(OUT)}$  is the load current

Refer to Figure 6-13 for IMON output versus load current plot. 图 9-19 illustrates IMON performance.

![](_page_27_Figure_7.jpeg)

图 **9-19. IMON Response During a Load Step**

The IMON pin must not have a bypass capacitor to avoid delay in the current monitoring information.

# **9.3.10 FAULT Response ( FLT)**

The FLT open-drain output asserts (active low) under the faults events such as undervoltage, overvoltage, overload, power limiting, reverse current, ILIM pin short and thermal shutdown conditions. The device is designed to eliminate false reporting by using an internal "de-glitch" circuit for fault conditions without the need for an external circuitry. FLT can be left open or connected to GND when not used.

# **9.3.11 IN\_SYS, IN, OUT and GND Pins**

Connect a minimum of 0.1uF capacitor across IN\_SYS and GND. For systems and applications where reverse polarity protection and/or reverse current blocking feature is required

- Connect a N-channel FET between IN\_SYS and IN with source of the FET connected to IN\_SYS, Drain at IN and GATE to B\_GATE.
- Connect a N-channel signal FET with GATE to DRV, Drain to B\_GATE, Source to IN\_SYS

If the external N-channel FET is not used then connect IN\_SYS and IN together and leave B\_GATE and DRV pins floating as shown in Figure 8-7. Do not leave any of the IN and OUT pins un-connected.

# **9.3.12 Thermal Shutdown**

The device has a built-in overtemperature shutdown circuitry designed to protect the internal FET, if the junction temperature exceeds  $T_{(TSD)}$ , 165°C (typical). After the thermal shutdown event, depending upon the mode of fault response configured as per the  $\frac{1}{6}$  9-1, the device either latches off or commences an auto-retry cycle of 648 msec (typical), t<sub>(TSD\_retry)</sub> after T」< [T<sub>(TSD)</sub> = 11°C]. During the thermal shutdown, the fault pin FLT pulls low to indicate a fault condition.

![](_page_28_Picture_0.jpeg)

#### **9.3.13 Low Current Shutdown Control (SHDN)**

The internal, external FET and hence the load current can be switched off by pulling the SHDN pin below 0.8-V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device. The device quiescent current reduces to 21  $\mu$  A (typical) in shutdown state. To assert  $\overline{\text{SHDN}}$  low, the pull down must have sinking capability of at least 10 µA. To enable the device, SHDN must be pulled up to at least 2 V. Once the device is enabled, the internal FET turns on with dVdT mode. 图 9-20 and 图 9-13 illustrate the performance of SHDN control.

![](_page_28_Figure_4.jpeg)

#### **9.4 Device Functional Modes**

The TPS2663x devices respond differently to overload with MODE pin configurations. The operational differences are explained in  $\overline{\mathcal{R}}$  9-1.

![](_page_28_Picture_251.jpeg)

![](_page_28_Picture_252.jpeg)

Refer to  $\boxtimes$  8-2 for more information on t<sub>CB(dly)</sub> and t<sub>CL\_PLIM(dly)</sub> parameter measurement information.

![](_page_29_Picture_1.jpeg)

# **10 Application and Implementation**

备注

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### **10.1 Application Information**

The TPS2663x is an industrial eFuse, typically used for Hot-Swap and Power rail protection applications. It operates from 4.5 V to 60 V with adjustable current limit, output power limit, overvoltage, undervoltage and reverse polarity protections. The device aids in controlling in-rush current and provides robust protection against reverse current and filed miss-wiring conditions for systems such as PLCs, Industrial PCs, Control and Automation and Sensors. The device also provides robust protection for multiple faults on the system rail

The *Detailed DesignProcedure* section can be used to select component values for the device. Additionally, a spreadsheet design tool *TPS2663 Design Calculator* is available in the web product folder.

#### **10.2 Typical Application: Power Path Protection in a PLC System**

![](_page_29_Figure_9.jpeg)

#### 图 **10-1. A Typical CPU (PLC Controller) System Block Diagram**

The PLC system is usually connected to an external 24-V DC power supply to provide power to the controller unit, backplane, and I/O modules. Input protection circuits are required to protect the PLC from faults such as overvoltage, undervoltage, and overload. Because input supply connectors are screw type, there can always be a possibility of reverse supply connections. Protection circuits should block the reverse polarity to protect the PLC from possible negative voltages. At the same time, every PLC is tested for electrostatic discharge (ESD) according to IEC 61000-4-2, burst pulses (EFT) according to IEC 61000- 4-4, energy single pulse (surge)

![](_page_30_Picture_0.jpeg)

according to IEC 61000-4-5, voltage drops and interruptions.  $\boxed{8}$  10-1 shows a system block diagram of PLC controller unit along with the input protection socket. The TPS2663x devices offer a plug and play input protection solution for such applications. For more information about this end equipment refer to the TI application site on *Programmable Logic Controller (PLC), DCS & PAC: CPU (PLC Controller)*.

![](_page_30_Figure_3.jpeg)

![](_page_30_Figure_4.jpeg)

#### **10.2.1 Design Requirements**

 $\bar{\mathcal{R}}$  10-1 shows the Design Requirements for TPS2663x.

![](_page_30_Picture_372.jpeg)

![](_page_30_Picture_373.jpeg)

#### **10.2.2 Detailed Design Procedure**

#### *10.2.2.1 Programming the Current-Limit Threshold*—*R(ILIM) Selection*

The R<sub>(ILIM)</sub> resistor at the ILIM pin sets the overload current limit, this can be set using 方程式 8.

$$
R_{(ILIM)} = \frac{18}{I_{OL}} = 9k\Omega
$$

where

 $\cdot$  I<sub>LIM</sub> = 2 A

Choose the closest standard 1% resistor value :  $R_{(ILIM)} = 9.09$  k Ω

(8)

![](_page_31_Picture_1.jpeg)

#### *10.2.2.2 Undervoltage Lockout and Overvoltage Set Point*

The undervoltage lockout (UVLO) and overvoltage trip point are adjusted using an external voltage divider network of  $R_1$ ,  $R_2$  and  $R_3$  connected between IN\_SYS, UVLO, OVP and GND pins of the device. The values required for setting the undervoltage and overvoltage are calculated by solving 方程式 9 and 方程式 10.

$$
V(\text{OVPR}) = \frac{R3}{R1 + R2 + R3} \times V(\text{OV})
$$
\n
$$
(9)
$$

$$
V(UVLOR) = \frac{R_2 + R_3}{R_1 + R_2 + R_3} \times V(UV)
$$
\n(10)

For minimizing the input current drawn from the power supply  $\{I_{(R123)} = V_{(IN)}/(R_1 + R_2 + R_3)\}$ , it is recommended to use higher value resistance for  $R_1$ ,  $R_2$  and  $R_3$ .

However, the leakage current due to external active components connected at resistor string can add error to these calculations. So, the resistor string current,  $I(R<sub>123</sub>)$  must be chosen to be 20x greater than the leakage current of UVLO and OVP pins.

From the device electrical specifications,  $V_{\text{(OVPR)}}$  = 1.2 V and  $V_{\text{(UVLOR)}}$  = 1.2 V. From the design requirements, V<sub>(OV)</sub> is 33 V and V<sub>(UV)</sub> is 18 V. To solve the equation, first choose the value of R<sub>3</sub> = 34 kΩ and use 方程式 9 to solve for  $(R_1 + R_2)$  = 916 kΩ. Use 方程式 10 and value of  $(R_1 + R_2)$  to solve for  $R_2$  = 29.4 kΩ and finally R<sub>1</sub>= 887 kΩ.

Choose the closest standard 1% resistor values:  $R_1 = 887$  k $\Omega$ ,  $R_2 = 29.4$  k $\Omega$ , and  $R_3 = 34$  k $\Omega$ .

The UVLO and the OVP pins can also be connected to the GND pin to enable the internal default  $V_{(OV)} = 34.2$  V and  $V_{(UV)}$  = 15.6 V.

#### *10.2.2.3 Output Buffer Capacitor - C<sub>OUT</sub>*

During the power interruption time T<sub>FAIL</sub> TR the output capacitor C<sub>OUT</sub> of the TPS26630 provides energy to the 15 W DC-DC converter load. Use 方程式 11 to compute the required buffer capacitor C<sub>OUT</sub>

$$
C_{OUT} = \frac{2 \times P_{(DC-DC)} \times T_{FAIL\_TR}}{V_{(IN\_SYS)}^2 - V_{(UV\_DC-DC)}^2}
$$
\n(11)

where

- $P_{(DC-DC)}$  = 15 W/ η . Assuming efficiency of 95%,  $P_{(DC-DC)}$  = 15.8 W
- $T_{FAll}$   $_{TR}$  = 10 msec
- $V_{(IN\;SYS)} = 24 V$
- $V_{(UV\ D C-DC)} = 15 V$

 $C_{OUT}$  = 0.9 mF. Choose a capacitor with ±10% tolerance,  $C_{OUT}$  = 1 mF/35 V electrolytic capacitor. Figure 9-4 and 图 10-5 illustrate the performance during the power interruption tests on TPS26630. Figure 9-8 illustrate the performance on TPS26631.

#### *10.2.2.4 PGTH Set Point*

Set the  $V_{PGTHF}$  threshold at the down-stream DC-DC converter UVLO falling threshold. VIN minimum operating voltage of the DC-DC converter is at 15 V. Assuming UVLO to be at 20% lower level,  $V_{UVLO~DC-DC}$  = 12 V. Use 方程式 12 to calculate R<sub>4</sub> and R<sub>5</sub>.

$$
\mathsf{V}_{(\mathsf{PGTHF})}=\frac{\mathsf{R}_{\mathsf{5}}}{\mathsf{R}_{\mathsf{4}}+\mathsf{R}_{\mathsf{5}}}\,\mathsf{X}\,\,\mathsf{V}_{\mathsf{UVLO\_DC}\text{-DC}}
$$

(12)

 $V_{\text{PGTHE}}$  = 1.14 V. Assuming R<sub>5</sub> = 56 kΩ, R<sub>4</sub> comes out to be approximately 499 kΩ.

### *10.2.2.5 Setting Output Voltage Ramp Time*—*(tdVdT)*

Use 方程式 1 and 方程式 2 to calculate required C<sub>(dVdT)</sub> for achieving an inrush current of 500 mA. C<sub>(dVdT)</sub> = 0.1 µF. Figure 9-3 illustrates the inrush current limiting performance during 24-V hot-plug in condition.

#### 10.2.2.5.1 Support Component Selections – R<sub>PGOOD</sub> and C<sub>(IN)</sub>

The R<sub>PGOOD</sub> serves as pull-up for the open-drain output. The current sink by this pin must not exceed 10 mA (see the *Absolute Maximum Ratings* table). Typical resistance value in the range of 10 kΩ to 100 kΩ is recommended for  $R_{PGOOP}$ . Connect PGOOD directly to the EN pin of the DC-DC converter.  $[8]$  10-6 and Figure 9-8 illustrate the power up and power down performance of the system respectively. The C<sub>IN</sub> is a local bypass capacitor to suppress noise at the input. A minimum of 1  $\mu$ F is recommended for C<sub>(IN)</sub> for limit the slew rates during the surge test.

#### *10.2.2.6 Selecting Q1, Q2 and TVS Clamp for Surge Protection*

For ±500-V, 2-Ω surge, typically a SMC sized TVS like SMCJ36CA clamps the voltage around ±55 V. During the negative surge strike, the input voltage V<sub>IN</sub> sysspikes to –55 V. This results in a voltage stress of –(55 V + 24) V) =  $-79$  V across the external blocking FET Q1. Choose at least a 80-V rated N-channel FET. B GATE drive is in the range of 10 V to 14 V. Select a suitable FET with the target RDSON specified at this gate drive voltage. The fast pull down gate switch Q2 pulls down the GATE of the Q1 during the reverse current event appearing during the surge test. Q2 should be at least 15-V VDS rated FET with a maximum VGS rating of 20-V , Ciss <= 50 pF and VGTH(min)  $\leq 3$  V. CSD19537Q3 and BSS138 are selected for Q1 and Q2 respectively. Figure 9-9 and Figure 9-10 illustrate the performance of the system during the surge testing.

#### **10.2.3 Application Curves**

![](_page_32_Figure_10.jpeg)

![](_page_33_Picture_1.jpeg)

![](_page_33_Figure_2.jpeg)

![](_page_34_Picture_0.jpeg)

### **10.3 System Examples**

#### **10.3.1 Simple 24-V Power Supply Path Protection**

With the TPS2663x devices, a simple 24-V power supply path protection can be realized using a minimum of five external components as shown in the schematic diagram in  $\boxtimes$  10-11. The external components required are: a N - Channel Power FET Q<sub>1</sub>, a N - Channel signal FET Q<sub>2</sub> and a R<sub>(ILIM)</sub> resistor to program the current limit, C<sub>(IN)</sub> and  $C_{\text{OUT}}$  capacitors.

![](_page_34_Figure_5.jpeg)

图 **10-11. TPS26630 Configured for a Simple 24-V Supply Path Protection**

Protection features with this configuration include:

- Load and device protection from reverse input polarity fault down to  $-60$  V (with a 60-V rated  $Q_1$ )
- Overvoltage Protection at 34 V
- Inrush current control with 24-V/240-µs output voltage slew rate
- Reverse Current Blocking
- Accurate current limiting with Auto-Retry

#### **10.3.2 Priority Power MUX Operation**

Applications having two energy sources such as Portable battery powered equipment require preference of one source to another. For example, mains power (wall-adapter) has the priority over the internal back-up power or auxiliary power. These applications demand for switch over from mains power to backup power only when main input voltage falls below a user defined threshold. The TPS2663x devices provide a simple solution for priority power multiplexing needs.

 $\boxtimes$  10-12 shows a typical priority power multiplexing implementation using devices. When the MAIN power is present, the device in VIN\_MAIN path powers the OUT bus irrespective of whether auxiliary power VIN\_AUX is greater than or less than VIN MAIN. Once the voltage on the VIN MAIN rail falls below the user-defined threshold, the device VIN MAIN issues a signal to switch over to auxiliary power VIN AUX. The transition happens seamlessly in t<sub>OVP(dly fast</sub>), with minimal voltage droop on the output. The voltage droop during transition is a function of load current and output capacitance. See 方程式 13.

$$
V_{(DROOP)} = \frac{I_{(LOAD)} \times t_{OVP(fast\_dly)}}{C_{(OUT)}}
$$
(13)

where

 $V_{(DROOP)}$  is in volts,  $I_{(LOAD)}$  is load current in Ampere,  $C_{(OUT)}$  is output capacitance in µF,  $t_{OVP(fast\;d|V)} = 140$  µs (typical)

![](_page_35_Picture_1.jpeg)

Figure 9-13, Figure 9-14, Figure 9-15 and figure 9-16 show typical switch-over waveforms of Priority Muxing implementation using the TPS26630 or TPS26631 for 20-V Primary and 24-V Auxiliary Bus.

![](_page_35_Figure_3.jpeg)

图 **10-12. Priority Power Mux Implementation**

![](_page_35_Figure_5.jpeg)

![](_page_36_Picture_0.jpeg)

![](_page_36_Figure_2.jpeg)

### **10.3.3 Input Protection for a Compact 24-V Auxiliary Power Supply for Servo Drives**

TPS2663x eFuse protects the system from common faults such as reverse polarity, reverse power flow, overvoltage, undervoltage and overcurrents along with a robust EMC immunity performance. Refer to, *Compact, efficient, 24-V input auxiliary power supply reference design for servo drives* TI Design Guide for further information.

#### **10.4 Do's and Don'ts**

- In the applications where reverse polarity protection is required use external FETs Q1 and Q2.
- Connect at least a 300-k Ω resistor across UVLO and IN\_SYS in the applications where reverse polarity protection is required.

# **11 Power Supply Recommendations**

The TPS2663x eFuse is designed for the supply voltage range of 4.5 V  $\leq$  V<sub>IN</sub>  $\leq$  60 V. If the input supply is located more than a few inches from the device, an input ceramic bypass capacitor higher than 0.1 μF is recommended. Power supply must be rated higher than the current limit set to avoid voltage droops during overcurrent and short circuit conditions.

#### **11.1 Transient Protection**

In case of short circuit and overload current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) depends on the value of inductance in series to the input or output of the device. These transients can exceed the *Absolute Maximum Ratings* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include:

- Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Use of a Schottky diode across the output and GND to absorb negative spikes
- A low value ceramic capacitor (C<sub>(IN)</sub> to approximately 0.1  $\mu$  F) to absorb the energy and dampen the transients.

The approximate value of input capacitance can be estimated with 方程式 14

$$
V_{spike(Absolute)} = V_{(IN)} + I_{(Load)} \times \sqrt{\frac{L_{(IN)}}{C_{(IN)}}}
$$

(14)

![](_page_37_Picture_1.jpeg)

#### where

- $V_{(IN)}$  is the nominal supply voltage
- $I_{(LOAD)}$  is the load current
- $L_{(1N)}$  equals the effective inductance seen looking into the source
- $C_{(1N)}$  is the capacitance present at the input

Some applications may require additional Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *Absolute Maximum Ratings* of the device. These transients can occur during positive and negative surge tests on the supply lines. In such applications it is recommended to place at least 1 µF of input capacitor.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in Figure 10-1.

![](_page_37_Figure_9.jpeg)

\* Optional components needed for suppression of transients

#### 图 **11-1. Circuit Implementation with Optional Protection Components for TPS2663x**

![](_page_38_Picture_1.jpeg)

# **12 Layout**

# **12.1 Layout Guidelines**

- For all the applications, a 0.1 µF or higher value ceramic decoupling capacitor is recommended between IN\_SYS terminal and GND.
- The external FET Q1 should be placed with DRAIN close to the  $V_{\text{IN}}$  pins of the IC and connected through a plane. The fast pull down switch Q2 DRAIN and SOURCE should be placed very close to the GATE and SOURCE terminals of Q1 with very short loop. See  $\&$  12-1 and  $\&$  12-2 for a typical PCB layout example.
- The optimum placement of decoupling capacitor is closest to the IN SYS and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN\_SYS terminal, and the GND terminal of the IC.
- High current carrying power path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- Locate all the TPS2663x family support components  $R_{(ILIM)}$ ,  $C_{(dVdT)}$ ,  $R_{(IMON)}$ , UVLO, OVP and PGTH resistors close to their connection pin. Connect the other end of the component to the GND with shortest trace length.
- The trace routing for the  $R_{II}$  component to the device must be as short as possible to reduce parasitic effects on the current limit and current monitoring accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect, and routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it must be physically close to the OUT and GND pins.
- Thermal Considerations: When properly mounted, the PowerPAD package provides significantly greater cooling ability. To operate at rated power, the PowerPAD must be soldered directly to the board GND plane directly under the device. Other planes, such as the bottom side of the circuit board can be used to increase heat sinking in higher current applications.

![](_page_39_Picture_1.jpeg)

### **12.2 Layout Example**

- **Contract** Top Layer
- تتتتنا Bottom layer GND plane
- Top Layer GND Plane
- $\bigcirc$ Via to Bottom Layer

![](_page_39_Figure_7.jpeg)

图 **12-1. Typical PCB Layout Example With QFN Package With a 2 Layer PCB**

![](_page_40_Picture_0.jpeg)

 $\mathcal{L}^{\text{max}}$ Top Layer

 $\begin{bmatrix} 0 & 0 \\ 0 & 0 \end{bmatrix}$ Bottom layer GND plane

- Top Layer GND Plane **Contract**
- $\bigcirc$ Via to Bottom Layer

![](_page_40_Figure_6.jpeg)

图 **12-2. Typical PCB Layout Example With HTSSOP Package With a 2 Layer PCB**

![](_page_41_Picture_1.jpeg)

# **13 Device and Documentation Support**

# **13.1 Documentation Support**

#### **13.1.1 Related Documentation**

- *TPS2663 Design Calculator*
- *CPU (PLC Controller)*
- *Compact, efficient, 24-V input auxiliary power supply reference design for servo drives*

# **13.2** 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

# **13.3** 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

## **13.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### **13.5 Electrostatic Discharge Caution**

![](_page_41_Picture_17.jpeg)

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **13.6** 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。

# **14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司

PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

![](_page_43_Figure_3.jpeg)

This drawing is subject to change without notice. В.

Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.

This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.

Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding<br>recommended board layout. This document is available at www.ti.com <http://www.ti.com>.<br>E. See the additional figure in the Pro E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.

![](_page_43_Picture_10.jpeg)

# **PACKAGE OUTLINE**

![](_page_44_Picture_2.jpeg)

# **PWP0020T PowerPAD TSSOP - 1.2 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_44_Figure_5.jpeg)

#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.

![](_page_44_Picture_13.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **PWP0020T PowerPAD TSSOP - 1.2 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_45_Figure_4.jpeg)

NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.

![](_page_45_Picture_11.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **PWP0020T PowerPAD TSSOP - 1.2 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_46_Figure_4.jpeg)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.

![](_page_46_Picture_7.jpeg)

# **GENERIC PACKAGE VIEW**

# **RGE 24 VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_47_Picture_4.jpeg)

Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

![](_page_47_Picture_6.jpeg)

4204104/H

# **PACKAGE OUTLINE**

# **VQFN - 1 mm max height RGE0024H**

PLASTIC QUAD FLATPACK- NO LEAD

![](_page_48_Figure_4.jpeg)

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.<br>3. The package thermal pad must be soldered to the
- The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

![](_page_48_Picture_9.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **RGE0024H VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK- NO LEAD

![](_page_49_Figure_4.jpeg)

NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_49_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **RGE0024H VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK- NO LEAD

![](_page_50_Figure_4.jpeg)

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..

![](_page_50_Picture_7.jpeg)

#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

*Click to view similar products for* [Hot Swap Voltage Controllers](https://www.xonelec.com/category/semiconductors/integrated-circuits-ics/power-management-ics/voltage-regulators-voltage-controllers/hot-swap-voltage-controllers) *category:*

*Click to view products by* [Texas Instruments](https://www.xonelec.com/manufacturer/texasinstruments) *manufacturer:* 

Other Similar products are found below :

[LT4256-1CS8#TRPBF](https://www.xonelec.com/mpn/analogdevices/lt42561cs8trpbf) [HIP1011BCBZA](https://www.xonelec.com/mpn/renesas/hip1011bcbza) [ISL6119HIBZA](https://www.xonelec.com/mpn/renesas/isl6119hibza) [ISL6141IBZA](https://www.xonelec.com/mpn/renesas/isl6141ibza) [ISL6151CBZA-T](https://www.xonelec.com/mpn/renesas/isl6151cbzat) [ISL61851ACBZ](https://www.xonelec.com/mpn/renesas/isl61851acbz) [ISL61851BCBZ](https://www.xonelec.com/mpn/renesas/isl61851bcbz) [ISL61851BIBZ-T](https://www.xonelec.com/mpn/renesas/isl61851bibzt) [ISL61851CCBZ](https://www.xonelec.com/mpn/renesas/isl61851ccbz) [ISL61851DCBZ](https://www.xonelec.com/mpn/renesas/isl61851dcbz) [ISL61851GCBZ](https://www.xonelec.com/mpn/renesas/isl61851gcbz) [ISL61851HCBZ](https://www.xonelec.com/mpn/renesas/isl61851hcbz) [ISL61851ICBZ](https://www.xonelec.com/mpn/renesas/isl61851icbz) [ISL61851KCBZ](https://www.xonelec.com/mpn/renesas/isl61851kcbz) [TPS25961DRVR](https://www.xonelec.com/mpn/texasinstruments/tps25961drvr) [TPS26612DDFR](https://www.xonelec.com/mpn/texasinstruments/tps26612ddfr) [LM74700MDDFREP](https://www.xonelec.com/mpn/texasinstruments/lm74700mddfrep) [TPS23880RTQR](https://www.xonelec.com/mpn/texasinstruments/tps23880rtqr) [MP5991GLU-Z](https://www.xonelec.com/mpn/monolithicpowersystems/mp5991gluz) [MP5048GU-Z](https://www.xonelec.com/mpn/monolithicpowersystems/mp5048guz) [TPS259822LNRGER](https://www.xonelec.com/mpn/texasinstruments/tps259822lnrger) [TPS259461ARPWR](https://www.xonelec.com/mpn/texasinstruments/tps259461arpwr) [TPS16530RGER](https://www.xonelec.com/mpn/texasinstruments/tps16530rger) [LT4256-3IGN#TRPBF](https://www.xonelec.com/mpn/analogdevices/lt42563igntrpbf) [LT1641IS8#TRPBF](https://www.xonelec.com/mpn/analogdevices/lt1641is8trpbf) [LTC4218IGN#TRPBF](https://www.xonelec.com/mpn/analogdevices/ltc4218igntrpbf) [LTC4210-1CS6#TRPBF](https://www.xonelec.com/mpn/analogdevices/ltc42101cs6trpbf) [LTC4211IMS8#TRPBF](https://www.xonelec.com/mpn/analogdevices/ltc4211ims8trpbf) [RT1720GF](https://www.xonelec.com/mpn/richtek/rt1720gf) [TPS259827ONRGER](https://www.xonelec.com/mpn/texasinstruments/tps259827onrger) [LM74502HDDFR](https://www.xonelec.com/mpn/texasinstruments/lm74502hddfr) [TPS259823ONRGER](https://www.xonelec.com/mpn/texasinstruments/tps259823onrger) [LM74502QDDFRQ1](https://www.xonelec.com/mpn/texasinstruments/lm74502qddfrq1) [LM5068MMX-2/NOPB](https://www.xonelec.com/mpn/texasinstruments/lm5068mmx2nopb) [LM74502HQDDFRQ1](https://www.xonelec.com/mpn/texasinstruments/lm74502hqddfrq1) [TPS25210LRPWR](https://www.xonelec.com/mpn/texasinstruments/tps25210lrpwr) [TPS26601RHFR](https://www.xonelec.com/mpn/texasinstruments/tps26601rhfr) [TPS26611DDFR](https://www.xonelec.com/mpn/texasinstruments/tps26611ddfr) [TPS259472ARPWR](https://www.xonelec.com/mpn/texasinstruments/tps259472arpwr) [LM74500QDDFRQ1](https://www.xonelec.com/mpn/texasinstruments/lm74500qddfrq1) [TPS26610DDFR](https://www.xonelec.com/mpn/texasinstruments/tps26610ddfr) [TPS259460ARPWR](https://www.xonelec.com/mpn/texasinstruments/tps259460arpwr) [LM5066IPMHX/NOPB](https://www.xonelec.com/mpn/texasinstruments/lm5066ipmhxnopb) [TPS259824LNRGER](https://www.xonelec.com/mpn/texasinstruments/tps259824lnrger) [TPS259823LNRGER](https://www.xonelec.com/mpn/texasinstruments/tps259823lnrger) [NU6-II 60kA/385V 4P](https://www.xonelec.com/mpn/chint/nu6ii60ka385v4p) [NU6-G 40kA/275V 4P](https://www.xonelec.com/mpn/chint/nu6g40ka275v4p) [NU6-II 40kA/385V 2P](https://www.xonelec.com/mpn/chint/nu6ii40ka385v2p) [TPS26635RGER](https://www.xonelec.com/mpn/texasinstruments/tps26635rger) [AL6-NFNFBW-9](https://www.xonelec.com/mpn/lcom/al6nfnfbw9)