







**TPS3704** 

ZHCSOH1C - MARCH 2021 - REVISED SEPTEMBER 2022

# TPS3704x 四通道/三通道/双通道/单通道窗口或标准电压监控器

# 1 特性

**Texas** 

INSTRUMENTS

- 专为高性能和安全性而设计:
  - 输入电流(4 通道): IDD = 15µA(最大值)
  - 高阈值精度:±1%(最大值)
  - 内置精密迟滞:
    - V<sub>HYS</sub> (V<sub>IT</sub> > 800mV) = 0.75% ( 典型值 )
- 符合功能安全标准
  - 专为功能安全应用开发
  - 有助于进行 IEC 61508 系统设计的文档
  - 系统可满足 SIL 3 等级要求
  - 硬件可满足 SIL 1 等级要求
  - 自检 手动设置
- 适用于多种应用:
  - 四通道、三通道、双通道或单通道电压监控器
    - TPS37044、3、2、1:4、3、2、1-通道
  - 输入电压范围: V<sub>DD</sub> = 1.7V 至 6V
  - (UV/OV)阈值精度:±0.1%(典型值)
    - 每个通道均可独立配置:窗口、UV 或 OV
    - 窗口公差:±3% 至±11% (可编程为非对称)
    - 高阈值分辨率: V<sub>IT</sub> ≤ 0.8V : 20mV 阶跃 VIT > 0.8V: 0.5% 或 20mV 阶跃二者中的较 小者
    - 每个通道的阈值电压 VIT 均可独立设置
  - 所有通道上的按钮监视器
  - 复位延时时间 (t<sub>D</sub>):固定延时时间选项
    - Options: 23 个固定时间选项,范围为 20µs(最小值)至1200ms(最大值)
  - 温度范围: 40°C 至 +125°C
- 多种输出拓扑:
  - TPS3704xxxO:漏极开路,低电平有效 (RESET)
  - TPS3704xxxL: 推挽, 低电平有效 (RESET)
  - TPS3704xxxH: 推挽,高电平有效 (RESET)

# 2 应用

- 工厂自动化
- 楼宇自动化
- ٠ 医疗
- 电机驱动器
- 电网基础设施
- 无线基础设施
- 数据中心和企业计算

# 3 说明

TPS3704x 是一款低功耗精密窗口或标准电压监控器, 可配置为四通道、三通道、双通道或单通道。各通道的 阈值精度为±1%。该器件采用8引脚

(1.6mm x 2.9mm) SOT-23 封装,可实现小尺寸解决方 案。TPS3704x 支持精确阈值检测并具有高分辨率,非 常适合采用低电压电源轨且电源容差裕度非常小的系 统。内置低阈值迟滞和固定复位延迟(tn 可选范围为 20 µ s 至 1200ms),可防止在监控多个电压轨时发出 虚假复位信号。

TPS3704x 无需任何外部电阻器来设置过压和欠压复位 阈值,因此进一步优化了整体精度、成本和解决方案尺 寸,提高了安全系统的可靠性。

独立的 VDD 和 SENSEx 引脚支持监控 VDD 以外的轨 电压,也可用作按钮输入。SENSEx 引脚支持使用可 选的外部电阻器。TPS3704x 上的所有通道均可自定义 为自己的过压和欠压窗口检测,其上限和下限阈值公差 可为对称或非对称式。

| 보다. | 14 | ì  | 白 |
|-----|----|----|---|
| 器   | ኵ  | 1首 | 忑 |

|          | 奋忤乍忌                |               |
|----------|---------------------|---------------|
| 器件型号     | 封装 <sup>(1)</sup>   | 封装尺寸(标称值)     |
| TPS3704x | DDF(8 引脚<br>SOT-23) | 1.6mm x 2.9mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



典型应用电路

本文档旨在为方便起见,提供有关 TI 产品中文版本的信息,以确认产品的概要。有关适用的官方英文版本的最新信息,请访问 www.ti.com,其内容始终优先。TI不保证翻译的准确性和有效性。在实际设计之前,请务必参考最新版本的英文版本。



Page

# **Table of Contents**

| 1 | 特性                                   | 1 |
|---|--------------------------------------|---|
| 2 | 应用                                   | 1 |
| 3 | 说明                                   | 1 |
| 4 | Revision History                     | 2 |
|   | Device Nomenclature                  |   |
|   | Pin Configuration and Functions      |   |
| 7 | Specifications                       |   |
|   | 7.1 Absolute Maximum Ratings         | 6 |
|   | 7.2 ESD Ratings                      | 6 |
|   | 7.3 Recommended Operating Conditions |   |
|   | 7.4 Thermal Information              |   |
|   | 7.5 Electrical Characteristics       | 7 |
|   | 7.6 Timing Requirements              | 9 |
|   | 7.7 Timing Diagrams10                | 0 |
|   | 7.8 Typical Characteristics          | 2 |
| 8 | Detailed Description16               |   |
|   | 8.1 Overview                         | 6 |
|   | 8.2 Functional Block Diagram16       |   |
|   | 8.3 Feature Description18            | 8 |

| 8.4 Device Functional Modes             | 20              |
|-----------------------------------------|-----------------|
|                                         |                 |
| 9 Application and Implementation        |                 |
| 9.1 Application Information             |                 |
| 9.2 Typical Application                 | <mark>23</mark> |
| 10 Power Supply Recommendations         | 27              |
| 10.1 Power Supply Guidelines            | 27              |
| 11 Layout                               | 28              |
| 11.1 Layout Guidelines                  | 28              |
| 11.2 Layout Example                     |                 |
| 12 Device and Documentation Support     |                 |
| 12.1 Device Nomenclature                |                 |
| 12.2 接收文档更新通知                           |                 |
| 12.3 支持资源                               |                 |
| 12.4 Trademarks                         |                 |
| 12.5 Electrostatic Discharge Caution    |                 |
| 12.6 术语表                                | 30              |
| 13 Mechanical, Packaging, and Orderable |                 |
| Information                             | 30              |
|                                         |                 |
|                                         |                 |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Cł | nanges from Revision B (November 2021) to Revision C (September 2022) | Page |
|----|-----------------------------------------------------------------------|------|
| •  | 添加了"功能安全"信息                                                           | 1    |
| •  | Added Manual Self-Test Option Section                                 | 24   |
|    |                                                                       |      |

# Changes from Revision A (July 2021) to Revision B (November 2021)

将"预告信息"更改为"量产数据"......1



# **5 Device Nomenclature**

图 5-1 shows the device naming nomenclature to compare the different device variants. See 表 12-1 for a more detailed explanation. See 表 12-2 for the available device variants.

|                    | TPS3704 <u>X</u> <u>XX</u>                                       | <u>X X XXXR</u>            |       |            |                    |
|--------------------|------------------------------------------------------------------|----------------------------|-------|------------|--------------------|
| NUMBER OF CHANNELS | DETECTION OPTIONS                                                |                            | RESET | TIME DELAY | PACKAGE            |
| 1: Single          | Example:                                                         | O: Open Drain – Active Low | A:    | 20 µs      | DDF = SOT-23 8-pin |
| 2: Dual            | ** - Threshold (Tolerance%)                                      | L: Push Pull – Active Low  | B:    | 1 ms       | R = Large reel     |
| 3: Triple          | *J – Adjustable Variant                                          | H: Push Pull – Active High | C:    | 2 ms       | U U                |
| 4: Quad            |                                                                  | C C                        | D:    | 3 ms       |                    |
|                    | A1 (Window)                                                      |                            | E:    | 5 ms       |                    |
|                    | CH1 = 3.4085 V / 3.184 V                                         |                            | F:    | 10 ms      |                    |
|                    | CH2 = 1.245 V / 1.152 V                                          |                            | G:    | 15 ms      |                    |
|                    |                                                                  |                            | H:    | 20 ms      |                    |
|                    | <u>A2</u> (Window)                                               |                            | 1:    | 25 ms      |                    |
|                    | CH1 = 5.0 V (±4%)                                                |                            | J:    | 35 ms      |                    |
|                    |                                                                  |                            | K:    | 40 ms      |                    |
|                    | A3 (Window)                                                      |                            | L:    | 50 ms      |                    |
|                    | $H_{\rm H}$ (Window)<br>CH1 = 3.3 V (±4%)                        |                            | M:    | 70 ms      |                    |
|                    | $CH2 = 2.9 V (\pm 4\%)$                                          |                            | N:    | 100 ms     |                    |
|                    | $CH3 = 1.8 V (\pm 4\%)$                                          |                            | 0:    | 140 ms     |                    |
|                    | $CH4 = 1.2 V (\pm 4\%)$                                          |                            | Ρ:    | 150 ms     |                    |
|                    |                                                                  |                            | R:    | 200 ms     |                    |
|                    |                                                                  |                            | S:    | 280 ms     |                    |
|                    | <u>AJ</u> (Window) - Adjustable Variant                          |                            | T:    | 400 ms     |                    |
|                    | $CH1 = 0.4 V (\pm 4\%)$                                          |                            | U:    | 560 ms     |                    |
|                    | CH2 = 0.8 V (±4%)                                                |                            | V:    | 800 ms     |                    |
|                    | CH3 = 0.8 V (±4%)                                                |                            | W:    | 1120 ms    |                    |
|                    | CH4 = 0.8 V (±4%)                                                |                            | X:    | 1200 ms    |                    |
|                    | <br><u>BJ</u> (Window) - Adjustable Variant<br>CH1 = 0.8 V (±4%) |                            |       |            |                    |
|                    | CH2 = 0.8 V (±4%)                                                |                            |       |            |                    |

 $CH2 = 0.8 V (\pm 4\%)$   $CH3 = 0.8 V (\pm 4\%)$  $CH4 = 0.8 V (\pm 4\%)$ 

•••

图 5-1. Device Naming Nomenclature



# **6** Pin Configuration and Functions











图 6-2. SOT-23 8-PIN DDF Package TPS37042 (Top View)







#### 表 6-1. Pin Functions

|                       |            | PIN      |          |          |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-----------------------|------------|----------|----------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                  | TPS37041   | TPS37042 | TPS37043 | TPS37044 | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| VDD                   | 1          | 1        | 1        | 1        | Ι   | Supply Input. Bypass with a 0.1 µF capacitor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| SENSE1                | 2          | 2        | 2        | 2        | Ι   | Connect directly to monitored voltage. RESET1/RESET1 is asserted when SENSE1 falls outside of window threshold. No external capacitor is required for this SENSE1 pin. For TPS37044 (quad version) RESET1/RESET1 asserts when either SENSE1 or SENSE2 falls outside of window threshold. For noisy applications, placing a 10 nF to 100 nF ceramic capacitor close to this pin may be needed for optimum performance. If the input pin is not being used, it can be left floating. |  |
| SENSE2                | -          | 3        | 3        | 3        | I   | Connect directly to monitored voltage. RESET2/RESET2 is asserted when SENSE2 falls outside of window threshold. No external capacitor is required for SENSE2 pin. For TPS37044 (quad version) RESET1/RESET1 asserts when either SENSE1 or SENSE2 falls outside of window threshold. For noisy applications, placing a 10 nF to 100 nF ceramic capacitor close to this pin may be needed for optimum performance. If the input pin is not being used, it can be left floating.      |  |
| SENSE3                | -          | -        | 5        | 5        | Ι   | Connect directly to monitored voltage. RESET3/RESET3 is asserted when SENSE3 falls outside of window threshold. No external capacitor is required for SENSE3 pin. For TPS37044 (quad version) RESET2/RESET2 asserts when either SENSE3 or SENSE4 falls outside of window threshold. For noisy applications, placing a 10 nF to 100 nF ceramic capacitor close to this pin may be needed for optimum performance. If the input pin is not being used, it can be left floating.      |  |
| SENSE4                | -          | -        | -        | 6        | I   | Connect directly to monitored voltage. For TPS37044 (quad version)<br>RESET2/RESET2 asserts when either SENSE3 or SENSE4 falls outside of<br>window threshold. For noisy applications, placing a 10 nF to 100 nF ceramic<br>capacitor close to this pin may be needed for optimum performance. If the<br>input pin is not being used, it can be left floating.                                                                                                                     |  |
| RESET1<br>/<br>RESET1 | 8          | 8        | 8        | 8        | 0   | RESET1/RESET1 asserts when SENSE1 falls outside of the overvoltage or<br>undervoltage threshold window.<br>RESET1/RESET1 stays asserted for the reset timeout period after SENSE1<br>fall back within the window threshold. Active-low, open-drain reset output,<br>requires an external pullup resistor. For TPS37044, RESET1/RESET1<br>asserts when either SENSE1 or SENSE2 fall outside of the window<br>threshold. The pin can be left floating if it is unused.               |  |
| RESET2<br>/<br>RESET2 | -          | 7        | 7        | 7        | 0   | RESET2/RESET2 asserts when SENSE2 falls outside of the overvoltage or<br>undervoltage threshold window.<br>RESET2/RESET2 stays asserted for the reset timeout period after SENSE2<br>fall back within the window threshold. Active-low, open-drain reset output,<br>requires an external pullup resistor. For TPS37044, RESET2/RESET2<br>asserts when either SENSE3 or SENSE4 fall outside of the window<br>threshold. The pin can be left floating if it is unused.               |  |
| RESET3<br>/<br>RESET3 | -          | -        | 6        | -        | 0   | RESET3/RESET3 asserts when SENSE3 falls outside of the overvoltage or<br>undervoltage threshold window.<br>RESET3/RESET3 stays asserted for the reset timeout period after SENSE3<br>fall back within the window threshold. Active-low, open-drain reset output,<br>requires an external pullup resistor. The pin can be left floating if it is<br>unused.                                                                                                                         |  |
| GND                   | 4          | 4        | 4        | 4        | -   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| NC                    | 3, 5, 6, 7 | 5, 6     | -        | -        | -   | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |



# 7 Specifications

#### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)

|                            |                                                                                       | MIN                         | MAX | UNIT |
|----------------------------|---------------------------------------------------------------------------------------|-----------------------------|-----|------|
|                            | V <sub>DD</sub>                                                                       | - 0.3                       | 6.5 | V    |
| Voltage                    | V <sub>RESET1</sub> , V <sub>RESET2</sub> , V <sub>RESET3</sub>                       | - 0.3                       | 6.5 | V    |
|                            | V <sub>SENSE1</sub> , V <sub>SENSE2</sub> , V <sub>SENSE3</sub> , V <sub>SENSE4</sub> | - 0.3                       | 6.5 | V    |
| Current                    | IRESET1, IRESET2, IRESET3 SINK                                                        |                             | ±20 | mA   |
|                            | Continuous total power dissipation                                                    | See the Thermal Information |     |      |
| Temperature <sup>(2)</sup> | Operating junction temperature, $T_J$                                                 | -40                         | 150 | °C   |
|                            | Operating free-air temperature, $T_A$                                                 | -40                         | 150 | °C   |
|                            | Storage temperature, T <sub>stg</sub>                                                 | -65                         | 150 | °C   |

(1) Stresses beyond values listed under Absolute Maximum Ratings (AMR) may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to AMR-rated conditions for extended periods may affect device reliability.

(2) As a result of the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

# 7.2 ESD Ratings

|       |               |                                                                                | VALUE | UNIT |
|-------|---------------|--------------------------------------------------------------------------------|-------|------|
| 1     | Electrostatic | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>          | ±2000 | M    |
| (ESD) |               | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process

#### 7.3 Recommended Operating Conditions

|                                |                                | MIN | NOM MAX | UNIT |
|--------------------------------|--------------------------------|-----|---------|------|
| V <sub>DD</sub>                | Supply pin voltage             | 1.7 | 6.0     | V    |
| V <sub>SENSE1,2,3,4</sub>      | Input pin voltage              | 0   | 6.0     | V    |
| VRESET1, VRESET2, VRESET3      | Output pin voltage             | 0   | 6.0     | V    |
| IRESET1, IRESET2, IRESET3 SINK | Output pin current sink        | 0.3 | 5       | mA   |
| T <sub>A</sub>                 | Operating free air temperature | -40 | 125     | °C   |



### 7.4 Thermal Information

|                        |                                              | TPS3704x |      |
|------------------------|----------------------------------------------|----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DDF      | UNIT |
|                        |                                              | PINS     |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 121.5    | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 60.6     | °C/W |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 42.3     | °C/W |
| Ψ <sub>JT</sub>        | Junction-to-top characterization parameter   | 2.2      | °C/W |
| Ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 42.1     | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Electrical Characteristics

At 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  6.0 V, RESETx Voltage (V<sub>RESETx</sub>) = 10 k  $\Omega$  to V<sub>DD</sub>, RESETx load = 10 pF, and over the operating free-air temperature range of - 40°C to 125°C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C, typical conditions at V<sub>DD</sub> = 3.3 V.

|                        | PARAMETER                                                                       | TEST CONDITIONS                                                | MIN  | TYP  | MAX  | UNIT      |
|------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------|-----------|
| V <sub>DD</sub>        | Supply Voltage                                                                  |                                                                | 1.7  |      | 6.0  | V         |
| UVLO                   | Under Voltage Lockout <sup>(1)</sup>                                            | V <sub>DD</sub> falling below 1.7 V                            | 1.2  | 1.4  | 1.6  | V         |
| UVLO <sub>(HYS)</sub>  | UVLO Hysteresis <sup>(2)</sup>                                                  | V <sub>DD</sub> rising below 1.7 V                             |      | 65   |      | mV        |
| V <sub>POR</sub>       | Power on reset voltage <sup>(3)</sup>                                           | V <sub>OL (MAX)</sub> = 0.3 V, I <sub>OUT</sub> = 15 μA        |      |      | 0.7  | V         |
| V <sub>IT</sub> Range  | Threshold Programming Range                                                     |                                                                | 0.4  |      | 5.55 | V         |
| V <sub>IT- (UV)</sub>  | UV accuracy (25℃)                                                               |                                                                |      | 0.1  |      | %         |
| V <sub>IT+ (OV)</sub>  | OV accuracy (25℃)                                                               |                                                                |      | 0.1  |      | %         |
| TOL_min                | Tolerance Programming minimum                                                   |                                                                |      | 3    |      | %         |
| TOL_max                | Tolerance Programming maximum                                                   |                                                                |      | 11   |      | %         |
| THR RES Low            | Threshold Programming Resolution Low                                            | $V_{IT} \le 0.8 V$                                             |      | 20   |      | mV / step |
| THR RES Mid            | Threshold Programming Resolution Mid                                            | $0.8 \text{ V} < \text{V}_{\text{IT}} \leqslant 4.0 \text{ V}$ |      | 0.5  |      | % / step  |
| THR RES High           | Threshold Programming Resolution<br>High                                        | V <sub>IT</sub> > 4.0 V                                        |      | 20   |      | mV / step |
| V <sub>IT</sub>        | Accuracy for absolute threshold including tolerance                             | V <sub>IT</sub> < 0.8 V                                        | -1.6 |      | 1.6  | %         |
| V <sub>IT</sub>        | Accuracy for absolute threshold including tolerance                             | V <sub>IT</sub> = 0.8 V - 5.55 V                               | -1   |      | 1    | %         |
| V <sub>HYS</sub>       | V <sub>IT</sub> < 0.80V                                                         |                                                                | 1.1  | 1.4  | 1.7  | %         |
| V <sub>HYS</sub>       | $V_{IT} \ge 0.80V$                                                              |                                                                | 0.40 | 0.75 | 1    | %         |
| I <sub>DD</sub>        | TPS3704x                                                                        | $V_{DD} \le 6.0V$                                              |      | 5.5  | 15   | μA        |
| I <sub>SENSEx</sub>    | Input current, SENSEx pin                                                       | V <sub>SENSEx</sub> = 5.5 V                                    |      | 1    | 2.5  | μA        |
| I <sub>SENSE_ADJ</sub> | Input current, SENSE pin (Bypass internal resistor divider)- Adjustible version | V <sub>SENSEx</sub> = 5.5 V                                    |      |      | 350  | nA        |
| V <sub>OL</sub>        | Low level output voltage                                                        | VDD = 1.7 V, I <sub>SINK</sub> = 0.4 mA                        |      |      | 300  | mV        |
| V <sub>OL</sub>        | Low level output voltage                                                        | VDD = 2 V, I <sub>SINK</sub> = 3 mA                            |      |      | 300  | mV        |
| V <sub>OL</sub>        | Low level output voltage                                                        | VDD = 6.0 V, I <sub>SINK</sub> = 5 mA                          |      |      | 300  | mV        |
| I <sub>(lkg)</sub>     | Open drain output leakage current                                               | V <sub>DD</sub> = V <sub>RESETx</sub> = 6.0 V                  |      |      | 350  | nA        |

(1)  $\overline{\text{RESETx}}$  pin is driven low when V<sub>DD</sub> falls below UVLO.

(2) Hysteresis is with respect of the tripoint  $(V_{IT-(UV)}, V_{IT+(OV)})$ .



(3)  $V_{POR}$  is the minimum  $V_{DD}$  voltage level for a controlled output state. Slew rate = 100 mV /  $\mu$ s.



### 7.6 Timing Requirements

At 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  6.0 V, RESETx voltage (V<sub>RESETx</sub>) = 10 k  $\Omega$  to V<sub>DD</sub>, RESETx load = 10 pF, and over the operating free-air temperature range of - 40°C to 125°C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C, typical conditions at V<sub>DD</sub> = 3.3 V.

|                       | PARAMETER                                        | TEST CONDITIONS                                  | MIN | NOM            | MAX | UNIT |
|-----------------------|--------------------------------------------------|--------------------------------------------------|-----|----------------|-----|------|
| t <sub>D</sub>        | Reset release time delay                         | Fixed delay option $t_D < 4$ ms, overdrive = 10% | -40 | t <sub>D</sub> | 40  | %    |
| t <sub>D</sub>        | Reset release time delay                         | Fixed delay option $t_D > 5$ ms, overdrive = 10% | -30 | t <sub>D</sub> | 30  | %    |
| t <sub>PD</sub>       | Propagation detect delay <sup>(1)</sup>          | Fixed time delay $t_D > 1$ ms, overdrive 10%     |     |                | 10  | μs   |
| t <sub>GI(VIT-)</sub> | Glitch Immunity Undervoltage (5% overdrive) (2)  |                                                  |     | 2              |     | μs   |
| t <sub>GI(VIT+)</sub> | Glitch Immunity Overvoltage (5% overdrive) (2)   |                                                  |     | 2              |     | μs   |
| t <sub>R</sub>        | Ouptut rise (Push-Pull) <sup>(2) (3)</sup>       |                                                  |     | 25             |     | ns   |
| t <sub>R</sub>        | Output rise time (Open-Drain) <sup>(2) (3)</sup> |                                                  |     | 2.2            |     | μs   |
| t <sub>F</sub>        | Output fall time <sup>(2)</sup> <sup>(3)</sup>   |                                                  |     | 0.2            |     | μs   |
| t <sub>STRT</sub>     | Startup delay <sup>(4)</sup>                     |                                                  |     | 1              |     | ms   |

(1)

(2)

(3)

 $t_{PD} \text{ measured from threshold trip point } (V_{IT-(UV)} \text{ or } V_{IT+(OV)}) \text{ to } \overline{\text{RESETx}} \text{ V}_{OL} \text{ voltage}$   $5\% \text{ Overdrive from threshold. Overdrive } \% = [(V_{SENSEx} - V_{IT}) / V_{IT}]; \text{ Where } V_{IT} \text{ stands for } V_{IT-(UV)} \text{ or } V_{IT+(OV)}$   $\text{ Output transitions from } V_{OL} \text{ to } V_{OH} \text{ or } (V_{RESETx}) \text{ for rise times and } V_{OH} \text{ or } (V_{RESETx}) \text{ to } V_{OL} \text{ for fall times.}$   $\text{ During the power-on sequence, } V_{DD} \text{ must be at or above } V_{DD(MIN)} \text{ for at least } t_{STRT} + t_D \text{ before the output is in the correct state. when } VDD \text{ is between } V_{DD(MIN)} \text{ and } VPOR \text{ the } \overline{\text{RESETx}} \text{ pin will be engaged}$ (4)



# 7.7 Timing Diagrams



Lowest Absolute Limit for the Monitored Voltage Rail

图 7-1. Voltage Threshold and Hysteresis Accuracy





A. Open-Drain timing diagram assumes the RESETx / RESETx pin is connected via an external pull-up resistor to VDD.

B. Be advised that 7-2 shows the VDD falling slew rate is slow or the VDD decay time is much larger than the propagation detect delay (t<sub>PD</sub>) time.

C. RESETx/RESETx is asserted after a time delay, typical value of 100 µs, when VDD goes below the UVLO-UVLO<sub>(HYS)</sub> threshold.

### 图 7-2. SENSEx Timing Diagram



# 7.8 Typical Characteristics

Typical characteristics show the typical performance of the TPS3704x device. Test conditions are  $T_A = 25$ °C,  $V_{DD} = 3.3$  V, and  $R_{pull-upx} = 10$  k  $\Omega$ ,  $C_{LOAD} = 50$  pF, unless otherwise noted.





# 7.8 Typical Characteristics (continued)

Typical characteristics show the typical performance of the TPS3704x device. Test conditions are  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.3$  V, and  $R_{pull-upx} = 10 \text{ k} \Omega$ ,  $C_{LOAD} = 50$  pF, unless otherwise noted.



# 7.8 Typical Characteristics (continued)

Typical characteristics show the typical performance of the TPS3704x device. Test conditions are  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.3$  V, and  $R_{pull-upx} = 10 \text{ k} \Omega$ ,  $C_{LOAD} = 50 \text{ pF}$ , unless otherwise noted.





# 7.8 Typical Characteristics (continued)

Typical characteristics show the typical performance of the TPS3704x device. Test conditions are  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.3$  V, and  $R_{pull-upx} = 10 \text{ k} \Omega$ ,  $C_{LOAD} = 50 \text{ pF}$ , unless otherwise noted.





# 8 Detailed Description

#### 8.1 Overview

TPS3704x is a family of quad, triple, dual, and single precision voltage supervisors where each channel has overvoltage and undervoltage detection capability. The TPS3704x features a highly accurate window threshold voltage where the upper and lower thresholds can be customized for symmetric or asymmetric tolerances. The reset signal for the TPS3704x is asserted, with a fault detection time delay ( $t_{PD} = 10 \ \mu s$  maximum), when the sense voltage is outside of the overvoltage and undervoltage thresholds.

TPS3704x includes the resistors used to set the overvoltage and undervoltage thresholds internal to the device. These internal resistors allow for lower component counts and greatly simplifies the design because no additional margins are needed to account for the accuracy of external resistors. The level of integration in the TPS3704x enables a total small solution size for any application.

The TPS3704x is capable to monitor any voltage rail with high resolution ( $V_{IT} \le 0.8$  V: 20 mV steps /  $V_{IT} > 0.8$  V: 0.5% or 20 mV steps whichever is lower). Each channel in the TPS3704x can be configured independently as a window, OV or UV supervisor. Also, the  $V_{IT}$  threshold voltage for each channel can be asymmetric. For example, a channel that is configured as an overvoltage supervisor can be setup with a +5% tolerance whereas an undervoltage channel supervisor can be programmed with a -4% tolerance. If a window supervisor is configured, the voltage threshold tolerance can either be symmetrical or asymmetrical.

The TPS3704x includes fixed reset time delay ( $t_D$ ) options ranging from 20  $\mu$  s to 1200 ms and can monitor up to four channels while maintaining an ultra-low  $I_Q$  current of 15  $\mu$  A (maximum).



# 8.2 Functional Block Diagram

图 8-1. TPS37041 Single-Channel Functional Block Diagram





图 8-2. TPS37042 Dual-Channel Functional Block Diagram





TPS3704 ZHCSOH1C - MARCH 2021 - REVISED SEPTEMBER 2022







\*For available voltages, window tolerance, time delays, and UV/OV threshold options, see 表 12-2.

### 8.3 Feature Description

#### 8.3.1 VDD

The TPS3704x is designed to operate from an input voltage supply range between 1.7 V to 6 V. The SENSEx pins is monitored by the internal comparator. VDD also functions as the supply for the internal bandgap, internal regulator, state machine, buffers and other control blocks. The reset signal is at a known state when VDD >  $V_{POR}$ . Undervoltage lockout forces the reset output to be asserted when VDD falls below the minimum VDD voltage.

VDD capacitor is not required for this device; however, if the input supply is noisy, then it is good design practice to place a 0.1  $\mu$  F to 1  $\mu$ F bypass capacitor between the VDD pin and the GND pin to ensure enough charge is available for the device to power up correctly. VDD needs to be at or above V<sub>DD(MIN)</sub> for start-up delay (t<sub>STRT</sub> + t<sub>D</sub>) to begin and for the device to be fully functional.



#### 8.3.2 SENSEx Input

The SENSEx input can monitor supply rails from 0 V to 5.55 V, regardless of the device supply voltage used. The SENSEx pins are used to monitor critical voltage rails or push-button inputs. If the voltage on this pin drops below  $V_{IT-(UV)}$  or goes above  $V_{IT+(OV)}$ , then RESETx/RESETx is asserted. When the voltage on the SENSEx pin rises above the positive threshold voltage  $V_{IT-(UV)} + V_{HYS}$  or goes below the negative threshold voltage  $V_{IT+(OV)} - V_{HYS}$ ,

RESETx/RESETx deasserts after the set RESETx/RESETx delay time. The internal comparators have built-in hysteresis to ensure well-defined RESETx/RESETx assertions and deassertions even when there are small changes on the voltage rail being monitored.

The TPS3704x combines comparators with a precision reference voltage and a trimmed resistor divider. This configuration optimizes device accuracy because all resistor tolerances are accounted for in the accuracy and performance specifications. The TPS3704x device is relatively immune to short transients on the SENSEx pin. Although not required in most cases, for noisy applications, good analog design practice is to place a 10-nF to 100-nF bypass capacitor at the SENSEx inputs to reduce sensitivity to transient voltages on the monitored signals.

#### 8.3.2.1 Immunity to SENSEx Pins Voltage Transients

The TPS3704x is immune to short voltage transient spikes on the input SENSEx pins. Sensitivity to transients depends on both transient duration and overdrive (amplitude) of the transient.

Overdrive is defined by how much the  $V_{SENSEx}$  exceeds the specified threshold, and is important to know because the smaller the overdrive, the slower the response of the (RESETx/RESETx) outputs. Threshold overdrive is calculated as a percent of the threshold in question, as shown in 5Rest 1:

$$Overdrive \% = | (V_{SENSEx} - (V_{IT-(UV)} \text{ or } V_{IT+(OV)})) / V_{IT} (Nominal) \times 100\% |$$
(1)

where:

- V<sub>SENSEx</sub> is the voltage at the SENSEx pin
- V<sub>IT</sub> (Nominal) is the nominal threshold voltage
- V<sub>IT-(UV)</sub> and V<sub>IT+(OV)</sub> represent the actual undervoltage or overvoltage tripping voltage

#### 8.3.2.1.1 SENSEx Hysteresis

Overvoltage and undervoltage comparators include built-in hysteresis that provides noise immunity and ensures stable operation. For example, if the voltage on the SENSEx pin falls below  $V_{IT-(UV)}$  or above  $V_{IT+(OV)}$ , then RESETx/RESETx is asserted. When the voltage on the SENSEx pin is between the positive and negative threshold voltages, RESETx/RESETx deasserts after the set RESETx/RESETx delay time. 😤 8-5 shows the relation between  $V_{IT-(UV)}V_{IT+(OV)}$  and the hysteresis voltage ( $V_{HYS}$ ).



图 8-5. SENSEx Pin Hysteresis



#### 8.3.3 RESETx/RESETx

In a typical TPS3704x application, the RESETx/RESETx output is connected to a reset or enable input of a processor [such as a digital signal processor (DSP), application-specific integrated circuit (ASIC), or other processor type] or the enable input of a voltage regulator [such as a DC-DC converter or low-dropout regulator (LDO)].

The TPS3704x has open drain active low outputs that requires an external pull-up resistor to hold these lines high to the required voltage logic. Connect the external pull-up resistor to the proper voltage rail to enable the output to be connected to other devices at the correct interface voltage levels. To ensure proper voltage levels, give some consideration when choosing the external pull-up resistor values. The external pull-up resistor value is determined by  $V_{OL}$ , output capacitive loading, and output leakage current. These values are specified in  $\ddagger$  7.5. The open drain output can be connected as a wired-OR logic with the other RESETx/RESETx open drain pins.



#### 图 8-6. RESETx output

#### 8.4 Device Functional Modes

| 表 8-1   | Functional  | Mode | Truth | Table |
|---------|-------------|------|-------|-------|
| 1, 0-1. | i unctional | mouc | maun  | Table |

| DESCRIPTION                | CONDITION                                              | VDD PIN                                   | OUTPUT RESETx /<br>(RESETx) PIN |
|----------------------------|--------------------------------------------------------|-------------------------------------------|---------------------------------|
| Normal Operation           | V <sub>IT - (UV)</sub> < SENSEx < V <sub>IT+(OV)</sub> | $V_{DD} > V_{DD(MIN)}$                    | High / (Low)                    |
| Normal Operation (UV Only) | SENSEx > V <sub>IT-(UV)</sub>                          | $V_{DD} > V_{DD(MIN)}$                    | High / (Low)                    |
| Overvoltage detection      | SENSEx > V <sub>IT+(OV)</sub>                          | $V_{DD} > V_{DD(MIN)}$                    | Low / (High)                    |
| Undervoltage detection     | SENSEx < V <sub>IT-(UV)</sub>                          | $V_{DD} > V_{DD(MIN)}$                    | Low / (High)                    |
| UVLO engaged               | V <sub>IT - (UV)</sub> < SENSEx < V <sub>IT+(OV)</sub> | V <sub>POR</sub> < V <sub>DD</sub> < UVLO | Low / (High)                    |

#### 8.4.1 Normal Operation (V<sub>DD</sub> > V<sub>DD(MIN)</sub>)

When the voltage on  $V_{DD}$  is greater than  $V_{DD(MIN)}$  for approximately ( $t_{STRT} + t_D$ ), the RESETx/RESETx output state will correspond to the SENSEx pin voltage with respect to the threshold limits, when SENSEx voltage is outside of threshold limits the RESETx/RESETx voltage will be asserted.

#### 8.4.2 Undervoltage Lockout (V<sub>POR</sub> < V<sub>DD</sub> < UVLO)

When the voltage on  $V_{DD}$  is less than the device UVLO voltage but greater than the power-on reset voltage ( $V_{POR}$ ), the RESETx/RESETx pin will be asserted, regardless of the voltage on SENSEx pin.

#### 8.4.3 Power-On Reset (V<sub>DD</sub> < V<sub>POR</sub>)

When the voltage on  $V_{DD}$  is lower than the required voltage ( $V_{POR}$ ) to internally pull the asserted output to GND, RESETx/RESETx signal is undefined and is not to be relied upon for proper device function.



# 9 Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### 9.1 Application Information

#### 9.1.1 Voltage Threshold Accuracy

Voltage monitoring requirements vary depending on the voltage supply tolerance of the device being powered. Due to the high precision of the TPS3704x (±1% maximum), the device allows for a wider supply voltage margins and threshold headroom for tight tolerance applications.

For example, take a DC/DC regulator providing power to a core voltage rail of an MCU. The MCU has a tolerance of  $\pm 5\%$  of the nominal output voltage of the DC/DC. The user sets an ideal voltage threshold of  $\pm 4\%$  which allows for  $\pm 1\%$  of threshold accuracy. Since the TPS3704x threshold accuracy is  $\pm 1\%$ , the user has more supply voltage margin which can allow for a relaxed power supply design. This gives flexibility to the DC/DC to use a smaller output capacitor or inductor because of a larger voltage window for voltage ripple and transients. There is also headroom between the minimum system voltage and voltage tolerance of the MCU to ensure that the voltage supply will never be in the region of potential failure of malfunction without the TPS3704x asserting a reset signal.

图 9-1 illustrates the supply undervoltage margin and accuracy of the TPS3704x for the example explained above. Using a low accuracy supervisor will eat into the available budget for the power supply ripple and transient response. This gives less flexibility to the user and a more stringent DC/DC converter design.



图 9-1. TPS3704x Voltage Threshold Accuracy



#### 9.1.2 Adjustable Voltage Thresholds

The TPS3704x maximum accuracy (1%) allows for adjustable voltage thresholds using external resistors without adding major inaccuracies to the device. In case that the desired monitored voltage is not available, external resistor dividers can be used to set the desired voltage thresholds. A 9-2 illustrates an example of how to adjust the voltage threshold with external resistor dividers. The resistors can be calculated depending on the desired voltage threshold and device part number. TI recommends using an adjustable voltage threshold device variant because of the bypass mode of internal resistor ladder.

For example, consider a 2.0 V rail being monitored (V<sub>MON</sub>) using the TPS3704 0.8 V adjustable variant. Using 程式 2, R1 = 15 k given that R2 = 10 k , V<sub>MON</sub> = 2 V, and V<sub>SENSE1</sub> = 0.8 V. This device is typically meant to monitor a 0.8 V rail with ±4% voltage thresholds. This means that the device undervoltage threshold (V<sub>IT-(UV)</sub>) and overvoltage threshold (V<sub>IT+(OV)</sub>) is 0.768 V and 0.832 V respectively. Using 方程式 2, V<sub>MON</sub> = 1.92 V when V<sub>SENSE1</sub> = V<sub>IT-(UV)</sub>. This can be denoted as V<sub>MON-</sub>, the monitored undervoltage threshold where the device will assert a reset signal. Using 方程式 2 again, the monitored overvoltage threshold (V<sub>MON+</sub>) = 2.08 V when V<sub>SENSE1</sub> = V<sub>IT+(OV)</sub>. If a wider tolerance or UV only threshold is desired, use a device variant shown on 表 12-2 to determine what device part number matches your application.

$$V_{SENSE1} = V_{MON} \times (R_2 / (R_1 + R_2))$$

(2)

(4)

There are inaccuracies that must be taken into consideration while adjusting voltage thresholds. Aside from the tolerance of the resistor divider, there is an internal resistance of the SENSE1 pin that may affect the accuracy of the resistor divider. Although expected to be very high impedance, users are recommended to calculate the values for design specifications. The internal sense resistance  $R_{SENSE1}$  can be calculated by the sense voltage  $V_{SENSE1}$  divided by the sense current  $I_{SENSE1}$  as shown in  $\overline{\beta}$ 程式 4.  $V_{SENSE1}$  can be calculated using  $\overline{\beta}$ 程式 2 depending on the resistor divider and monitored voltage.  $I_{SENSE1}$  can be calculated using  $\overline{\beta}$ 程式 3.

$$I_{\text{SENSE1}} = \left[ \left( V_{\text{MON}} - V_{\text{SENSE1}} \right) / R_1 \right] - \left( V_{\text{SENSE1}} / R_2 \right)$$
(3)

 $\begin{array}{c}
 V_{MON} \\
 R1 \\
 VDD \\
 VDD \\
 VDD \\
 RESET1 \\
 V_{SENSE1} \\
 SENSE1 \\
 NC \\
 TPS37041 \\
 NC \\
 GND \\
 NC \\
 C \\
 TPS37041 \\
 NC \\
 SENSE1 \\
 NC \\
 SENSE1 \\
 SENSE$ 

图 9-2. Adjustable Voltage Threshold with External Resistor Dividers



#### 9.2 Typical Application

#### 9.2.1 Design 1: Multi-Rail Window Monitoring for Microcontroller Power Rails

A typical application for the TPS37042 is shown in 🛛 9-3. The TPS37042 is used to monitor two PMIC voltage rails that powers the core and I/O voltage of the microcontroller that requires accurate reset delay and voltage supervision. It utilizes the TPS37042 to monitor the core voltage rail of a MCU similar to the circuit below.



图 9-3. TPS37042 Dual-Channel Monitoring Two Microcontroller Power Rails

#### 9.2.1.1 Design Requirements

| PARAMETER                                      | DESIGN REQUIREMENT                                                                                                             | DESIGN RESULT                                                                                                          |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Monitored rails                                | $3.3$ -V <sub>I/O</sub> nominal, with alerts if outside of $\pm 8\%$ of $3.3$ V (including device accuracy), 10 ms reset delay | Worst case V <sub>IT+(OV)</sub> = 3.533 V (7.06%)<br>Worst case V <sub>IT</sub> - <sub>(UV)</sub> = 3.071 V (-6.94%)   |
|                                                | 1.2-V <sub>CORE</sub> nominal, with alerts if outside of $\pm 5\%$ of 1.2 V (including device accuracy), 10 ms reset delay     | Worst case V <sub>IT+(OV)</sub> = 1.2484 V (4.03%)<br>Worst case V <sub>IT</sub> - <sub>(UV)</sub> = 1.1524 V (-3.97%) |
| Output logic voltage                           | 5-V CMOS                                                                                                                       | 5-V CMOS                                                                                                               |
| Maximum system supervision current consumption | 25 μΑ                                                                                                                          | 5.5 μΑ (15 μΑ max)                                                                                                     |

#### 9.2.1.2 Detailed Design Procedure

$$V_{\text{IT+(OV-Worst Case)}} = V_{\text{MON}} \times (1 + \% \text{Threshold}) \times (1 + \% \text{Accuracy}) = 1.2 \times (1.03) \times (1.01) = 1.2484 \text{ V}$$
(5)

$$V_{\text{IT-(UV-Worst Case)}} = V_{\text{MON}} \times (1 - \% \text{Threshold}) \times (1 - \% \text{Accuracy}) = 1.2 \times (0.97) \times (0.99) = 1.1524 \text{V}$$
 (6)

Hysteresis is also needed to be taken into account when determining the OV and UV thresholds such that the release point after the fault is higher than the power supply tolerance limits. Refer to [8] 7-1 for more details.

When the outputs switch to a high impedance state, the rise time of the RESETx/RESETx pin depends on the pull-up resistance and the capacitance on that node. Choose pull-up resistors that satisfy both the downstream timing requirements and the sink current required to have a  $V_{OL}$  low enough for the application; 10 k $\Omega$  to 1 M $\Omega$  resistors are a good choice for low-capacitive loads.

Copyright © 2022 Texas Instruments Incorporated



#### 9.2.2 Design 2: Manual Self-Test Option for Enhanced Functional Safety Use Cases

Image 9-4 displays a self-test scheme where a manual self-test function can be implemented. Any SENSEx pin can be reserved and used to trigger a fault to be observed at the output, thus pre-checking the TPS3704 for fault detection. TPS3704 is a functional safety compliant multichannel supervisor and enables applications such as factory automation and motor drive achieve IEC 61508 requirements and industrial safety integrity levels. This example uses a TPS37044F, configured for separate undervoltage and overvoltage (UV/OV) outputs where the SENSE4 thresholds are set at 5.5 V for OV and 2 V for UV.



#### 图 9-4. TPS37044F Quad-Channel Monitoring With Manual Self-Test Option for Functional Safety

#### 9.2.2.1 Design Requirements

#### 表 9-2. Design Requirements

| PARAMETER                    | DESIGN REQUIREMENT                                                                                               | DESIGN RESULT                                                                                                     |
|------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Monitored rails              | 3.3-V AVDD nominal, with alerts if outside of $\pm 4\%$ of 3.3 V (including device accuracy), 10-ms reset delay  | Worst case V <sub>IT+(OV)</sub> = 3.432 V (+4%)<br>Worst case V <sub>IT</sub> - <sub>(UV)</sub> = 3.168 V ( - 4%) |
|                              | 1.8-V IOVDD nominal, with alerts if outside of $\pm 4\%$ of 1.8 V (including device accuracy), 10-ms reset delay | Worst case V <sub>IT+(OV)</sub> = 1.872 V (+4%)<br>Worst case V <sub>IT</sub> - <sub>(UV)</sub> = 1.728 V ( - 4%) |
|                              | 1.2-V DVDD nominal, with alerts if outside of $\pm 4\%$ of 1.2 V (including device accuracy), 10-ms reset delay  | Worst case V <sub>IT+(OV)</sub> = 1.248 V (+4%)<br>Worst case V <sub>IT</sub> - <sub>(UV)</sub> = 1.152 V ( - 4%) |
| SENSE4<br>(Self-test Option) | 100-k ${\scriptscriptstyle \Omega}$ pullup resistor to VDD with NFET pulldown transistor to GND                  | UV_Trig = High - causing SENSE4 pin going low<br>UV_Trig = Low - in normal operation                              |
| Output logic<br>voltage      | 5-V CMOS                                                                                                         | 5-V CMOS                                                                                                          |
| Max system<br>IDD current    | 25 μΑ                                                                                                            | 5.5 μΑ (20 μΑ maximum)                                                                                            |

#### 9.2.2.2 Detailed Design Procedure

Sense of the supervisor is operating outside its recommended operated limits.

To trigger a manual self-test, pull UV\_Trig high to cause SENSE4 to be logic low, therefore triggering an undervoltage (UV) fault. The UV fault appears at RESET2 as an asserted low signal. By tying both reset outputs to an NMI or interrupt input of the processor, this self-test option scheme serves as a purpose to ensure that RESET2, of the TPS37044F is operating properly. For more information on functional safety, see the Functional Safety Manual.



#### 9.2.3 Application Curves

These application curves were taken with the TPS3704Q1EVM. Please see the TPS3704Q1EVM User Guide for more information.









# **10 Power Supply Recommendations**

### **10.1 Power Supply Guidelines**

This device is designed to operate from an input supply with a voltage range between 1.7 V to 6 V. It has a 6.5 V absolute maximum rating on the VDD pin. It is good analog practice to place a 0.1  $\mu$ F to 1  $\mu$ F capacitor between the VDD pin and the GND pin depending on the input voltage supply noise. If the voltage supply providing power to VDD is susceptible to any large voltage transient that exceed maximum specifications, additional precautions must be taken. See SNVA849 for more information.



# 11 Layout

# **11.1 Layout Guidelines**

- Place the external components as close to the device as possible. This configuration prevents parasitic errors from occurring.
- Avoid using long traces for the VDD supply node. The VDD capacitor, along with parasitic inductance from the supply to the capacitor, can form an LC circuit and create ringing with peak voltages above the maximum VDD voltage.
- Avoid using long traces of voltage to the sense pin. Long traces increase parasitic inductance and cause inaccurate monitoring and diagnostics.
- If SENSEx capacitors (C<sub>SENSEx</sub>) are used, place the capacitors as close as possible to the SENSEx pins to further improve the noise immunity on the SENSEx pins. Placing a 10 nF to 100 nF capacitors between the SENSEx pins and GND can reduce the sensitivity to transient voltages on the monitored signal.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when absolutely necessary.

### 11.2 Layout Example



. . .





# 12 Device and Documentation Support

### 12.1 Device Nomenclature

图 5-1 in 节 5 and 表 12-1 shows how to decode the function of the device based on its part number shown in 表 12-2.

| DESCRIPTION                    | NOMENCLATURE | VALUE                          |
|--------------------------------|--------------|--------------------------------|
| Generic Part number            | TPS3704x     | TPS3704x                       |
| Channel Option                 | 1            | One-channel option             |
|                                | 2            | Dual-channel option            |
|                                | 3            | Triple-channel option          |
|                                | 4            | Quad-channel option            |
| Detection Options              | Ax, Bx, Cx,  | Please refer to 表 12-2         |
| Variant code (Output Topology) | 0            | Open-Drain, Active-Low         |
|                                | L            | Push-Pull, Active-Low          |
|                                | Н            | Push-Pull, Active-High         |
| Reset Time Delay Option        | A            | 20 µ s reset time delay        |
|                                | В            | 1 ms reset time delay          |
|                                | C            | 2 ms reset time delay          |
|                                | D            | 3 ms reset time delay          |
|                                | E            | 5 ms reset time delay          |
|                                | F            | 10 ms reset time delay         |
|                                | G            | 15 ms reset time delay         |
|                                | Н            | 20 ms reset time delay         |
|                                | 1            | 25 ms reset time delay         |
|                                | J            | 35 ms reset time delay         |
|                                | К            | 40 ms reset time delay         |
|                                | L            | 50 ms reset time delay         |
|                                | Μ            | 70 ms reset time delay         |
|                                | Ν            | 100 ms reset time delay        |
|                                | 0            | 140 ms reset time delay        |
|                                | Р            | 150 ms reset time delay        |
|                                | R            | 200 ms reset time delay        |
|                                | S            | 280 ms reset time delay        |
|                                | Т            | 400 ms reset time delay        |
|                                | U            | 560 ms reset time delay        |
|                                | V            | 800 ms reset time delay        |
|                                | W            | 1120 ms reset time delay       |
|                                | X            | 1200 ms reset time delay       |
| Package                        | DDF          | SOT-23 8-pin (1.6 mm × 2.9 mm) |
| Reel                           | R            | Large Reel                     |

#### 表 12-1. Device Naming Convention



| 表 12-2. Device Threshold Table |          |                    |               |             |             |             |             |  |  |  |  |
|--------------------------------|----------|--------------------|---------------|-------------|-------------|-------------|-------------|--|--|--|--|
| ORDERABLE PART<br>NAME         | VARIANT  | NUM<br>OF<br>CHAN. | RESET<br>TIME | SENSE1      | SENSE2      | SENSE3      | SENSE4      |  |  |  |  |
| TPS37044BJOFDDFR               | TPS37044 | 4                  | 10 ms         | 0.8 V (±4%) | 0.8 V (±4%) | 0.8 V (±4%) | 0.8 V (±4%) |  |  |  |  |

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 12.3 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的《使用条款》。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS37044BJOFDDFR | ACTIVE        | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 4BJOF                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3704 :



www.ti.com

Automotive : TPS3704-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions a | are nominal |
|-------------------|-------------|
|-------------------|-------------|

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS37044BJOFDDFR | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

28-Sep-2022



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS37044BJOFDDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |

# **DDF0008A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



# **DDF0008A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DDF0008A**

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Supervisory Circuits category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

CAT853STBI-T3 RT9818C-27GU3 DS1232L NCV302HSN45T1G STM6710FWB7F PT7M6127NLTA3EX XC6118C25AGR-G ISL88011IH526Z-TK ISL88013IH529Z-TK ISL88705IP846Z ISL88706IP831Z ISL88708IB844Z ISL88708IP831Z TCM811MERCTR X40420S14-A X40421S14-C X40430S14-A X40430S14I-A X40430S14I-B X40431S14-A X40431S14-B X40431S14-C X40431S14I-A X40431S14I-B X40431S14I-C X4043P-2.7 X4043PI-2.7 X4043S8-2.7T1 X4043S8IZ-2.7 X4043S8IZT1 X4043S8T1 X4045P X4045PI X4045PI-2.7 X4045S8-2.7T1 X4045S8IZ X4045S8T1 X4163P X4163P-2.7 X4163PI X4163PI-2.7 X4163S8 X4165P X4165P-2.7 X4165PI X4165PI-2.7 X4165S8I-2.7 X4283S8I X4323S8-2.7 X4323S8I-2.7