









**TPS53119** 

ZHCSH67A - DECEMBER 2017 - REVISED MARCH 2019

# TPS53119 宽输入电压、Eco-Mode、同步降压控制器

### 1 特性

- 转换输入电压范围: 3V 至 26V
- VDD 输入电压范围: 4.5V 至 25V
- 输出电压范围: 0.6V 至 5.5V
- 内置 0.6V (±0.8%) 基准电压
- 内置 LDO 线性稳压器
- 自动跳跃 Eco-Mode,™可实现轻负载效率
- D-CAP™模式,提供 100ns 的负载阶跃响应
- 自适应导通时间控制架构,具有 8 种频率设置可供选择
- 4700ppm/°C R<sub>DS(on)</sub> 电流检测
- 0.7ms、1.4ms、2.8ms 和 5.6ms 可选内部电压伺服器软启动
- 预充电启动能力
- 内置输出放电
- 开漏电源正常状态输出
- 集成升压开关
- 内置过压保护/欠压保护/过流保护
- 热关断(非锁存)
- 3mm x 3mm 16 引脚 VQFN (RGT) 封装
- 使用 TPS53119 并借助 WEBENCH® 电源设计器 创建定制设计

#### 2 应用

- 存储
- 服务器
- 多功能打印机
- 嵌入式计算

### 3 说明

TPS53119 器件是一款具有自适应导通时间 D-CAP 模式控制的小型单路降压控制器。此器件适合用于低输出电压、大电流、PC 系统电源轨以及数字消费类产品中类似的负载点 (POL) 电源。此器件的小型封装和最小引脚数量节省了 PCB 上的空间,同时可通过专用 EN引脚和预设频率选项来简化电源设计。轻载情况下的跳频模式、强大的栅极驱动器以及低侧 FET R<sub>DS(on)</sub> 电流检测功能可在广泛的负载范围内支持低损耗和高效率特性。转换输入电压(高侧 FET 漏极电压)范围介于4.5V 和 25V 之间,并且输出电压范围介于 0.6V 和5.5V 之间。TPS53119 采用 16 引脚 VQFN 封装,其额定工作温度为 -20°C 至 +85°C。

#### 器件信息(1)

| 器件型号     | 封装        | 封装尺寸 (标称值)      |
|----------|-----------|-----------------|
| TPS53119 | VQFN (16) | 3.00mm × 3.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

### 简化原理图



Copyright © 2017, Texas Instruments Incorporated

2



#### 目录 Application and Implementation ...... 17 Power Supply Recommendations ...... 23 10 Layout...... 23

#### 4 修订历史记录 ...... 2 Pin Configuration and Functions ...... 3 5 Specifications......4 Absolute Maximum Ratings ...... 4 ESD Ratings......4 Recommended Operating Conditions......4 11.3 Detailed Description ...... 10 Overview ...... 10 Functional Block Diagram ...... 11 Feature Description......11

### 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| С | changes from Original (December 2017) to Revision A                                                         | Page |
|---|-------------------------------------------------------------------------------------------------------------|------|
| • | 已添加 添加了 WEBENCH 链接                                                                                          | 1    |
| • | Added "Repetitive spikes up to 9 V can be tolerated for up to 50 ns." to Note 2 of Absolute Maximum Ratings | 4    |



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN   |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                |  |
|-------|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME  | NO. | ITPE                | DESCRIPTION                                                                                                                                                                                                |  |
| DRVH  | 13  | 0                   | High-side MOSFET driver output. The SW node referenced floating driver. The gate drive voltage is defined by the voltage across VBST to SW node bootstrap flying capacitor.                                |  |
| DRVL  | 11  | 0                   | Synchronous MOSFET driver output. The PGND referenced driver. The gate drive voltage is defined by VDRV voltage.                                                                                           |  |
| EN    | 2   | I                   | Enable pin. Place a 1-k $\Omega$ resistor in series with this pin if the source voltage is higher than 5.5 V.                                                                                              |  |
| GND   | 7   | G                   | Ground pin. This is the ground of internal analog circuitry. Connect to GND plane at single point.                                                                                                         |  |
| MODE  | 5   | 1                   | Soft-start and skip/CCM selection. Connect a resistor to select soft-start time using Table 1. The soft-start time is detected and stored into internal register during start-up.                          |  |
| NC    | 15  | -                   | No connection.                                                                                                                                                                                             |  |
| PAD   | _   | -                   | Thermal pad. Use five vias to connect to GND plane.                                                                                                                                                        |  |
| PGOOD | 16  | 0                   | Open-drain power-good flag. Provides 1-ms start-up delay after the VFB pin voltage falls within specified limits. When VFB goes out specified limits PGOOD goes low after a 2-µs delay.                    |  |
| PGND  | 8   | G                   | Power ground. Connect to GND plane.                                                                                                                                                                        |  |
| RF    | 4   | I                   | Switching frequency selection. Connect a resistor to GND or VREG to select switching frequency using Table 2. The switching frequency is detected and stored during the start-up.                          |  |
| SW    | 12  | Р                   | Output of converted power. Connect this pin to the output inductor.                                                                                                                                        |  |
| TRIP  | 1   | 1                   | OCL detection threshold setting pin —10 $\mu$ A at room temp, 4700 ppm/°C current is sourced and set the OCL trip voltage as follows: $V_{OCL} = V_{TRIP} / 8$ ( $V_{TRIP} \le 3$ V, $V_{OCL} \le 375$ mV) |  |
| VBST  | 14  | Р                   | Supply input for high-side FET gate driver (boost terminal). Connect a capacitor from this pin to SW node. Internally connected to VREG through bootstrap MOSFET switch.                                   |  |
| VDD   | 6   | Р                   | Controller power supply input. The input range is from 4.5 V to 25 V.                                                                                                                                      |  |
| VDRV  | 10  |                     | Gate drive supply voltage input. Connect to VREG if using LDO output as gate-drive supply.                                                                                                                 |  |
| VFB   | 3   | I                   | Output feedback input. Connect this pin to V <sub>OUT</sub> through a resistor divider.                                                                                                                    |  |
| VREG  | 9   | 0                   | 6.2-V LDO output. This is the supply of internal analog circuitry and driver circuitry.                                                                                                                    |  |

<sup>(1)</sup> I=Input, O=Output, P=Power, G=Ground



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                       |                            | MIN         | MAX       | UNIT |  |
|------------------|-----------------------|----------------------------|-------------|-----------|------|--|
| Input voltage    | VBST                  |                            | -0.3        | 35        |      |  |
|                  | VBST                  | ·(2)                       | -0.3        | 7         |      |  |
|                  | VDD                   |                            | -0.3        | 26        | V    |  |
|                  | sw                    | DC                         | -2          | 28        | V    |  |
|                  | SVV                   | Pulse < 20 ns, E = 5 μJ    |             | <b>-7</b> |      |  |
|                  | VDR\                  | /, EN, TRIP, VFB, RF, MODE | -0.3        | 7         |      |  |
|                  | DRVH                  |                            | -2          | 35        |      |  |
| Output voltage   | DRVH <sup>(2)</sup>   |                            | -0.3        | 7         | V    |  |
| Output voltage   | DRVL, VREG            |                            | -0.5        | 7         |      |  |
|                  | PGO                   | OD                         | -0.3        | 7         |      |  |
| Junction tempera | ture, T <sub>J</sub>  |                            |             | 150       | °C   |  |
| Storage temperat | ure, T <sub>stg</sub> | <u>-</u>                   | <b>–</b> 55 | 150       | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |               |                                                                     | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------|------|
| \/                 | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                               |                               | MIN  | MAX  | UNIT |
|-------------------------------|-------------------------------|------|------|------|
|                               | VBST                          | -0.1 | 34.5 |      |
| Input voltage  Output voltage | VDD                           | 4.5  | 25   |      |
|                               | SW                            | -1   | 28   | V    |
|                               | VBST <sup>(1)</sup>           | -0.1 | 6.5  |      |
|                               | EN, TRIP, VFB, RF, VDRV, MODE | -0.1 | 6.5  |      |
|                               | DRVH                          | -1   | 34.5 |      |
|                               | DRVH <sup>(1)</sup>           | -0.1 | 6.5  | V    |
|                               | DRVL, VREG                    | -0.3 | 6.5  | V    |
|                               | PGOOD                         | -0.1 | 6.5  |      |
| Operating free-air to         | emperature, T <sub>A</sub>    | -20  | 85   | °C   |

(1) Voltage values are with respect to the SW terminal.

<sup>(2)</sup> Voltage values are with respect to the SW terminal. Repetitive spikes up to 9 V can be tolerated for up to 50 ns.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                      |                                              | TPS53119   |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RGT (VQFN) | UNIT |
|                      |                                              | 16 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 51.3       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 85.4       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 20.1       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.3        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 19.4       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 6.0        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over operating free-air temperature range, VDD = 12 V (unless otherwise noted)

|                              | PARAMETER                         | CONDITIONS                                                                                       | MIN      | TYP   | MAX   | UNIT |
|------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------|----------|-------|-------|------|
| SUPPLY                       | CURRENT                           |                                                                                                  | <u>'</u> |       |       |      |
| I <sub>VDD</sub>             | VDD supply current                | VDD current, $T_A = 25^{\circ}C$ , no load, $V_{EN} = 5 \text{ V}$ , $V_{VFB} = 0.630 \text{ V}$ |          | 420   | 590   | μA   |
| I <sub>VDDSDN</sub>          | VDD shutdown current              | VDD current, T <sub>A</sub> = 25°C, no load, V <sub>EN</sub> = 0 V                               |          |       | 10    | μA   |
| INTERNA                      | L REFERENCE VOLTAGE               |                                                                                                  | ·        |       |       |      |
| $V_{VFB}$                    | VFB regulation voltage            | VFB voltage, CCM condition <sup>(1)</sup>                                                        |          | 600   |       | mV   |
|                              |                                   | T <sub>A</sub> = 25°C                                                                            | 597      | 600   | 603   |      |
| $V_{VFB}$                    | VFB regulation voltage            | 0°C ≤ T <sub>A</sub> ≤ 85°C                                                                      | 595.2    | 600   | 604.8 | mV   |
|                              |                                   | -20°C ≤ T <sub>A</sub> ≤ 85°C                                                                    | 592      | 600   | 608   |      |
| I <sub>VFB</sub>             | VFB input current                 | V <sub>VFB</sub> = 0.63 V, T <sub>A</sub> = 25°C                                                 |          | 0.002 | 0.2   | μΑ   |
| OUTPUT                       | DRIVERS                           |                                                                                                  |          |       |       |      |
| R <sub>DRVH</sub> DRVH resis | DDV// Lancinton                   | Source, I <sub>DRVH</sub> = -50 mA                                                               |          | 1.5   | 3     |      |
|                              | DRVH resistance                   | Sink, I <sub>DRVH</sub> = 50 mA                                                                  |          | 0.7   | 1.8   | Ω    |
| _                            | DD) (I                            | Source, I <sub>DRVL</sub> = -50 mA                                                               |          | 1     | 2.2   |      |
| $R_{DRVL}$                   | DRVL resistance                   | Sink, I <sub>DRVL</sub> = 50 mA                                                                  |          | 0.5   | 1.2   | Ω    |
|                              | DEAD Dead time                    | DRVH-off to DRVL-on                                                                              | 7        | 17    | 30    | ns   |
| t <sub>DEAD</sub>            |                                   | DRVL-off to DRVH-on                                                                              | 10       | 22    | 35    |      |
| LDO OUT                      | PUT                               |                                                                                                  | ·        |       |       |      |
| $V_{VREG}$                   | LDO output voltage                | 0 mA ≤ I <sub>VREG</sub> ≤ 50 mA                                                                 | 5.76     | 6.2   | 6.67  | V    |
| I <sub>VREG</sub>            | LDO output current <sup>(1)</sup> | Maximum current allowed from LDO                                                                 |          |       | 50    | mA   |
| $V_{DO}$                     | LDO dropout voltage               | V <sub>VDD</sub> = 4.5 V, I <sub>VREG</sub> = 50 mA                                              |          |       | 364   | mV   |
| воот st                      | RAP SWITCH                        |                                                                                                  | ·        |       |       |      |
| V <sub>FBST</sub>            | Forward voltage                   | $V_{VREG-VBST}$ , $I_F = 10$ mA, $T_A = 25$ °C                                                   |          | 0.1   | 0.2   | V    |
| I <sub>VBSTLK</sub>          | VBST leakagecurrent               | V <sub>VBST</sub> = 23 V, V <sub>SW</sub> = 17 V, T <sub>A</sub> = 25°C                          |          | 0.01  | 1.5   | μΑ   |
| DUTY AN                      | D FREQUENCY CONTROL               |                                                                                                  |          |       |       |      |
| t <sub>OFF(min)</sub>        | Minimum off-time                  | T <sub>A</sub> = 25°C                                                                            | 150      | 260   | 400   | ns   |
| t <sub>ON(min)</sub>         | Minimum ON-time                   | $V_{IN}$ = 17 V, $V_{OUT}$ = 0.6 V, $R_{RF}$ = 0 $\Omega$ to VREG, $T_A$ = 25°C $^{(1)}$         |          | 35    |       | ns   |
| SOFT ST                      | ART                               |                                                                                                  | <u> </u> |       | '     |      |
|                              |                                   | $0 \text{ V} \le \text{V}_{\text{OUT}} \le 95\%, \text{R}_{\text{MODE}} = 39 \text{ k}\Omega$    |          | 0.7   |       |      |
|                              | laternal auto 1000                | $0 \text{ V} \le \text{V}_{\text{OUT}} \le 95\%, \text{R}_{\text{MODE}} = 100\text{k}\Omega$     |          | 1.4   |       |      |
| t <sub>SS</sub>              | Internal soft-start time          | $0 \text{ V} \le \text{V}_{\text{OUT}} \le 95\%, \text{R}_{\text{MODE}} = 200 \text{ k}\Omega$   |          | 2.8   |       | ms   |
|                              |                                   | $0 \text{ V} \le \text{V}_{\text{OUT}} \le 95\%, \text{R}_{\text{MODE}} = 470 \text{ k}\Omega$   |          | 5.6   |       |      |

<sup>(1)</sup> Ensured by design. Not production tested.



# **Electrical Characteristics (continued)**

over operating free-air temperature range, VDD = 12 V (unless otherwise noted)

|                       | PARAMETER                             | CONDITIONS                                                                         | MIN      | TYP  | MAX    | UNIT   |
|-----------------------|---------------------------------------|------------------------------------------------------------------------------------|----------|------|--------|--------|
| POWER G               | OOD                                   |                                                                                    |          |      |        |        |
|                       |                                       | PG in from lower                                                                   | 92.5%    | 96%  | 98.5%  |        |
| $V_{THPG}$            | PG threshold                          | PG in from higher                                                                  | 108%     | 111% | 114%   |        |
|                       |                                       | PG hysteresis                                                                      | 2.5%     | 5%   | 7.8%   |        |
| R <sub>PG</sub>       | PG transistor on-resistance           |                                                                                    | 15       | 30   | 50     | Ω      |
| t <sub>PG(del)</sub>  | PG delay after soft start             |                                                                                    | 0.8      | 1    | 1.2    | ms     |
| LOGIC TH              | RESHOLD AND SETTING CONDI             | TIONS                                                                              | *        |      | *      |        |
|                       |                                       | -20°C ≤ T <sub>A</sub> ≤ 85°C                                                      | 1.8      |      |        |        |
| $V_{EN}$              | EN voltage threshold enable           | 0°C ≤ T <sub>A</sub> ≤ 85°C                                                        | 1.7      |      |        | V      |
|                       | EN voltage threshold disable          |                                                                                    |          |      | 0.5    |        |
| I <sub>EN</sub>       | EN input current                      | V <sub>EN</sub> = 5 V                                                              |          |      | 1      | μA     |
|                       |                                       | $R_{RF} = 0 \Omega$ to GND, $T_A = 25^{\circ}C^{(2)}$                              | 200      | 250  | 300    |        |
|                       |                                       | $R_{RF} = 187 \text{ k}\Omega \text{ to GND, } T_A = 25^{\circ}\text{C}^{(2)}$     | 250      | 300  | 350    |        |
|                       |                                       | $R_{RF} = 619 \text{ k}\Omega \text{ to GND, } T_A = 25^{\circ}\text{C}^{(2)}$     | 350      | 400  | 450    |        |
|                       |                                       | R <sub>RF</sub> = open, T <sub>A</sub> = 25°C <sup>(2)</sup>                       | 450      | 500  | 550    |        |
| f <sub>SW</sub>       | Switching frequency                   | $R_{RF} = 866 \text{ k}\Omega \text{ to } V_{REG}, T_A = 25^{\circ}C^{(2)}$        | 580      | 650  | 720    | kHz    |
|                       |                                       | $R_{RF} = 309 \text{ k}\Omega \text{ to } V_{REG}, T_A = 25^{\circ}\text{C}^{(2)}$ | 670      | 750  | 820    |        |
|                       |                                       | $R_{RF} = 124 \text{ k}\Omega \text{ to } V_{REG}, T_A = 25^{\circ}C^{(2)}$        | 770      | 850  | 930    |        |
|                       |                                       | $R_{RF} = 0 \Omega$ to $V_{REG}$ , $T_A = 25^{\circ}C^{(2)}$                       | 880      | 970  | 1070   |        |
| VO DISCH              | IARGE                                 | N NEO/ A                                                                           |          |      |        |        |
| I <sub>Dischg</sub>   | VO discharge current                  | V <sub>EN</sub> = 0 V, V <sub>SW</sub> = 0.5 V                                     | 5        | 13   |        | mA     |
|                       | ION: CURRENT SENSE                    | EN 1 / ON 1 1                                                                      | <u>-</u> |      |        |        |
| I <sub>TRIP</sub>     | TRIP source current                   | V <sub>TRIP</sub> = 1 V, T <sub>A</sub> = 25°C                                     | 9        | 10   | 11     | μA     |
| TC <sub>ITRIP</sub>   | TRIP current temp. coef.              | $T_A = 25^{\circ}C^{(1)}$                                                          | -        | 4700 |        | ppm/°C |
| V <sub>TRIP</sub>     | Current limit threshold setting range | V <sub>TRIP-GND</sub> voltage                                                      | 0.2      |      | 3      | V      |
|                       |                                       | V <sub>TRIP</sub> = 3 V                                                            | 355      | 375  | 395    |        |
| V <sub>OCL</sub>      | Current limit threshold               | V <sub>TRIP</sub> = 1.6 V                                                          | 185      | 200  | 215    | mV     |
| OCL                   |                                       | V <sub>TRIP</sub> = 0.2 V                                                          | 17       | 25   | 33     |        |
|                       |                                       | V <sub>TRIP</sub> = 3 V                                                            | -406     | -375 | -355   |        |
| V <sub>OCLN</sub>     | Negative current limit                | V <sub>TRIP</sub> = 1.6 V                                                          | -215     | -200 | -185   | mV     |
| OCLN                  | threshold                             | V <sub>TRIP</sub> = 0.2 V                                                          | -33      | -25  | -17    |        |
|                       | Auto zoro orogo odivistoble           | Positive                                                                           | 3        | 15   |        |        |
| $V_{AZC(adj)}$        | Auto zero cross adjustable<br>range   | Negative                                                                           |          | -15  | -3     | mV     |
| PROTECT               | ION: UVP AND OVP                      | 1.139                                                                              |          |      |        |        |
| V <sub>OVP</sub>      | OVP trip threshold voltage            | OVP detect                                                                         | 115%     | 120% | 125%   |        |
| t <sub>OVP(del)</sub> | OVP propagation delay time            | VFB delay with 50-mV overdrive                                                     |          | 1    | . 20,0 | μs     |
| V <sub>UVP</sub>      | Output UVP trip threshold voltage     | UVP detect                                                                         | 65%      | 70%  | 75%    | le.e.  |
| t <sub>UVP(del)</sub> | Output UVP propagation delay time     |                                                                                    | 0.8      | 1    | 1.2    | ms     |
| t <sub>UVP(en)</sub>  | Output UVP enable delay time          | from EN to UVP workable, $R_{MODE} = 39 \text{ k}\Omega$                           | 2        | 2.55 | 3      | ms     |
| UVLO                  |                                       | 1                                                                                  | <u> </u> |      |        |        |
|                       |                                       | Wake up                                                                            | 4        | 4.18 | 4.5    |        |
| $V_{UVVREG}$          | VREG UVLO threshold                   | Hysteresis                                                                         |          | 0.25 |        | V      |
| THERMAL               | . SHUTDOWN                            |                                                                                    | 1        |      |        |        |
|                       |                                       | Shutdown temperature <sup>(1)</sup>                                                |          | 145  |        |        |
| $T_{SDN}$             | Thermal shutdown threshold            |                                                                                    |          |      |        | °C     |
| T <sub>SDN</sub>      | Thermal shutdown threshold            | Hysteresis <sup>(1)</sup>                                                          |          | 145  |        | °C     |

<sup>(2)</sup> Not production tested. Test conditions are  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 1.1 \text{ V}$ ,  $I_{OUT} = 10 \text{ A}$  and using the application circuit shown in Figure 18 and Figure 22.



### 6.6 Typical Characteristics



# TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





### 7 Detailed Description

#### 7.1 Overview

The TPS53119 is a high-efficiency, single-channel, synchronous buck regulator controller suitable for low output voltage point-of-load applications in computing and similar digital consumer applications. The device features proprietary D-CAP mode control combined with an adaptive ON-time architecture. This combination is ideal for building modern low duty ratio, ultra-fast load step response DC–DC converters. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage range is from 3 V up to 26 V. The D-CAP mode uses the ESR of the output capacitors to sense the device current. One advantage of this control scheme is that it does not require an external phase compensation network. This allows a simple design with a low external component count. Eight preset switching frequency values can be chosen using a resistor connected from the RF pin to ground or VREG. Adaptive ON-time control tracks the preset switching frequency over a wide input and output voltage range while allowing the switching frequency to increase at the step-up of the load.

The TPS53119 has a MODE pin to select between auto-skip mode and forced continuous conduction mode (FCCM) for light load conditions. The MODE pin also sets the selectable soft-start time ranging from 0.7 ms to 5.6 ms as shown in Table 1. The strong gate drivers allow low R<sub>DS(on)</sub> FETs for high-current applications.

When the device starts (either by EN or VDD UVLO), the TPS53119 sends out a current that detects the resistance connected to the MODE pin to determine the soft-start time. After that (and before  $V_{OUT}$  starts to ramp up) the MODE pin becomes a high-impedance input to determine skip mode or FCCM mode operation. When the voltage on the MODE pin is higher than 1.3 V, the converter enters into FCCM mode. If the voltage on MODE pin is less than 1.3 V, then the converter operates in skip mode.

TI recommends connection of the MODE pin to the PGOOD pin if FCCM mode is desired. In this configuration, the MODE pin is connected to the GND potential through a resistor when the device is detecting the soft-start time, thus correct soft-start time is used. The device starts up in skip mode and only after the PGOOD pin goes high does the device enter into FCCM mode. When the PGOOD pin goes high there is a transition between skip mode and FCCM. A minimum off-time of 60 ns on DRVL is provided to avoid a voltage spike on the DRVL pin caused by parasitic inductance of the driver loop and gate capacitance of the low-side MOSFET.

For proper operation, the MODE pin must not be connected directly to a voltage source.



### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Enable and Soft-Start

When the EN pin voltage rises above the enable threshold voltage (typically 1.4 V), the controller enters its start-up sequence. The internal LDO regulator starts immediately and regulates to 6.2 V at the VREG pin. The controller then uses the first 250  $\mu$ s to calibrate the switching frequency setting resistance attached to the RF pin and stores the switching frequency code in internal registers. However, switching is inhibited during this phase. In the second phase, an internal DAC starts ramping up the reference voltage from 0 V to 0.6 V. Depending on the MODE pin setting, the ramping up time varies from 0.7 ms to 5.6 ms. Smooth and constant ramp-up of the output voltage is maintained during start-up regardless of load current.



Table 1. Soft-Start and MODE

| MODE<br>SELECTION         | ACTION           | SOFT-START<br>TIME (ms) | R <sub>MODE</sub> (kΩ) |
|---------------------------|------------------|-------------------------|------------------------|
|                           |                  | 0.7                     | 39                     |
| Auto skip                 | Pulldown to GND  | 1.4                     | 100                    |
|                           | Fulldown to GND  | 2.8                     | 200                    |
|                           |                  | 5.6                     | 475                    |
|                           |                  | 0.7                     | 39                     |
| Forced CCM <sup>(1)</sup> | Connect to PGOOD | 1.4                     | 100                    |
| Forced CCIVIC             | Connect to PGOOD | 2.8                     | 200                    |
|                           |                  | 5.6                     | 475                    |

<sup>(1)</sup> Device goes into forced CCM after PGOOD becomes high.

When the EN voltage is higher than 5.5 V, a 1-kΩ series resistor is needed for the EN pin.

### 7.3.2 Adaptive ON-Time D-CAP Control and Frequency Selection

The TPS53119 does not have a dedicated oscillator that determines switching frequency. However, the device operates with pseudo-constant frequency by feed-forwarding the input and output voltages into the ON-time one-shot timer. The adaptive ON-time control adjusts the ON-time to be inversely proportional to the input voltage and proportional to the output voltage ( $t_{ON} \propto V_{OUT}/V_{IN}$ ).

This makes the switching frequency fairly constant in steady-state conditions over a wide input voltage range. The switching frequency is selectable from eight preset values by a resistor connected between the RF pin and GND or between the RF pin and the VREG pin as shown in Table 2. Leaving the resistance open sets the switching frequency to 500 kHz.

Table 2. Resistor and Switching Frequency

| RESISTOR (R <sub>RF</sub> ) CONNECTIONS | SWITCHING<br>FREQUENCY (kHz) |
|-----------------------------------------|------------------------------|
| 0 Ω to GND                              | 250                          |
| 187 kΩ to GND                           | 300                          |
| 619 kΩ to GND                           | 400                          |
| Open                                    | 500                          |
| 866 k $\Omega$ to VREG                  | 650                          |
| 309 k $\Omega$ to VREG                  | 750                          |
| 124 kΩ to VREG                          | 850                          |
| 0 Ω to VREG                             | 970                          |

The OFF-time is modulated by a PWM comparator. The VFB node voltage (the mid-point of resistor divider) is compared to the internal 0.6-V reference voltage added with a ramp signal. When both signals match, the PWM comparator asserts a *set* signal to terminate the OFF-time (turn off the low-side MOSFET and turn on high-side MOSFET). The *set* signal is valid if the inductor current level is below the OCP threshold, otherwise the off time is extended until the current level falls below the threshold.



#### 7.3.3 Small Signal Model

From small-signal loop analysis, a buck converter using D-CAP mode can be simplified as shown in Figure 17.



Figure 17. Simplified Modulator Model

The output voltage is compared with the internal reference voltage (ramp signal is ignored here for simplicity). The PWM comparator determines the timing to turn on the high-side MOSFET. The gain and speed of the comparator can be assumed high enough to keep the voltage at the beginning of each on cycle substantially constant.

$$H(s) = \frac{1}{s \times ESR \times C_{OUT}}$$
(1)

For the loop stability, the 0-dB frequency,  $f_0$ , defined below must be lower than  $\frac{1}{2}$  of the switching frequency.

$$f_0 = \frac{1}{2\pi \times ESR \times C_{OUT}} \le \frac{f_{SW}}{4}$$
 (2)

According to Equation 2, the loop stability of D-CAP mode modulator is mainly determined by the capacitor chemistry. For example, specialty polymer capacitors (SP-CAP) have an output capacitance on the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These yields an f<sub>0</sub> on the order of 100 kHz or less and a more stable loop. However, ceramic capacitors have an f<sub>0</sub> at more than 700 kHz, and require special care when used with this modulator. An application circuit for ceramic capacitor is described in *External Parts Selection With All Ceramic Output Capacitors*.

#### 7.3.4 Ramp Signal

The TPS53119 adds a ramp signal to the 0.6-V reference in order to improve jitter performance. As described in *Small Signal Model*, the feedback voltage is compared with the reference information to keep the output voltage in regulation. By adding a small ramp signal to the reference, the S/N ratio at the onset of a new switching cycle is improved. Therefore the operation becomes less jittery and more stable. The ramp signal is controlled to start with –7 mV at the beginning of an on-cycle and becomes 0 mV at the end of an off-cycle in steady-state.

During skip mode operation, when the switching frequency is lower than 70% of the nominal frequency (because of longer OFF-time), the ramp signal exceeds 0 mV at the end of the OFF-time but is clamped at 3 mV to minimize DC offset.



#### 7.3.5 Adaptive Zero Crossing

The TPS53119 has an adaptive zero crossing circuit which performs optimization of the zero inductor current detection at skip mode operation. This function pursues ideal low-side MOSFET turning off timing and compensates inherent offset voltage of the Z-C comparator and delay time of the Z-C detection circuit. It prevents SW-node swing-up caused by too late detection and minimizes diode conduction period caused by too early detection. As a result, better light load efficiency is delivered.

#### 7.3.6 Output Discharge Control

When EN becomes low, the TPS53119 discharges output capacitor using internal MOSFET connected between the SW pin and the PGND pin while the high-side and low-side MOSFETs are maintained in the OFF state. The typical discharge resistance is 40  $\Omega$ . The soft discharge occurs only as EN becomes low. After VREG becomes low, the internal MOSFET turns off, and the discharge function becomes inactive.

#### 7.3.7 Low-Side Driver

The low-side driver is designed to drive high-current low- $R_{DS(on)}$  N-channel MOSFETs. The drive capability is represented by its internal resistance, which is 1  $\Omega$  for VDRV to DRVL and 0.5  $\Omega$  for DRVL to GND. A dead time to prevent shoot through is internally generated between high-side MOSFET off to low-side MOSFET on, and low-side MOSFET off to high-side MOSFET on. The bias voltage VDRV can be delivered from 6.2-V VREG supply or from external power source from 4.5 V to 6.5 V. The instantaneous drive current is supplied by an input capacitor connected between the VDRV and PGND pins.

The average low-side gate drive current is calculated in Equation 3.

$$I_{GL} = C_{GL} \times V_{VDRV} \times f_{SW}$$
(3)

When VDRV is supplied by external voltage source, the device continues to be supplied by the VREG pin. There is no internal connection from VDRV to VREG.

#### 7.3.8 High-Side Driver

The high-side driver is designed to drive high current, low  $R_{DS(on)}$  N-channel MOSFETs. When configured as a floating driver, the bias voltage is delivered from the VDRV pin supply. The average drive current is calculated using Equation 4.

$$I_{GH} = C_{GH} \times V_{VDRV} \times f_{SW}$$
(4)

The instantaneous drive current is supplied by the flying capacitor between VBST and SW pins. The drive capability is represented by internal resistance, which is 1.5  $\Omega$  for VBST to DRVH and 0.7  $\Omega$  for DRVH to SW.

The driving power which needs to be dissipated from TPS53119 package.

$$P_{DRV} = (I_{GL} + I_{GH}) \times V_{VDRV}$$
(5)

#### 7.3.9 Power Good

The TPS53119 has a power-good output that indicates *high* when switcher output is within the target. The power-good function is activated after soft-start has finished. If the output voltage becomes within +10% or -5% of the target value, internal comparators detect power-good state and the power-good signal becomes high after a 1-ms internal delay. If the output voltage goes outside of +15% or -10% of the target value, the power-good signal becomes low after two microsecond (2-μs) internal delay. The power-good output is an open-drain output and must be pulled up externally.

In order for the PGOOD logic to be valid, the VDD input must be higher than 1 V. To avoid invalid PGOOD logic before the TPS53119 is powered up, TI recommends that the PGOOD pin be pulled up to VREG (either directly or through a resistor divider if a different pullup voltage is desired) because VREG remains low when the device is powered off. The pullup resistance can be chosen from a standard resistor value between 1 k $\Omega$  and 100 k $\Omega$ .



#### 7.3.10 Current Sense and Overcurrent Protection

TPS53119 has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the *OFF* state and the controller maintains the *OFF* state during the period in that the inductor current is larger than the overcurrent trip level. In order to provide both good accuracy and cost-effective solution, TPS53119 supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. The TRIP pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . The TRIP terminal sources  $I_{TRIP}$  current, which is 10  $\mu$ A typically at room temperature, and the trip level is set to the OCL trip voltage  $V_{TRIP}$  as shown in Equation 6.

The V<sub>TRIP</sub> is limited up to approximately 3 V internally.

$$V_{TRIP}(mV) = R_{TRIP}(k\Omega) \times I_{TRIP}(\mu A)$$
(6)

The inductor current is monitored by the voltage between GND pin and SW pin so that SW pin should be connected to the drain terminal of the low-side MOSFET properly.  $I_{TRIP}$  has 4700-ppm/°C temperature slope to compensate the temperature dependency of the  $R_{DS(on)}$ . The GND pin is used as the positive current-sensing node. The GND pin should be connected to the proper current sensing device, (for example, the source terminal of the low-side MOSFET.)

As the comparison is done during the OFF state,  $V_{TRIP}$  sets the valley level of the inductor current. Thus, the load current at the overcurrent threshold,  $I_{OCP}$ , can be calculated as shown in Equation 7.

$$I_{OCP} = \frac{V_{TRIP}}{\left(8 \times R_{DS(on)}\right)} + \frac{I_{IND(ripple)}}{2} = \frac{V_{TRIP}}{\left(8 \times R_{DS(on)}\right)} + \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$
(7)

In an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to fall down. Eventually, it crosses the undervoltage protection threshold and shuts down. After a hiccup delay (16 ms with 0.7-ms sort start), the controller restarts. If the overcurrent condition remains, the procedure is repeated and the device enters hiccup mode.

During the CCM, the negative current limit (NCL) protects the external FET from carrying too much current. The NCL detect threshold is set as the same absolute value as positive OCL but negative polarity.

#### **NOTE**

The threshold still represents the valley value of the inductor current.

#### 7.3.11 Overvoltage and Undervoltage Protection

TPS53119 monitors a resistor divided feedback voltage to detect overvoltage and undervoltage. When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1 ms, TPS53119 latches OFF both high-side and low-side MOSFETs drivers. The controller restarts after a hiccup delay (16 ms with 0.7-ms soft-start). This function is enabled 1.5-ms after the soft-start is completed.

When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches OFF the high-side MOSFET driver and latches ON the low-side MOSFET driver. The output voltage decreases. If the output voltage reaches UV threshold, then both high-side MOSFET and low-side MOSFET driver will be OFF and the device restarts after an hiccup delay. If the OV condition remains, both high-side MOSFET and low-side MOSFET driver remains OFF until the OV condition is removed.

### 7.3.12 UVLO Protection

The TPS53119 uses VREG undervoltage lockout protection (UVLO). When the VREG voltage is lower than 3.95 V, the device shuts off. When the VREG voltage is higher than 4.2 V, the device restarts. This is non-latch protection.

#### 7.3.13 Thermal Shutdown

The TPS53119 uses temperature monitoring. If the temperature exceeds the threshold value (typically 145°C), the device is shut off. This is non-latch protection.



#### 7.4 Device Functional Modes

#### 7.4.1 Light Load Condition in Auto-Skip Operation

While the MODE pin is pulled low through  $R_{\text{MODE}}$ , TPS53119 automatically reduces the switching frequency at light load conditions to maintain high efficiency. Detailed operation is described as follows. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The synchronous MOSFET is turned off when this zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode (DCM). The ON-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light load operation  $I_{\text{O(LL)}}$  (that is, the threshold between continuous and discontinuous conduction mode) can be calculated as shown in Equation 8.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$

where

• f<sub>SW</sub> is the PWM switching frequency

(8)

Switching frequency versus output current in the light load condition is a function of L,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportionally to the output current from the  $IO_{(LL)}$  given in Equation 8. For example, it is 60 kHz at  $IO_{(LL)}$  / 5 if the frequency setting is 300 kHz.

#### 7.4.2 Forced Continuous Conduction Mode

When the MODE pin is tied to PGOOD through a resistor, the controller keeps continuous conduction mode (CCM) in light load condition. In this mode, switching frequency is kept almost constant over the entire load range, which is suitable for applications need tight control of the switching frequency at a cost of lower efficiency.



# 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS53119 device is a small-sized, single-buck controller with adaptive ON-time DCAP mode control.

### 8.2 Typical Applications

### 8.2.1 Typical Application With Power Block



Figure 18. Typical Application Circuit Diagram With Power Block



### **Typical Applications (continued)**

#### 8.2.1.1 Design Requirements

This design uses the parameters listed in Table 3.

**Table 3. Design Specifications** 

|                     |                           | J .                                                                              |     |       |     |           |
|---------------------|---------------------------|----------------------------------------------------------------------------------|-----|-------|-----|-----------|
|                     | PARAMETER                 | TEST CONDITIONS                                                                  | MIN | TYP   | MAX | UNIT      |
| INPUT C             | HARACTERISTICS            |                                                                                  |     |       |     |           |
| $V_{IN}$            | Voltage range             |                                                                                  | 5   | 12    | 18  | V         |
|                     | Maximum input current     | V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 25 A                                   |     | 10    |     | Α         |
| I <sub>MAX</sub>    | No load input current     | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 0 A with auto-skip mode               |     | 1     |     | mA        |
| OUTPUT              | CHARACTERISTICS           |                                                                                  |     |       |     |           |
| V <sub>OUT</sub>    | Output voltage            |                                                                                  |     | 1.2   |     |           |
|                     | Output voltage regulation | Line regulation, 5 V ≤ V <sub>IN</sub> ≤ 14 V with FCCM                          |     | 0.2%  |     | V         |
|                     |                           | Load regulation, V <sub>IN</sub> = 12 V, 0 A ≤ I <sub>OUT</sub> ≤ 25 A with FCCM |     | 0.5%  |     |           |
| V <sub>RIPPLE</sub> | Output voltage ripple     | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 25 A with FCCM                        |     | 10    |     | $mV_{PP}$ |
| I <sub>LOAD</sub>   | Output load current       |                                                                                  | 0   |       | 25  | ۸         |
| I <sub>OVER</sub>   | Output overcurrent        |                                                                                  |     | 32    |     | Α         |
| t <sub>SS</sub>     | Soft-start time           |                                                                                  |     | 1     |     | ms        |
| SYSTEMS             | S CHARACTERISTICS         |                                                                                  |     |       | *   |           |
| f <sub>SW</sub>     | Switching frequency       |                                                                                  |     | 500   |     | kHz       |
|                     | Peak efficiency           | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 4 A         |     | 91%   |     |           |
| η                   | Full load efficiency      | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 8 A         |     | 91.5% |     |           |
| T <sub>A</sub>      | Operating temperature     |                                                                                  |     | 25    |     | °C        |

### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS53119 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.



#### 8.2.1.2.2 External Components Selection

Selecting external components is a simple process using D-CAP mode.

#### Choose the Inductor

The inductance should be determined to give the ripple current of approximately ¼ to ½ of maximum output current. Larger ripple current increases output ripple voltage and improves the signal-to-noise ratio and helps stable operation.

$$L = \frac{1}{I_{IND(ripple)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}} = \frac{3}{I_{OUT(max)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(9)

The inductor also requires a low DCR to achieve good efficiency. It also requires enough room above the peak inductor current before saturation. The peak inductor current can be estimated in Equation 10.

$$I_{IND(peak)} = \frac{V_{TRIP}}{8 \times R_{DS(on)}} + \frac{1}{L \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(10)

#### 2. Choose the Output Capacitor

When organic semiconductor capacitors or specialty polymer capacitors are used, for loop stability, capacitance and ESR should satisfy Equation 2. For jitter performance, Equation 11 is a good starting point to determine ESR.

$$\text{ESR} = \frac{V_{OUT} \times 10\,\text{mV} \times (1-D)}{0.6\,\text{V} \times I_{IND(ripple)}} = \frac{10\,\text{mV} \times L \times f_{SW}}{0.6\,\text{V}} = \frac{L \times f_{SW}}{60} \ \left(\Omega\right)$$

where

- D is the duty factor
- the required output ripple slope is approximately 10 mV per t<sub>SW</sub> (switching period) in terms of VFB terminal voltage
   (11)

#### 3. Determine the Value of R1 and R2

The output voltage is programmed by the voltage-divider resistor, R1 and R2 shown in Figure 17. R1 is connected between the VFB pin and the output, and R2 is connected between the VFB pin and GND. Recommended R2 value is between 10 k $\Omega$  and 20 k $\Omega$ . Determine R1 using Equation 12.

$$R1 = \frac{V_{OUT} - \left(\frac{I_{IND(ripple)} \times ESR}{2}\right) - 0.6}{0.6} \times R2$$
(12)



### 8.2.1.3 Application Curves





### 8.2.2 Typical Application With Ceramic Output Capacitors



Figure 22. Typical Application Circuit Diagram With Ceramic Output Capacitors

### 8.2.2.1 Design Requirements

This design uses the parameters listed in Table 4.

**Table 4. Design Specifications** 

|                     |                             | rabio ii booigii opoomoation                                                    | -   |       |      |         |
|---------------------|-----------------------------|---------------------------------------------------------------------------------|-----|-------|------|---------|
|                     | PARAMETER                   | TEST CONDITIONS                                                                 | MIN | TYP   | MAX  | UNIT    |
| INPUT CI            | HARACTERISTICS              |                                                                                 |     |       |      |         |
| $V_{IN}$            | Voltage range               |                                                                                 | 5   | 12    | 18   | V       |
|                     | Maximum input current       | V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 8 A                                   |     | 2.5   |      | Α       |
| I <sub>MAX</sub>    | No load input current       | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 0 A with auto-skip mode              |     | 1     |      | mA      |
| OUTPUT              | CHARACTERISTICS             |                                                                                 |     |       |      |         |
|                     | Output voltage              |                                                                                 |     | 1.2   |      |         |
| V <sub>OUT</sub>    | O dand and to a considering | Line regulation, 5 V ≤ V <sub>IN</sub> ≤ 14 V with FCCM                         |     | 0.2%  |      |         |
|                     | Output voltage regulation   | Load regulation, V <sub>IN</sub> = 12 V, 0 A ≤ I <sub>OUT</sub> ≤ 8 A with FCCM |     |       |      |         |
| V <sub>RIPPLE</sub> | Output voltage ripple       | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 8 A with FCCM                        |     | 10    |      | $mV_PP$ |
| I <sub>LOAD</sub>   | Output load current         |                                                                                 | 0   |       | 8    | А       |
| I <sub>OVER</sub>   | Output overcurrent          |                                                                                 |     | 25    |      | А       |
| t <sub>SS</sub>     | Soft-start time             |                                                                                 |     | 1     |      | ms      |
| SYSTEM              | S CHARACTERISTICS           |                                                                                 |     |       |      |         |
| f <sub>SW</sub>     | Switching frequency         |                                                                                 |     | 500   | 1000 | kHz     |
| η                   | Peak efficiency             | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 4 A        |     | 91%   |      |         |
|                     | Full load efficiency        | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 8 A        |     | 91.5% |      |         |
| T <sub>A</sub>      | Operating temperature       |                                                                                 |     | 25    |      | °C      |



#### 8.2.2.2 Detailed Design Procedure

#### 8.2.2.2.1 External Parts Selection With All Ceramic Output Capacitors

When a ceramic output capacitor is used, the stability criteria in Equation 2 cannot be satisfied. The ripple injection approach as shown in Figure 22 is implemented to increase the ripple on the VFB pin and make the system stable. C2 can be fixed at 1 nF. The value of C1 can be selected between 10 nF to 200 nF.

The increased ripple on the VFB pin causes the increase of the VFB DC value. The AC ripple coupled to the VFB pin has two components, one coupled from SW node and the other coupled from  $V_{OUT}$  and they can be calculated using Equation 13 and Equation 14.

$$V_{INJ(SW)} = \frac{(V_{IN} - V_{OUT})}{R7 \times C1} \times \frac{D}{f_{SW}}$$
(13)

$$V_{INJ(OUT)} = ESR \times I_{IND(ripple)} + \frac{I_{IND(ripple)}}{8 \times C_{OUT} \times f_{SW}}$$
(14)

The DC value of VFB can be calculated by Equation 15.

$$V_{FB} = 0.6 + \frac{\left(V_{INJ(SW)} + V_{INJ(OUT)}\right)}{2}$$
(15)

And the resistor divider value can be determined by Equation 16.

$$R1 = \frac{\left(V_{OUT} - V_{FB}\right)}{V_{FB}} \times R2 \tag{16}$$

#### 8.2.2.3 Application Curves





### 9 Power Supply Recommendations

The TPS53119 is a small-sized single-buck controller with adaptive ON-time D-CAP mode control. The device is suitable for low output voltage, high current, PC system power rail and similar point-of-load (POL) power supplies in digital consumer products.

### 10 Layout

### 10.1 Layout Guidelines

Certain points must be considered before starting a layout work using the TPS53119.

- Inductors, V<sub>IN</sub> capacitors, V<sub>OUT</sub> capacitors and MOSFETs are the power components and must be placed on one side of the PCB (solder side). Place other small signal components on another side (component side). Insert at least one inner plane, connected to power ground, in order to shield and isolate the small signal traces from noisy power lines.
- Place all sensitive analog traces and components such as VFB, PGOOD, TRIP, MODE, and RF away from high-voltage switching nodes such as SW, DRVL, DRVH or VBST to avoid coupling. Use internal layers as ground planes and shield feedback trace from power traces and components.
- The DC-DC converter has several high-current loops. The area of these loops must be minimized in order to suppress generating switching noise.
  - The most important loop to minimize the area of is the path from the V<sub>IN</sub> capacitors through the high and low-side MOSFETs, and back to the capacitors through ground. Connect the negative node of the V<sub>IN</sub> capacitors and the source of the low-side MOSFET at ground as close as possible.
  - The second important loop is the path from the low-side MOSFET through inductor and V<sub>OUT</sub> capacitors, and back to source of the low-side MOSFET through ground. Connect source of the low-side MOSFET and negative node of VOUT capacitors at ground as close as possible.
  - The third important loop is of gate driving system for the low-side MOSFET. To turn on the low-side MOSFET, high current flows from VDRV capacitor through gate driver and the low-side MOSFET, and back to negative node of the capacitor through ground. To turn off the low-side MOSFET, high current flows from gate of the low-side MOSFET through the gate driver and PGND of the device, and back to source of the low-side MOSFET through ground. Connect negative node of VDRV capacitor, source of the low-side MOSFET and PGND of the device at ground as close as possible.
- Because the TPS53119 controls output voltage referring to voltage across V<sub>OUT</sub> capacitor, the high-side resistor of the voltage divider should be connected to the positive node of V<sub>OUT</sub> capacitor at the regulation point. Connect the low-side resistor to the GND (analog ground of the device). The trace from these resistors to the VFB pin must be short and thin. Place on the component side and avoid vias between these resistors and the device.
- Connect the overcurrent setting resistors from the TRIP pin to GND and make the connections as close as
  possible to the device. The trace from TRIP pin to resistor and from resistor to GND should avoid coupling to
  a high-voltage switching node.
- Connect the frequency setting resistor from RF pin to GND, or to the PGOOD pin and make the connections
  as close as possible to the device. The trace from the RF pin to the resistor and from the resistor to GND
  should avoid coupling to a high-voltage switching node.
- Connect all GND (analog ground of the device) trace together and connect to power ground or ground plane with a single via or trace or through a 0-Ω resistor at a quiet point
- Connections from gate drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65 mm (25 mils) or wider traces of at least 0.5 mm (20 mils) diameter along this trace.
- The PCB trace defined as switch node, which connects to source of high-side MOSFET, drain of low-side MOSFET, and high-voltage side of the inductor, must be as short and wide as possible.
- Connect the ripple injection V<sub>OUT</sub> signal (V<sub>OUT</sub> side of the C1 capacitor in Figure 22) from the terminal of ceramic output capacitor. The AC-coupling capacitor (C7 in Figure 22) can be placed near the device.



### 10.2 Layout Example



Copyright © 2017, Texas Instruments Incorporated

Figure 26. TPS53119EVM-690 Top Layer Assembly Drawing, Top View



Figure 27. TPS53119EVM-690 Bottom Assembly Drawing, Bottom View



# **Layout Example (continued)**



Figure 28. TPS53119EVM-690 Top Copper, Top View



Figure 29. TPS53119EVM-690 Layer-2 Copper, Top View



# **Layout Example (continued)**



Figure 30. TPS53119EVM-690 Layer-3 Copper, Top View



Figure 31. TPS53119EVM-690 Layer-4 Copper, Top View



# **Layout Example (continued)**



Figure 32. TPS53119EVM-690 Layer-5 Copper, Top View



Figure 33. TPS53119EVM-690 Bottom Layer Copper, Top View



### 11 器件和文档支持

#### 11.1 器件支持

#### 11.1.1 开发支持

#### 11.1.1.1 使用 WEBENCH® 工具创建定制设计

单击此处,使用 TPS53119 器件并借助 WEBENCH® 电源设计器创建定制设计。

- 1. 首先输入输入电压 (V<sub>IN</sub>)、输出电压 (V<sub>OUT</sub>) 和输出电流 (I<sub>OUT</sub>) 要求。
- 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。

WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案以常用 CAD 格式导出
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。

#### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 商标

Eco-Mode, , D-CAP, E2E are trademarks of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

### 11.6 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

### 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司



### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS53119RGTR     | ACTIVE | VQFN         | RGT                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -20 to 85    | 53119                   | Samples |
| TPS53119RGTT     | ACTIVE | VQFN         | RGT                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -20 to 85    | 53119                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Mar-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS53119RGTR | VQFN            | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS53119RGTT | VQFN            | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Mar-2019



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53119RGTR | VQFN         | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS53119RGTT | VQFN         | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
   Reference JEDEC registration MO-220



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Controllers category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

NCP1218AD65R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG NCP81101BMNTXG NCP81205MNTXG SJE6600

AZ7500BMTR-E1 SG3845DM NCP1250BP65G NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81206MNTXG NCP1240AD065R2G NCP1240FD065R2G NCP1361BABAYSNT1G NCP1230P100G NX2124CSTR SG2845M NCP1366BABAYDR2G NCP81101MNTXG NCP81174NMNTXG NCP4308DMTTWG NCP4308AMTTWG NCP1366AABAYDR2G NCP1251FSN65T1G NCP1246BLD065R2G MB39A136PFT-G-BND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1246ALD065R2G AZ494AP-E1 CR1510-10 NCP4205MNTXG XRP6141ELTR-F RY8017 LP6260SQVF LP6298QVF ISL6121LIB ISL6225CA ISL6244HRZ ISL6268CAZ ISL6315IRZ ISL6420AIAZ-TK ISL6420AIRZ ISL6420IAZ ISL6421ERZ