







**TEXAS INSTRUMENTS** 

**TPS7A43** SBVS393B – DECEMBER 2020 – REVISED NOVEMBER 2022

## **TPS7A43 50-mA, 85-V, Ultra-Low IQ, Low-Dropout Linear Voltage Regulator With Power-Good, Precision Enable, and Selectable Mid-Output Rail**

## **1 Features**

- Input voltage: 4 V to 85 V
- Wide output (OUT) voltage range: – Adjustable: 1.24 V to 14.5 V
	- Fixed: 1.25 V to 5.0 V
	-
- Selectable intermediate output (MID\_OUT):  $-$  10 V, 12 V, 15 V
- Maximum output current:
- 50 mA (shared between OUT and MID\_OUT)
- 1% accuracy over temperature
- Ultra-low  $I<sub>O</sub>$ : 5.5 μA
- Precision enable
- Power-good (PG) output (open drain)
- Thermal shutdown and overcurrent protection
- Operating junction temperature: –40°C to +125°C
- Package: HVSSOP-10  $(R<sub>0JA</sub> = 53.7^{\circ}C/W)$

## **2 Applications**

- Cordless power tools
- DC motors and fans
- Programmable logic controllers (PLCs)
- Field transmitter and process sensors
- Smoke and heat detectors
- EV charging infrastructure
- **Battery packs**

## **3 Description**

The TPS7A43 low-dropout (LDO) linear voltage regulator introduces a combination of a 4-V to 85-V input voltage range with very-low quiescent current.

This device can support a wide range of input voltages (for example, a 15-s battery and 24-V to 48-V line power) and withstand line transient voltages up to 85 V. These features help modern applications meet increasingly stringent energy requirements, and help extend battery life in portable-power solutions.

The TPS7A43 output (OUT) is available in both fixed and adjustable output versions, which can regulate from 1.24 V to 14.5 V at 1% accuracy. The device also provides a second intermediate output (MID\_OUT) that can be set to 10 V, 12 V, and 15 V using the MVSEL pins and can be used to bias gate drivers in place of a discrete regulator.

The TPS7A43 features a precision enable input that helps enable or disable the LDO at a fixed and accurate threshold voltage using a resistor divider from the input.

The power-good (PG) output is used to monitor the voltage at the feedback pin to indicate the status of the output voltage. The EN input and PG output can be used for sequencing multiple power sources in the system.

#### **Package Information**(1)



(1) For all available packages, see the package option addendum at the end of the data sheet.



Line Transient With  $V_{MID\_OUT}$  = 12 V,  $V_{OUT}$  = 3.3 V,  $I_{\text{OUT}} = 50 \text{ mA}$ 



**Typical Application Circuit**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,  $\overline{\textbf{AD}}$  intellectual property matters and other important disclaimers. PRODUCTION DATA.



## **Table of Contents**



## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



• Changed document status from *Advance Information* to *Production Data* ........................................................1



## **5 Pin Configuration and Functions**







**(Top View)** 



#### **Table 5-1. Pin Functions**



#### **Table 5-1. Pin Functions (continued)**



## **6 Specifications**

#### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional – this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltages with respect to GND.

- (3) Absolute maximum voltage, withstand 90 V for 200 ms.
- (4)  $V_{\text{MID\_OUT}} + 0.3 V$  or 20 V (whichever is smaller).
- $V_{\text{IN}}$  + 0.3 V or 20 V (whichever is smaller).

### **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 2-kV HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 500-V CDM allows safe manufacturing with a standard ESD control process.



#### **6.3 Recommended Operating Conditions**



(1) Select pullup resistor to limit PG pin sink current when PG output is driven low. See the *Power Good* section for details.

All capacitor values are assumed to derate to 50% of the nominal capacitor value.

(3) Maintain a 3:1 ratio between  $C_{MID\_OUT}$  vs  $C_{OUT}$  for stability.

#### **6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### **6.5 Electrical Characteristics**

specified at T<sub>J</sub> = –40°C to +125°C, V<sub>IN</sub> = V<sub>OUT(nom)</sub> + 1.5V or 4V, whichever is greater, FB tied to OUT (adjustable version only), I<sub>OUT</sub> = 1 mA, I<sub>MID\_OUT</sub> = 0mA, V<sub>EN</sub> = 2 V, V<sub>MVSEL1</sub> = 0.9 V, V<sub>MVSEL2</sub> = 0.9 V, C<sub>IN</sub> = 1 μF, C<sub>MID\_OUT</sub> = 4.7 μF, and C<sub>OUT</sub> = 1 µF (unless otherwise noted); typical values are at  $T_J$  = 25°C





#### **6.5 Electrical Characteristics (continued)**

specified at T<sub>J</sub> = –40°C to +125°C, V<sub>IN</sub> = V<sub>OUT(nom)</sub> + 1.5V or 4V, whichever is greater, FB tied to OUT (adjustable version only), I<sub>OUT</sub> = 1 mA, I<sub>MID\_OUT</sub> = 0mA, V<sub>EN</sub> = 2 V, V<sub>MVSEL1</sub> = 0.9 V, V<sub>MVSEL2</sub> = 0.9 V, C<sub>IN</sub> = 1 μF, C<sub>MID\_OUT</sub> = 4.7 μF, and C<sub>OUT</sub> = 1 µF (unless otherwise noted); typical values are at T $_{\textrm{J}}$  = 25°C



(1) Line regulation from Input of the LDO to the final output of the LDO.

(2) V<sub>DO</sub> is measured with V<sub>IN</sub> = 0.95 × V<sub>OUT(nom)</sub> for fixed output voltage versions. V<sub>DO</sub> is not measured for fixed output voltage versions when V<sub>OUT</sub> ≤ 3.1 V. For the adjustable output device, V<sub>DO</sub> is measured with V<sub>FB</sub> = 0.95 × V<sub>FB(nom).</sub>

(3)  $V_{DO(MID\_OUT)}$  is measured with  $V_{IN} = 0.95 \times V_{MID\_OUT(nom)}$  for Mid output voltages.

### **6.6 Typical Characteristics**























### **7 Detailed Description**

#### **7.1 Overview**

The TPS7A43 is an 85-V, low quiescent current, low-dropout (LDO) linear regulator. The very low  $I<sub>O</sub>$ performance makes the device an excellent choice for battery-powered or line-power applications that are expected to meet increasingly stringent standby-power standards.

The high accuracy over temperature and power-good indication make this device designed for meeting a broad range of microcontroller power requirements. The device features a selectable MID\_OUT voltage pin to provide a secondary voltage to serve as a bias rail for gate drivers.

For increased robustness, the TPS7A43 also incorporates precision enable, output current limit, active discharge, and thermal shutdown protection. The operating junction temperature for this device is from –40°C to  $+125^{\circ}$ C.



#### **7.2 Functional Block Diagrams**

**Figure 7-1. Adjustable Version**





**Figure 7-2. Fixed Version**

### **7.3 Feature Description**

#### **7.3.1 MID\_OUT Voltage Selection**

The TPS7A43 features a MID\_OUT voltage pin that provides a secondary output voltage supply in addition to the OUT pin, which is the main output voltage supply. The MID\_OUT voltage can be set using the MVSEL1 and MVSEL2 pins; see the *MID\_OUT Voltage Setting* section for more details.

#### **7.3.2 Precision Enable**

The TPS7A43 features a precision enable circuit. The enable pin (EN) is active high; thus, enable the device by forcing the voltage of the enable pin to exceed the V<sub>EN(HI)</sub> voltage; see the *Electrical Characteristics* table. Turn off the device by forcing the voltage of the enable pin to drop below the V<sub>EN(LOW)</sub> voltage; see the *Electrical Characteristics* table. EN is pulled high by a 50-nA current source; therefore, EN can be left floating to enable the device. Board-level leakage on the order of tens of nanoamperes can cause the EN pin to be pulled low when EN is left floating, so care must be taken to minimize leakage if this functionality is used.

If this pin is tied to the IN pin, the input voltage must not exceed 18 V; see the *Recommended Operating Conditions* table.



As shown in Figure 7-3, an external resistor divider circuit can be used to enable the device using the input voltage.



**Figure 7-3. Enable the Device Using the Input Voltage**

The  $V_{EN(HI)}$  (maximum) and  $V_{EN(LOW)}$  (minimum) thresholds along with the application input voltage can be used to set the R<sub>1</sub> to R<sub>2</sub> resistor divider ratio. The values of the R<sub>2</sub> and R<sub>1</sub> resistors can also be optimized to minimize the leakage current through the divider.

#### **7.3.3 Dropout Voltage**

Dropout voltage (V<sub>DO</sub>) is defined as the input voltage minus the output voltage (V<sub>IN</sub> – V<sub>OUT</sub>) at the rated output current (I<sub>RATED</sub>), where the pass transistor is fully on. I<sub>RATED</sub> is the maximum I<sub>OUT</sub> listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance  $(R_{DS(ON)})$  of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the  $R_{DS(ON)}$  of the device.

$$
R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}} \tag{1}
$$

#### **7.3.4 Current Limit**

The device has internal current limit circuits for both MID OUT and OUT rails. These circuits protect the regulator during high-current load transient faults or shorting events on either rails. Both current limit circuits are brick-wall schemes with  $I_{CL(MID\ OUT)}$  being higher than  $I_{CL(OUT)}$ . In a high-current load transient fault, the brick-wall scheme limits the output current to the respective current limit ( $I_{CL(MID\_OUT)}$  or  $I_{CL(OUT)}$ ), both of which are listed in the *Electrical Characteristics* table.

When the device is in either current limit, the output voltages are not regulated. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in either current limit, the corresponding pass transistor dissipates power. For instance, when the OUT rail is in current limit, the power dissipation can be calculated as  $[(V_{N} - V_{OUT}) \times I_{CL(OUT)}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the faulty output current condition continues, the device cycles between current limit and thermal shutdown with approximately a 5-ms time constant. For more information on current limits, see the *Know Your Limits* application note.

Figure 7-4 shows a diagram of the current limit.



**Figure 7-4. Current Limit: Brick-Wall Scheme**

#### **7.3.5 Thermal Shutdown**

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(\mathsf{T}_{\mathsf{J}})$  of the pass transistor rises to  $\mathsf{T}_{\mathsf{SD}(\mathsf{shutdown})}$  (typical). Thermal shutdown hysteresis assures that the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time-constant of the semiconductor die is fairly short, thus the device can cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during start up can be high from large  $V_{IN} - V_{OUT}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start up completes.

When the thermal limit is triggered with the load current near the value of the current limit, the output can oscillate prior to the output switching off.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.



#### **7.3.6 Power Good**

The power-good (PG) pin is an open-drain output and can be connected to a regulated supply through an external pullup resistor. The maximum pullup voltage is listed as V<sub>PG</sub> in the *Recommended Operating Conditions* table. For the PG pin to have a valid output, the voltage on the IN pin must be greater than 4 V. When  $V_{OUT}$ exceeds  $V_{IT(PG,RISING)}$ , the PG output is high impedance and the PG pin voltage pulls up to the connected regulated supply. When the regulated output falls below  $V_{IT(PG, FALLING)}$ , the open-drain output turns on and pulls the PG output low after a short deglitch time. If output voltage monitoring is not needed, the PG pin can be left floating or connected to ground.

The recommended maximum PG pin sink current ( $I_{PG-SINK}$ ) and the leakage current into the PG pin ( $I_{LKG(PG)}$ ) are listed in the *Electrical Characteristics* table.

The PG pullup voltage (V<sub>PG\_PULLUP</sub>), the desired minimum power-good output voltage (V<sub>PG(MIN)</sub>), and I<sub>LKG(PG)</sub> limit the maximum PG pin pullup resistor value ( $R_{PG}$   $_{PULLUP}$ ). V<sub>PG PULLUP</sub>, the PG pin low-level output voltage  $(V_{OL(PG)})$ , and  $I_{PG-SINK}$  limit the minimum  $R_{PG}$   $_{PULLUP}$ . Maximum and minimum values for  $R_{PG}$   $_{PULLUP}$  can be calculated from the following equations:



For example, if the PG pin is connected to a pullup resistor with a 3.3-V external supply, from the *Electrical Characteristics* table, R<sub>PG</sub>\_PULLUP(MAX) is 25 MΩ. From the *Electrical Characteristics* table, R<sub>PG\_PULLUP(MIN)</sub> is 6.6 kΩ.



#### **7.4 Device Functional Modes**

#### **7.4.1 Device Functional Mode Comparison**

Table 7-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics*  table for parameter values.





#### **7.4.2 Normal Operation**

The device regulates to the nominal output voltages when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage on either rails  $(V_{MID\_OUT(nom)} + V_{DO(MID\_OUT)}$  and  $V_{OUT(nom)} + V_{DO(OUT)})$
- The current sourced from either MID\_OUT and OUT is less than the respective current limit specified in the *Electrical Characteristics* table for each rail
- The device junction temperature is less than the thermal shutdown temperature (T」<  ${\sf T}_{\sf SD({\sf shutdown})})$
- The enable voltage has previously exceeded the  $V_{EN(HI)}$  (maximum) threshold and has not yet decreased to less than the  $V_{EN(LOW)}$  minimum threshold
- $V_{IN}$  has exceeded 4 V if the EN pin is left floating

#### **7.4.3 Dropout Operation**

Because the TPS7A43 has two output rails (MID\_OUT and OUT), the device can be in either  $V_{DO(MID-OUT)}$  or  $V_{DO(OUT)}$ , or in both depending on the input voltage level while all other conditions are met for normal operation. When the input voltage drops to lower than  $V_{MID\_OUT(nom)} + V_{DO(MID\_OUT)}$ , the device is in  $V_{DO(MID\_OUT)}$  dropout. During this rail dropout, V<sub>MID OUT</sub> tracks V<sub>IN</sub> and the transient performance of V<sub>MID OUT</sub> becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. The MID\_OUT rail line or load transients in the V<sub>DO(MID\_OUT)</sub> dropout can result in large V<sub>MID\_OUT</sub> deviations. When the device is still in V<sub>DO(MID\_OUT)</sub> and when V<sub>IN</sub> is higher than V<sub>OUT(nom)</sub> + V<sub>DO(OUT)</sub>, V<sub>OUT</sub> is in regulation and is not in V<sub>DO(OUT)</sub> dropout. When V<sub>IN</sub> drops below V<sub>OUT(nom)</sub> + V<sub>DO(OUT)</sub>, V<sub>OUT</sub> is no longer in regulation and transient performance becomes significantly degraded.

When the device is in a steady dropout state (when the device is in both  $V_{DO(MID-OUT)}$  and  $V_{DO(OUT)}$  dropout, directly after being in a normal regulation state, but *not* during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to  $V_{MID_OUT(nom)}$  +  $V_{DO(MID_OUT)}$  and greater than  $V_{OUT(NOM)} + V_{DO}$ , the output voltage (OUT) can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

#### **7.4.4 Disabled**

The outputs of the device can be shutdown by forcing the voltage of the enable pin to less than  $V_{EN(LOW)}$ (minimum); see the *Electrical Characteristics* table. When disabled, the pass transistor is turned off and internal circuits are shutdown.



#### **8 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **8.1 Application Information**

#### **8.1.1 MID\_OUT Voltage Setting**

The MID\_OUT voltage has three different output voltage levels (10 V, 12 V, and 15 V), as listed in Table 8-1, depending on the MVSEL1 and MVSEL2 pin voltage settings.





For adjustable voltage options of the TPS7A43, and to maintain voltage regulation on the MID\_OUT and OUT pins, the input voltage must be kept ≥ MID\_OUT + V<sub>DO(MID</sub> <sub>OUT)</sub>. Additionally, to maintain regulation on the OUT pin, the MID\_OUT voltage must be set  $\geq V_{\text{OUT}(nom)} + V_{\text{DO(OUT)}}$ .

Set the MVSEL1 and MVSEL2 voltages before enabling the device to set the MID OUT voltage level; however, the MID OUT voltage setting can be changed to a different level after the device had powered up. Do not allow these pins to float, instead tie them both to GND if not used to set  $V_{MID\quadOUT}$ . When the device is powered while either of these pins are floating, the MID\_OUT voltage is not set properly and might switch levels and cause damage to the device.

#### **8.1.2 Adjustable Device Feedback Resistors**

The adjustable-version device requires external feedback divider resistors to set the output voltage.  $V_{OUT}$  is set using the feedback divider resistors,  $R_1$  and  $R_2$ , according to the following equation:

$$
V_{\text{OUT}} = V_{\text{FB}} \times (1 + R_1 / R_2) \tag{4}
$$

To ignore the FB pin current error term in the  $V_{\text{OUT}}$  equation, set the feedback divider current to 100 times the FB pin current listed in the *Electrical Characteristics* table. This setting provides the maximum feedback divider series resistance, as shown in the following equation:

$$
R_1 + R_2 \le V_{\text{OUT}} / (I_{\text{FB}} \times 100) \tag{5}
$$

#### **8.1.3 Recommended Capacitor Types**

The device is designed to be stable using low equivalent series resistance (ESR) capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. As a rule of thumb, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value.



#### **8.1.4 Input and Output Capacitor Requirements**

An input capacitor is not required for stability except when the device maximum current is sourced from the MID\_OUT pin. However, adding an input capacitor is always good analog design practice to counteract reactive input sources and improve transient response, input ripple, and PSRR. Starting with the nominal input capacitor value is required if large, fast transient load or line transients are anticipated on the MID OUT pin or if the device is located several inches from the input power source.

A minimum of a 3:1 capacitor ratio between C<sub>MID</sub>  $_{\text{OUT}}$  and C<sub>OUT</sub> is required for proper operation of the TPS7A43 LDO and a 4.7-μF capacitor can be connected from the MID\_OUT pin to GND.

A minimum 1-μF output capacitor is required for  $V_{\text{OUT}}$  stability. A maximum 100-μF output capacitor can be used as long as the 3:1 ratio between C<sub>MID</sub>  $_{\text{OUT}}$  and C<sub>OUT</sub> is maintained.

#### 8.1.5 Power Dissipation (P<sub>D</sub>)

Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation  $(P_D)$ .

$$
P_D = (V_{IN} - V_{OUT}) \times I_{OUT}
$$
 (6)

**Note**

Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation.

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.

The maximum power dissipation determines the maximum allowable ambient temperature  $(T_A)$  for the device. According to the following equation, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ .

$$
T_J = T_A + (R_{\theta JA} \times P_D) \tag{7}
$$

Thermal resistance (RθJA) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance.

#### **8.1.6 Estimating Junction Temperature**

The JEDEC standard now recommends the use of psi (Ψ) thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter ( $\psi_{\text{JT}}$ ) and junction-to-board characterization parameter ( $\psi_{\text{JB}}$ ). As described in Equation 8 and Equation 9, these parameters provide two methods for calculating the junction temperature  $(T_J)$ . Use the junction-to-top characterization parameter ( $\psi_{JT}$ ) with the temperature at the center-top of device package (T<sub>T</sub>) to calculate the junction temperature. Use the junction-to-board characterization parameter ( $\psi_{JB}$ ) with the PCB surface temperature 1 mm from the device package  $(T_B)$  to calculate the junction temperature.



$$
T_J = T_T + \psi_{JT} \times P_D \tag{8}
$$

where:

- $P_D$  is the dissipated power
- $\cdot$  T<sub>T</sub> is the temperature at the center-top of the device package

$$
T_J = T_B + \psi_{JB} \times P_D \tag{9}
$$

where:

 $T<sub>B</sub>$  is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application note.

#### **8.2 Typical Application**

This section discusses the implementation of the TPS7A43 in a cordless power tools application. Figure 8-1 shows a typical circuit diagram for this application.



**Figure 8-1. Powering Cordless Power Tools**

#### **8.2.1 Design Requirements**

Table 8-2 summarizes the design requirements for Figure 8-1.

#### **Table 8-2. Design Parameters**





### **8.2.2 Detailed Design Procedure**

A fixed 3.3-V output voltage device is used for this application. The MID\_OUT voltage is set to 12 V by tying the V<sub>MVSEL1</sub> pin to GND and setting V<sub>MVSEL2</sub> to ≥ 0.9 V using the R3 and R4 resistor divider. The value of the R3 and R4 divider ratio must ensure that V<sub>MVSEL2</sub> is set to ≥ 0.9 V when V<sub>IN</sub> ≥ 15 V. To limit the current burned through this divider to 5 μA, R3 can be calculated using Equation 10, and the calculated value then can be rounded to the nearest standard value. When  $V_{IN}$  goes all the way up to 85 V during a transient, the V<sub>MSEL2</sub> voltage goes up to 3.9 V (which is still lower than the maximum recommended value for this pin, as specified in the *Recommended Operating Conditions* table).

$$
R3 = (15 V - 0.9 V) / 5 \mu A = 2.82 M\Omega
$$
\n(10)

R4 then can be calculated with Equation 11 by using the VMVSEL2 value of the same current value.

$$
R3 = 0.9 \text{ V} / 5 \text{ }\mu\text{A} = 180 \text{ k}\Omega \tag{11}
$$

The enable precision circuit is also used to turn off the device when  $V_{\text{IN}}$  drops below 15 V. The R1 and R2 resistor divider is used to set V<sub>EN</sub> to lower than V<sub>EN(LOW)</sub> of 1.15 V when V<sub>IN</sub> drops below 15 V. R1 can be calculated using Equation 12 to limit the burned current through this divider to 5 μA, similar to the above divider.

 $R1 = (15 \text{ V} - 1.15 \text{ V}) / 5 \text{ }\mu\text{A} = 2.77 \text{ }M\Omega$  (12)

Equation 13 can then be used to calculate R2. The calculated R1 and R2 values can then rounded to the nearest standard values.

$$
R2 = 1.15 \text{ V} / 5 \text{ }\mu\text{A} = 230 \text{ k}\Omega \tag{13}
$$

#### **8.2.3 Application Curves**





#### **8.3 Power Supply Recommendations**

The device is designed to operate from an input supply voltage range of 4 V to 85 V. To ensure that the output voltages are well regulated and dynamic performance is optimum, the input supply must be at least V<sub>MID</sub> <sub>OUT(nom)</sub> + 1.5 V. Connect a low output impedance power supply directly to the input pin of the TPS7A43.

#### **8.4 Layout**

#### **8.4.1 Layout Guidelines**

- Place input and output capacitors as close to the device pins as possible.
- Use copper planes for device connections to optimize thermal performance.
- Place thermal vias around the device and under the thermal pad to distribute heat.
- Only place tented thermal vias directly beneath the thermal pad of the DGQ package. An untented via can wick solder or solder paste away from the thermal pad joint during the soldering process, leading to a compromised solder joint on the thermal pad.

#### **8.4.2 Layout Examples**



**Figure 8-4. Adjustable Version Layout Example**



**Figure 8-5. Fixed Version Layout Example**



#### **9 Device and Documentation Support**

#### **9.1 Device Support**

#### **9.1.1 Development Support**

#### *9.1.1.1 Evaluation Modules*

An evaluation module (EVM) for a similar P2P device, the TPS7A43, is available to assist in the initial circuit performance evaluation for the TPS7A43. The *TPS7A43EVM-047 Evaluation Module* user guide can be requested at the Texas Instruments website through the product folders or purchased directly from the TI Store.

#### *9.1.1.2 Spice Models*

SPICE models for the TPS7A43 are available through the product folder under *Tools & software*.

#### **9.1.2 Device Nomenclature**





(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

#### **9.2 Documentation Support**

#### **9.2.1 Related Documentation**

For related documentation see the following:

- Texas Instruments, *TPS7A43EVM-047 Evaluation Module* user guide
- Texas Instruments, *LDO Basics: Preventing reverse current* blog
- Texas Instruments, *LDO basics: capacitor vs. capacitance* blog

#### **9.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **9.4 Support Resources**

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### **9.5 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **9.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### **9.7 Glossary**

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### **10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

#### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







## **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Nov-2022



\*All dimensions are nominal



## **GENERIC PACKAGE VIEW**

# **DGQ 10 PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height**

**3 x 3, 0.5 mm pitch** PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4224775/A



## **PACKAGE OUTLINE**

## **DGQ0010D PowerPAD - 1.1 mm max height** TM

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA-T.



# **EXAMPLE BOARD LAYOUT**

## **DGQ0010D** PowerPAD™ - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



## **EXAMPLE STENCIL DESIGN**

## **DGQ0010D** PowerPAD™ - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

*Click to view similar products for* [LDO Voltage Regulators](https://www.xonelec.com/category/semiconductors/integrated-circuits-ics/power-management-ics/voltage-regulators-voltage-controllers/ldo-voltage-regulators) *category:*

*Click to view products by* [Texas Instruments](https://www.xonelec.com/manufacturer/texasinstruments) *manufacturer:* 

Other Similar products are found below :

[AP7363-SP-13](https://www.xonelec.com/mpn/diodesincorporated/ap7363sp13) [NCV8664CST33T3G](https://www.xonelec.com/mpn/onsemiconductor/ncv8664cst33t3g) [L79M05TL-E](https://www.xonelec.com/mpn/onsemiconductor/l79m05tle) [AP7362-HA-7](https://www.xonelec.com/mpn/diodesincorporated/ap7362ha7) [PT7M8202B12TA5EX](https://www.xonelec.com/mpn/diodesincorporated/pt7m8202b12ta5ex) [TCR3DF185,LM\(CT](https://www.xonelec.com/mpn/toshiba/tcr3df185lmct) [TLF4949EJ](https://www.xonelec.com/mpn/infineon/tlf4949ej) [NCP4687DH15T1G](https://www.xonelec.com/mpn/onsemiconductor/ncp4687dh15t1g) [NCV8703MX30TCG](https://www.xonelec.com/mpn/onsemiconductor/ncv8703mx30tcg) [LP2951CN](https://www.xonelec.com/mpn/onsemiconductor/lp2951cn) [NCV4269CPD50R2G](https://www.xonelec.com/mpn/onsemiconductor/ncv4269cpd50r2g) [AP7315-25W5-7](https://www.xonelec.com/mpn/diodesincorporated/ap731525w57) [NCV47411PAAJR2G](https://www.xonelec.com/mpn/onsemiconductor/ncv47411paajr2g) [AP2111H-1.2TRG1](https://www.xonelec.com/mpn/diodesincorporated/ap2111h12trg1) [ZLDO1117QK50TC](https://www.xonelec.com/mpn/diodesincorporated/zldo1117qk50tc) [AZ1117ID-ADJTRG1](https://www.xonelec.com/mpn/diodesincorporated/az1117idadjtrg1) [NCV4263-2CPD50R2G](https://www.xonelec.com/mpn/onsemiconductor/ncv42632cpd50r2g) [NCP114BMX075TCG](https://www.xonelec.com/mpn/onsemiconductor/ncp114bmx075tcg) [MC33269T-3.5G](https://www.xonelec.com/mpn/onsemiconductor/mc33269t35g) [TLE4471GXT](https://www.xonelec.com/mpn/infineon/tle4471gxt) [AP7315-33SA-](https://www.xonelec.com/mpn/diodesincorporated/ap731533sa7)[7](https://www.xonelec.com/mpn/diodesincorporated/ap731533sa7) [NCV4266-2CST33T3G](https://www.xonelec.com/mpn/onsemiconductor/ncv42662cst33t3g) [NCP715SQ15T2G](https://www.xonelec.com/mpn/onsemiconductor/ncp715sq15t2g) [NCV8623MN-50R2G](https://www.xonelec.com/mpn/onsemiconductor/ncv8623mn50r2g) [NCV563SQ18T1G](https://www.xonelec.com/mpn/onsemiconductor/ncv563sq18t1g) [NCV8664CDT33RKG](https://www.xonelec.com/mpn/onsemiconductor/ncv8664cdt33rkg) [NCV4299CD250R2G](https://www.xonelec.com/mpn/onsemiconductor/ncv4299cd250r2g) [NCV8702MX25TCG](https://www.xonelec.com/mpn/onsemiconductor/ncv8702mx25tcg) [TLE7270-2E](https://www.xonelec.com/mpn/infineon/tle72702e) [NCV562SQ25T1G](https://www.xonelec.com/mpn/onsemiconductor/ncv562sq25t1g) [AP2213D-3.3TRG1](https://www.xonelec.com/mpn/diodesincorporated/ap2213d33trg1) [AP2202K-2.6TRE1](https://www.xonelec.com/mpn/diodesincorporated/ap2202k26tre1) [NCV8170BMX300TCG](https://www.xonelec.com/mpn/onsemiconductor/ncv8170bmx300tcg) [NCV8152MX300180TCG](https://www.xonelec.com/mpn/onsemiconductor/ncv8152mx300180tcg) [NCP700CMT45TBG](https://www.xonelec.com/mpn/onsemiconductor/ncp700cmt45tbg) [AP7315-33W5-7](https://www.xonelec.com/mpn/diodesincorporated/ap731533w57) [NCP154MX180300TAG](https://www.xonelec.com/mpn/onsemiconductor/ncp154mx180300tag) [AP2210K-3.0TRE1](https://www.xonelec.com/mpn/diodesincorporated/ap2210k30tre1) [AP2113AMTR-G1](https://www.xonelec.com/mpn/diodesincorporated/ap2113amtrg1) [NJW4104U2-33A-TE1](https://www.xonelec.com/mpn/nisshinbo/njw4104u233ate1) [MP2013AGG-5-P](https://www.xonelec.com/mpn/monolithicpowersystems/mp2013agg5p) [NCV8775CDT50RKG](https://www.xonelec.com/mpn/onsemiconductor/ncv8775cdt50rkg) [NJM2878F3-45-TE1](https://www.xonelec.com/mpn/nisshinbo/njm2878f345te1) [S-19214B00A-V5T2U7](https://www.xonelec.com/mpn/ablic/s19214b00av5t2u7) [S-19214B50A-V5T2U7](https://www.xonelec.com/mpn/ablic/s19214b50av5t2u7) [S-](https://www.xonelec.com/mpn/ablic/s19213b50av5t2u7)[19213B50A-V5T2U7](https://www.xonelec.com/mpn/ablic/s19213b50av5t2u7) [S-19214BC0A-E8T1U7\\*1](https://www.xonelec.com/mpn/ablic/s19214bc0ae8t1u71) [S-19213B00A-V5T2U7](https://www.xonelec.com/mpn/ablic/s19213b00av5t2u7) [S-19213B33A-V5T2U7](https://www.xonelec.com/mpn/ablic/s19213b33av5t2u7) [S-19213BC0A-V5T2U7](https://www.xonelec.com/mpn/ablic/s19213bc0av5t2u7)