



🕳 Order

Now







TPS7A63-Q1, TPS7A6401-Q1

ZHCS834G-JUNE 2011-REVISED MARCH 2020

# 具有超低 I<sub>Q</sub> 的 TPS7A63-Q1、TPS7A6401-Q1 300mA、40V 低压降稳压器

# 1 特性

- 符合面向汽车 应用的 AEC-Q100 标准:
  - 温度等级 1: -40℃ 至 125℃, T<sub>A</sub>
  - 结温范围: -40℃ 至 150℃, T<sub>J</sub>
- 低压降:
  - 在 I<sub>OUT</sub> = 150mA 时为 300mV
- 7V 至 40V 的宽输入电压范围, 瞬态电压高达 45V
- 最大输出电流为 300mA
- 超低静态电流:
  - 轻负载时 I<sub>QUIESCENT</sub> = 35µA(典型值)
  - EN = 低电平时 I<sub>SLEEP</sub> < 2µA
- 3.3V和5V固定电压,可调节电压范围为2.5V至7V
- 具有故障/标志的集成看门狗
- 与低 ESR 陶瓷输出电容器搭配使用时可保持稳定
- 集成上电复位:
  - 可编程延迟
  - 开漏复位输出
- 集成故障保护:
  - 短路和过流保护
  - 热关断
- 低输入电压跟踪
- 耐热增强型 14 引脚 HTSSOP-PWP 封装和 10 引 脚 VSON-DRK 封装



# 2 应用

- 汽车音响主机
- 前照灯
- 直流/直流转换器
- 汽车中心信息显示屏

# 3 说明

TPS7A63-Q1 和 TPS7A6401-Q1 是低压降线性稳压器 系列产品,专为在轻负载应用中实现低功耗和小于 35µA 的静态电流而 设计。这类器件具有集成的可编程 窗口看门狗和过流保护功能,即使与低 ESR 陶瓷输出 电容器搭配使用,也能实现稳定运行。设计人员可使用 外部电阻器来设定输出电压。低压跟踪特性允许使用更 小的输入电容器并且有可能在冷启动期间无需使用升压 转换器。加电复位延迟固定(典型值 250µs),或者 使用一个外部电容器可设定延迟。凭借这些 特性,这 些器件非常适合用于各种汽车应用的 电源。

器件信息<sup>(1)</sup>

| 器件型号                        | 封装          | 封装尺寸(标称值)       |  |  |  |
|-----------------------------|-------------|-----------------|--|--|--|
| TPS7A63-Q1、<br>TPS7A6401-Q1 | HTSSOP (14) | 5.00mm × 4.40mm |  |  |  |
| TPS7A63-Q1                  | VSON (10)   | 4.00mm × 3.00mm |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

# 可调输出电压选项



# TPS7A63-Q1, TPS7A6401-Q1

ZHCS834G - JUNE 2011 - REVISED MARCH 2020

# 目录

8

9

11

11.3

11.4

| 1 | 特性   |                                        |
|---|------|----------------------------------------|
| 2 | 应用   | 1                                      |
| 3 | 说明   | 1                                      |
| 4 | 修订   | 历史记录 2                                 |
| 5 | Pin  | Configuration and Functions 4          |
| 6 | Spe  | cifications5                           |
|   | 6.1  | Absolute Maximum Ratings 5             |
|   | 6.2  | ESD Ratings 5                          |
|   | 6.3  | ······································ |
|   | 6.4  | Thermal Information 6                  |
|   | 6.5  | Electrical Characteristics 6           |
|   | 6.6  | Typical Characteristics 8              |
| 7 | Deta | ailed Description 10                   |
|   | 7.1  | Overview 10                            |
|   | 7.2  | Functional Block Diagrams 10           |
|   | 7.3  | Feature Description 12                 |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

#### Changes from Revision F (June 2018) to Revision G

| • | 己更改 将 AEC-Q100 特性 项目符号更改为符合新标准                                                  | 1 |
|---|---------------------------------------------------------------------------------|---|
| • | 己更改 将整个文档中的输入电压范围从 11V 更改为 7V                                                   | 1 |
| • | 已更改 更改了应用 部分                                                                    | 1 |
| • | Added footnote to V <sub>IN</sub> row in Recommended Operating Conditions table | 5 |
| • | Added footnote to V <sub>m</sub> row in <i>Electrical Characteristics</i> table | 6 |

#### Changes from Revision E (September 2015) to Revision F

| • | 已更改 将器件名称更改为 TPS7A63-Q1、TPS7A6401-Q1                                                                                                                                                                     | . 1              |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| • | 已更改 将 4V 更改为 11V (位于第四个特性 项目符号)                                                                                                                                                                          | . 1              |
| • | Changed $V_{IN}$ , $V_{EN}$ parameter row in <i>Recommended Operating Conditions</i> table: separated $V_{IN}$ and $V_{EN}$ into different rows, changed $V_{IN}$ minimum specification from 4 V to 11 V | . 5              |
| • | Changed V <sub>IN</sub> minimum specification from V <sub>OUT</sub> + 0.3 V to 11 V in <i>Electrical Characteristics</i> table                                                                           | . <mark>6</mark> |
| • | Changed 4 V to 11 V in Example values column of Input voltage range row of Design Parameters table                                                                                                       | 22               |
| • | Changed 4 V to 11 V in Example values column of Input voltage range row of Design Parameters table                                                                                                       | 23               |
| • | Changed 4 V to 11 V in first sentence of Power Supply Recommendations section                                                                                                                            | 24               |

# Changes from Revision D (July 2012) to Revision E

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |   |
|---|---------------------------------------------------------------------------------------------------------------|---|
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |   |
|   | Mechanical, Packaging, and Orderable Information section                                                      | 5 |

# Changes from Revision C (April 2012) to Revision D Page 更正了整个数据表多处位置的器件型号......1 向"特性"列表顶部添加了新的项目符号......1

# 2

# STRUMENTS www.ti.com.cn

7.4 Device Functional Modes...... 20 Application and Implementation ...... 21

8.1 Application Information..... 21 8.2 Typical Applications ..... 21

10.1 Layout Guidelines ...... 24 10.2 Layout Example ...... 27

11.1 相关链接...... 28 11.2 接收文档更新通知 ...... 28 

11.5 静电放电警告...... 28 12 机械、封装和可订购信息...... 28

| Ρ | a | g | e |
|---|---|---|---|
|   |   |   |   |

Page

Page



ZHCS834G -JUNE 2011-REVISED MARCH 2020

| Changes from Revision B (December 2011) to Revision C                                                         | Page                        |
|---------------------------------------------------------------------------------------------------------------|-----------------------------|
| • Changed regulated output voltage (6.1), added text to the test conditions (10mA to 200mA, $V_{IN} = V_{OU}$ | <sub>T</sub> + 1V to 16V) 6 |
| Changes from Revision A (August 2011) to Revision B                                                           | Page                        |
| • 删除了器件 TPS7A64333-Q1 和 TPSA6450-Q1                                                                           | 1                           |
| Changes from Original (June 2011) to Revision A                                                               | Page                        |
| Deleted the Ordering Information Table                                                                        | 4                           |
| • Changed values for $V_{IL}$ and $V_{IH}$ in the Watchdog Enable Input (nWD_EN pin) section                  | 7                           |
| - Changed values for $V_{\rm IL}$ and $V_{\rm IH}$ in the Watchdog Input Pulse (WD pin) section               |                             |

# 5 Pin Configuration and Functions



DRK Package 10-Pin VSON With Exposed Thermal Pad Top View (Fixed Output Voltage Option)



#### **Pin Functions**

| PIN     |     | 1/0 | DECODIDITION |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|---------|-----|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME    | PWP | DRK | I/O          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| EN      | 5   | 4   | I            | Chip enable pin: This is a high-voltage-tolerant input pin with an internal pulldown. A high input to this pin activates the device and turns the regulator ON. Connect this input to the VIN terminal for self-bias applications. If this pin remains unconnected, the device stays disabled.                                                                                                                                                                  |  |
| FB      | 3   | —   | I            | Feedback pin (only applicable for TPS7A6x01-Q1): Sense voltage for error amplifier                                                                                                                                                                                                                                                                                                                                                                              |  |
| GND     | 4   | 3   | I/O          | Ground pin: This is signal ground pin of the device.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| NC      | 3   | —   | —            | Not connected (only applicable for TPS7A6333-Q1 and TPS7A6350-Q1)                                                                                                                                                                                                                                                                                                                                                                                               |  |
| NC      | 8   | —   | —            | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| NC      | 11  | —   | —            | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| NC      | 13  | —   | _            | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| nRST    | 2   | 2   | 0            | Reset pin: This is an open-drain reset output pin with an external pullup resistor connected to the VOUT pin.                                                                                                                                                                                                                                                                                                                                                   |  |
| nWD_EN  | 12  | 9   | I            | Watchdog enable pin: A high input to this pin disables the watchdog, and vice versa. This is an active-low inpu<br>pin with an internal pulldown. Leaving this pin is unconnected and floating keeps the watchdog enabled. An<br>external microcontroller can pull this pin high momentarily to disable and reinitialize the watchdog.                                                                                                                          |  |
| RDELAY  | 6   | 8   | 0            | Reset delay timer pin: This pin programs the reset delay timer using an external capacitor (C <sub>DLY</sub> ) to ground.                                                                                                                                                                                                                                                                                                                                       |  |
| ROSC    | 14  | 10  | 0            | ROscillator pin: This pin programs the internal oscillator frequency (and hence the duration of the watchdog window) by connecting an external resistor to ground.                                                                                                                                                                                                                                                                                              |  |
| WD      | 10  | 7   | I            | Watchdog service pin: This is an input pin to provide a service signal to the watchdog.                                                                                                                                                                                                                                                                                                                                                                         |  |
| WD_FLAG | 9   | 6   | 0            | Watchdog flag pin (for TPS7A6401-Q1 only): This is an active-high latched fault (that is, flag) output pin with an external pullup resistor connected to VOUT pin.                                                                                                                                                                                                                                                                                              |  |
| WD_FLT  | 9   | 6   | 0            | Watchdog fault pin (for TPS7A63-Q1 only): This is an active-low fault output pin with an external pullup resistor connected to the VOUT pin.                                                                                                                                                                                                                                                                                                                    |  |
| VIN     | 1   | 1   | I            | Input voltage pin: The unregulated input voltage is supplied to this pin. A bypass capacitor connected between the VIN pin and GND pin dampens line transients on the input.                                                                                                                                                                                                                                                                                    |  |
| VOUT    | 7   | 5   | 0            | Regulated output voltage pin: This is a regulated voltage output ( $V_{OUT}$ = 3.3 V or 5 V or a programmed value) pin with a limitation on maximum output current. For devices with adjustable output voltage (TPS7A6x01-Q1), connecting an external resistor network programs the output voltage. In order to achieve stable operation and prevent oscillation, connect an external output capacitor ( $C_{OUT}$ ) with low ESR between this pin and GND pin. |  |

TEXAS INSTRUMENTS

www.ti.com.cn



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                      | DESCRIPTION                                      | MIN | MAX | UNIT |
|--------------------------------------|--------------------------------------------------|-----|-----|------|
| V <sub>IN</sub> , V <sub>EN</sub>    | Unregulated inputs <sup>(2)(3)</sup>             |     | 45  | V    |
| V <sub>OUT</sub>                     | Regulated output                                 |     | 7   | V    |
| FB                                   | Sense voltage for error amplifier <sup>(2)</sup> |     | 7   | V    |
| ROSC                                 | Constant-voltage reference <sup>(2)</sup>        |     | 7   | V    |
| nWD_EN,<br>WD,<br>WD_FLAG,<br>WD_FLT | Watchdog inputs and outputs <sup>(2)</sup>       |     | 7   | v    |
| nRST                                 | Open-drain reset output <sup>(2)</sup>           |     | 7   | V    |
| RDELAY                               | Reset delay timer output <sup>(2)</sup>          |     | 7   | V    |
| T <sub>A</sub>                       | Operating ambient temperature                    |     | 125 | °C   |
| T <sub>stg</sub>                     | Storage temperature                              | -65 | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to GND.

(2) Absolute negative voltage on these pins not to go below -0.3 V.

(3) Absolute maximum voltage for duration less than 480 ms.

# 6.2 ESD Ratings

|                    |                                                         |                                              | VALUE | UNIT |
|--------------------|---------------------------------------------------------|----------------------------------------------|-------|------|
|                    | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000                                        | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                 | Charged device model (CDM), per AEC Q100-011 | ±1500 | v    |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

|                                                                                              |                                      | MIN              | MAX  | UNIT |
|----------------------------------------------------------------------------------------------|--------------------------------------|------------------|------|------|
| V <sub>IN</sub>                                                                              | Unregulated input voltage            | 7 <sup>(1)</sup> | 40   | V    |
| V <sub>EN</sub>                                                                              | Enable pin voltage                   | 4                | 40   | V    |
| nRST, RDELAY, nWD_EN, WD_FLT <sup>(2)</sup> , WD_FLAG <sup>(3)</sup> , WD, FB <sup>(4)</sup> | Low voltage input or output          | 0                | 5.25 | V    |
| TJ                                                                                           | Operating junction temperature range | -40              | 150  | °C   |

(1) V<sub>IN</sub> can go down to 4 V for 130 ms or less and remain functional. If V<sub>IN</sub> is less than 7 V for longer than 130 ms, then some devices can turn off until the input voltage rises above 7 V.

(2) Applicable for TPS7A63-Q1 only

(3) Applicable for TPS7A6401-Q1 only

(4) Applicable for TPS7A6301-Q1 and TPS7A6401-Q1 only

# TPS7A63-Q1, TPS7A6401-Q1

ZHCS834G -JUNE 2011-REVISED MARCH 2020

INSTRUMENTS

EXAS

www.ti.com.cn

# 6.4 Thermal Information

|                       | (1)                                          |              | TPS7A6401-Q1<br>TPS7A63-Q1 |      |  |
|-----------------------|----------------------------------------------|--------------|----------------------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP (HTTSOP) | DRK (VSON)                 | UNIT |  |
|                       |                                              | 14 PINS      | 10 PINS                    |      |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 46           | 36.5                       | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 32.6         | 36.6                       | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 27.4         | 11.6                       | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 1.2          | 0.5                        | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 27.2         | 11.7                       | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.5          | 3.8                        | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics

 $V_{IN}$  = 14 V,  $T_J$  = -40°C to 150°C (unless otherwise noted)

|                                              | PARAMETER                    | TEST CONDITIONS                                                                                                                                | MIN              | TYP  | MAX  | UNIT |
|----------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|
| INPUT VOLTA                                  | GE (VIN PIN)                 |                                                                                                                                                |                  |      |      |      |
| V <sub>IN</sub>                              | Input voltage                | $V_{OUT}$ = 2.5 V to 7 V, $I_{OUT}$ = 1 mA                                                                                                     | 7 <sup>(1)</sup> |      | 40   | V    |
| IQUIESCENT                                   | Quiescent current            | $V_{IN} = 8.2 \text{ V to } 18 \text{ V}, V_{EN} = 5 \text{ V}, $<br>$I_{OUT} = 0.01 \text{ mA to } 0.75 \text{ mA}$                           |                  | 35   |      | μA   |
| I <sub>SLEEP</sub>                           | Sleep or shutdown current    | $V_{IN}$ = 8.2 V to 18 V, $V_{EN}$ < 0.8 V,<br>$I_{OUT}$ = 0 mA (no load), $T_A$ = 125°C                                                       |                  |      | 3    | μA   |
| V <sub>IN-UVLO</sub>                         | Undervoltage lockout voltage | Ramp $V_{\text{IN}}$ down until output is turned OFF                                                                                           |                  | 3.16 |      | V    |
| VIN(POWERUP)                                 | Power-up voltage             | Ramp $V_{IN}$ up until output is turned ON                                                                                                     |                  | 3.45 |      | V    |
| DEVICE ENAB                                  | BLE INPUT (EN PIN)           |                                                                                                                                                |                  |      |      |      |
| V <sub>IL</sub>                              | Logic-input low level        |                                                                                                                                                | 0                |      | 0.8  | V    |
| V <sub>IH</sub>                              | Logic-input high level       |                                                                                                                                                | 2.5              |      | 40   | V    |
| REGULATED                                    | OUTPUT VOLTAGE (VOUT P       | PIN)                                                                                                                                           |                  |      |      |      |
| V <sub>OUT</sub>                             | Regulated output voltage     | Fixed V <sub>OUT</sub> value (3.3 V, 5 V or a programmed value), $I_{OUT}$ = 10 mA to 200 mA, V <sub>IN</sub> = V <sub>OUT</sub> + 1 V to 16 V | -2%              |      | 2%   |      |
|                                              | Line regulation              | $V_{IN}$ = 6 V to 28 V, $I_{OUT}$ = 10 mA, $V_{OUT}$ = 5 V                                                                                     |                  |      | 15   | mV   |
| $\Delta V_{\text{LINE-REG}}$ Line regulation |                              | $V_{\text{IN}}$ = 6 V to 28 V, $I_{\text{OUT}}$ = 10 mA, $V_{\text{OUT}}$ = 3.3 V                                                              |                  |      | 20   | mv   |
| A)/                                          | Lood regulation              | $I_{OUT} = 10 \text{ mA to } 200 \text{ mA}, V_{IN} = 14 \text{ V}, V_{OUT} = 5 \text{ V}$                                                     |                  |      | 25   | mV   |
| $\Delta V_{LOAD-REG}$                        | Load regulation              | $I_{OUT}$ = 10 mA to 200 mA, $V_{IN}$ = 14 V, $V_{OUT}$ = 3.3 V                                                                                |                  |      | 35   | IIIV |
| V                                            | Dropout voltage              | I <sub>OUT</sub> = 200 mA                                                                                                                      |                  |      | 500  | mV   |
| V <sub>DROPOUT</sub>                         | $(V_{IN} - V_{OUT})$         | I <sub>OUT</sub> = 150 mA                                                                                                                      |                  |      | 300  | IIIV |
| R <sub>SW</sub> <sup>(2)</sup>               | Switch resistance            | VIN to VOUT resistance                                                                                                                         |                  |      | 2    | Ω    |
|                                              | Outrast ourread              | V <sub>OUT</sub> in regulation                                                                                                                 | 0                |      | 200  | 0    |
| I <sub>OUT</sub> Output current              |                              | $[V_{OUT} \text{ in regulation}, V_{OUT} = 3.3 \text{ V}, V_{IN} = 6 \text{ V}]^{(3)}$                                                         | 0                | 0    |      | mA   |
| I <sub>CL</sub>                              | Output current limit         | V <sub>OUT</sub> = 0 V (VOUT pin is shorted to ground)                                                                                         | 350              |      | 1000 | mA   |
| Do                                           | Power-supply ripple          | $V_{\text{IN-RIPPLE}}$ = 0.5 Vpp, I_{\text{OUT}} = 200 mA, frequency = 100 Hz, $V_{\text{OUT}}$ = 5 V and $V_{\text{OUT}}$ = 3.3 V             |                  | 60   |      | dB   |
| PSRR <sup>(4)</sup>                          | rejection                    | $V_{IN-RIPPLE} = 0.5$ Vpp, $I_{OUT} = 200$ mA,<br>frequency = 150 kHz, $V_{OUT} = 5$ V and $V_{OUT} = 3.3$ V                                   |                  | 30   |      | uБ   |

(1)  $V_{IN}$  can go down to 4 V for 130 ms or less and remain functional. If  $V_{IN}$  is less than 7 V for longer than 130 ms, then some devices can turn off until the input voltage rises above 7 V.

(2) This test is done with  $V_{OUT}$  in regulation, measuring the  $V_{IN} - V_{OUT}$  parameter when  $V_{OUT}$  drops by 100 mV from the programmed value (of  $V_{OUT}$ ) at specified loads.

(3) Design Information - not tested; specified by characterization.

(4) Specified by design - not tested.



# **Electrical Characteristics (continued)**

 $V_{\rm IN}$  = 14 V,  $T_{\rm J}$  = –40°C to 150°C (unless otherwise noted)

| <u> </u>                        | PARAMETER                                                  | TEST CONDITIONS                                                                     | MIN  | TYP  | MAX  | UNIT |
|---------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| RESET (nRST                     | r PIN)                                                     |                                                                                     |      |      |      |      |
| V <sub>OL</sub>                 | Reset pulled low                                           | I <sub>OL</sub> = 5 mA                                                              |      |      | 0.4  | V    |
| I <sub>OH</sub>                 | Leakage current                                            | Reset pulled to VOUT through a 5-k $\Omega$ resistor                                |      |      | 1    | μA   |
|                                 |                                                            | $V_{OUT}$ powered up above internally set tolerance, $V_{OUT}$ = 5 V                | 4.5  | 4.65 | 4.77 | M    |
| V <sub>TH(POR)</sub>            | Power-on-reset threshold                                   | $V_{OUT}$ powered up above internally set tolerance, $V_{OUT}$ = 3.3 V              |      | 3.07 |      | V    |
| 1.15.7                          | Depend three should                                        | $V_{OUT}$ falling below internally set tolerance, $V_{OUT}$ = 5 V                   | 4.5  | 4.65 | 4.77 |      |
| UV <sub>THRES</sub>             | Reset threshold                                            | $V_{OUT}$ falling below internally set tolerance, $V_{OUT}$ = 3.3 V                 |      | 3.07 |      | V    |
| . (3)                           | Devues es seet deleu                                       | C <sub>DLY</sub> = 100 pF                                                           |      | 300  |      | μs   |
| t <sub>POR</sub> <sup>(3)</sup> | Power-on-reset delay                                       | C <sub>DLY</sub> = 100 nF                                                           |      | 300  |      | ms   |
| t <sub>POR-PRESET</sub>         | Internally preset<br>Power-on-reset delay                  | $C_{\text{DLY}}$ not connected, $V_{\text{OUT}}$ = 5 V and $V_{\text{OUT}}$ = 3.3 V |      | 250  |      | μs   |
| t <sub>DEGLITCH</sub>           | Reset deglitch time                                        |                                                                                     |      | 5.5  |      | μs   |
| RESET DELA                      | Y (RDELAY PIN)                                             |                                                                                     |      |      |      |      |
| V <sub>TH(RDELAY)</sub>         | Threshold to release nRST high                             | Voltage at RDELAY pin is ramped up                                                  |      | 3    | 3.3  | V    |
| I <sub>DLY</sub>                | Delay capacitor<br>charging current                        |                                                                                     | 0.75 | 1    | 1.25 | μA   |
| I <sub>OL</sub>                 | Delay capacitor<br>discharging current                     | Voltage at RDELAY pin = 1 V                                                         | 5    |      |      | mA   |
| CURRENT VC                      | DLTAGE REFERENCE (ROSC                                     | PIN)                                                                                | I    |      |      |      |
| V <sub>ROSC</sub>               | Voltage reference                                          |                                                                                     | 0.95 | 1    | 1.05 | V    |
|                                 | FAULT / FLAG OUTPUT (WD                                    |                                                                                     |      |      |      |      |
| V <sub>OL</sub>                 | Logic output low level                                     | I <sub>OL</sub> = 5 mA                                                              |      |      | 0.4  | V    |
| I <sub>OH</sub>                 | Leakage current                                            | WD_FLT/WD_FLG pulled to V_{OUT} through 5-k $\Omega$ resistor                       |      |      | 1    | μA   |
| WATCHDOG                        | ENABLE INPUT (nWD_EN PI                                    | N)                                                                                  |      |      |      |      |
| V <sub>IL</sub>                 | Logic input low level                                      |                                                                                     |      |      | 0.8  | V    |
| V <sub>IH</sub>                 | Logic input high level                                     | 3 V < V <sub>DD</sub> < 5.25 V                                                      | 2.5  |      |      | V    |
|                                 | INPUT PULSE (WD PIN)                                       | 1                                                                                   |      |      |      |      |
| V <sub>IL</sub>                 | Logic input low level                                      |                                                                                     |      |      | 0.8  | V    |
| V <sub>IH</sub>                 | Logic input high level                                     | 3 V < V <sub>DD</sub> < 5.25 V                                                      | 2.5  |      |      | V    |
| t <sub>WD</sub>                 | Watchdog window duration                                   | $R_{OSC} = 10 \text{ k}\Omega \pm 1\%$                                              |      | 10   |      | ms   |
| WD                              |                                                            | $R_{OSC} = 20k\Omega \pm 1\%$                                                       |      | 20   |      | mo   |
| t <sub>WD-tol</sub>             | Tolerance of watchdog<br>period using external<br>resistor | Excludes tolerance of R <sub>OSC</sub><br>(external resistor connected to ROSC pin) | -10% |      | 10%  |      |
| t <sub>WD-DEFAULT</sub>         | Default watchdog period                                    | External resistor not connected, ROSC pin is floating or open                       | 108  | 164  | 254  | ms   |
| t <sub>WD-HOLD</sub>            | Minimum pulse width for resetting watch dog timer          |                                                                                     |      | 1.65 |      | μs   |
| OPERATING                       | TEMPERATURE RANGE                                          |                                                                                     |      |      |      |      |
| TJ                              | Operating junction temperature                             |                                                                                     | -40  |      | 150  | ٥C   |
| T <sub>SHUTDOWN</sub>           | Thermal shutdown trip point                                |                                                                                     |      | 165  |      | ٥C   |
| T <sub>HYST</sub>               | Thermal shutdown hysteresis                                |                                                                                     |      | 10   |      | ٥C   |

# TPS7A63-Q1, TPS7A6401-Q1

ZHCS834G-JUNE 2011-REVISED MARCH 2020



www.ti.com.cn

# 6.6 Typical Characteristics





### **Typical Characteristics (continued)**



TEXAS INSTRUMENTS

# 7 Detailed Description

### 7.1 Overview

The TPS7A63-Q1 and TPS7A6401-Q1 are a family of monolithic low-dropout linear voltage regulators with integrated watchdog and reset functionality. These voltage regulators are designed for low power consumption and quiescent current less than 25  $\mu$ A in light-load applications. Because of a programmable reset delay (also called power-on-reset delay), these devices are well-suited in power supplies for microprocessors and microcontrollers.

These devices are available in two fixed and adjustable output-voltage versions as follows:

- Fault (WD\_FLT) output version: TPS7A63-Q1
- Flag (WD\_FLAG) output version: TPS7A6401-Q1

Feature Description describes the features of the TPS7A63-Q1 and TPS7A6401-Q1 voltage regulators in detail.

# 7.2 Functional Block Diagrams



Figure 13. TPS7A6333-Q1 and TPS7A6350-Q1 (Fixed Output Voltage With Fault Output)



# **Functional Block Diagrams (continued)**



Figure 14. TPS7A6301 (Adjustable Output Voltage With Fault Output)



Figure 15. TPS7A6401-Q1 (Adjustable Output Voltage With Flag Output)

# 7.3 Feature Description

# 7.3.1 Power Up, Reset Delay, and Reset Output

During power up, the regulator incorporates a protection scheme to limit the current through the pass element and output capacitor. When the input voltage exceeds a certain threshold (VIN<sub>(POWERUP)</sub>) level, the output voltage begins to ramp up as shown in Figure 16.

When starting up, and also when the output recovers from a negative voltage spike due to a load step or a dip in the input voltage for a specified duration, the device implements reset delay to indicate that output voltage is stable and in regulation.

When the output voltage reaches the power-on-reset threshold ( $V_{TH(POR)}$ ) level, that is, 93% of regulated output voltage (3.3 V or 5 V, or a programmed value), a constant output current charges an external capacitor ( $C_{DLY}$ ) to an internal threshold ( $V_{TH(RDELAY)}$ ) voltage level. Then, nRST asserts high and  $C_{DLY}$  discharges through an internal load. This allows  $C_{DLY}$  to charge from approximately 0 V during the next power cycle.

Program the reset delay time by connecting an external capacitor ( $C_{DLY}$ ,100 pF to 100 nF) to the RDELAY pin. Equation 1 gives the delay time:

$$t_{\text{POR}} = \frac{\text{CDLY} \times 3}{1 \times 10^{-6}}$$

where

- t<sub>POR</sub> = reset delay time in seconds
- C<sub>DLY</sub> = reset delay capacitor value in farads



Figure 16. Power Up and Conditions for Activation of Reset



Figure 17. Reset Delay and Deglitch Filter

As Figure 17 shows, if the regulated output voltage falls below 93% of the set level, nRST asserts low after a short de-glitch time of approximately 5.5  $\mu$ s (typical). In case of negative transients in the input voltage (V<sub>IN</sub>), the reset signal asserts low only if the output (V<sub>OUT</sub>) drops and stays below the reset threshold level (V<sub>TH(POR)</sub>) for more than the deglitch time (t<sub>DEGLITCH</sub>), as Figure 17 and Figure 20 illustrate. While nRST is low, if the input voltage returns to the nominal operating voltage, the normal power-up sequence ensues. nRST asserts high only if the output voltage exceeds the reset threshold voltage (V<sub>TH(POR)</sub>) and the reset delay time (t<sub>POR</sub>) has elapsed.



(2)

(3)

### Feature Description (continued)

# 7.3.2 Adjustable Output Voltage

Program the regulated output voltage (V<sub>OUT</sub>) by connecting external resistors to FB pin. Calculate the feedback resistor values using Equation 2.

$$V_{OUT} = V_{REF} \left[ 1 + \frac{R1}{R2} \right]$$

where

- V<sub>OUT</sub>= desired output voltage
- $V_{REF}$  = reference voltage ( $V_{REF}$ = 1.23 V, typically)
- R1, R2 = feedback resistors (see Figure 15)

Equation 3 gives the overall tolerance of the regulated output.

$$tol_{V_{OUT}} = tol_{V_{REF}} + \left\lfloor \frac{R1}{R1 + R2} \right\rfloor \left[ tol_{R1} + tol_{R2} \right]$$

where

- $tol_{VOUT}$  = tolerance of the output voltage
- $tol_{VREF}$  = tolerance of the internal reference voltage ( $tol_{VREF}$  = ± 1.5% typically)
- $tol_{R1}, tol_{R2}$  = tolerance of feedback resistors R1, R2

For a tighter tolerance on V<sub>OUT</sub>, select lower-value feedback resistors. TI recommends to select feedback resistors such that the sum of R1 and R2 is from 20 k $\Omega$  to 200 k $\Omega$ .

#### 7.3.3 Chip Enable

These devices have a high-voltage-tolerant EN pin that an external microcontroller or a digital control circuit can use to enable and disable them. A high input to this pin activates the device and turns the regulator on. For self bias applications, connect this input to the VIN terminal. An internal pulldown resistor is connected to this pin, and therefore if this pin remains unconnected, the device stays disabled.

#### 7.3.4 Charge Pump Operation

These devices have an internal charge pump which turns on or off depending on the input voltage and the output current. The charge pump switching circuitry must not cause conducted emissions to exceed required thresholds on the input voltage line. For a given output current, the charge pump stays on at lower input voltages and turns off at higher input voltages. The charge pump switching thresholds are hysteretic. Figure 18 and Figure 19 show typical switching thresholds for the charge pump at light (I<sub>OUT</sub> < approximately 2 mA) and heavy (I<sub>OUT</sub> > approximately 2 mA) loads, respectively.







Figure 19. Charge Pump Operation at Heavy Loads

#### 7.3.5 Low-Power Mode

At light loads and high input voltages ( $V_{IN}$  > approximately 8 V, such that the charge pump is off), the device operates in low-power mode and the quiescent current consumption is reduced to 25  $\mu$ A (typical) as shown in Table 1.

| Ι <sub>ουτ</sub>                                      | Charge Pump ON | Charge Pump OFF           |  |  |  |  |  |
|-------------------------------------------------------|----------------|---------------------------|--|--|--|--|--|
| I <sub>OUT</sub> < approximately 2 mA<br>(Light load) | 250 μΑ         | 35 μΑ<br>(Low-power mode) |  |  |  |  |  |
| I <sub>OUT</sub> > approximately 2 mA<br>(Heavy load) | 280 µA         | 70 µA                     |  |  |  |  |  |

# Table 1. Typical Quiescent Current Consumption

# 7.3.6 Undervoltage Shutdown

These devices have an integrated undervoltage lockout (UVLO) circuit to shut down the output if the input voltage ( $V_{IN}$ ) falls below an internally fixed UVLO threshold level ( $V_{IN-UVLO}$ ). This ensures that the regulator does not latch into an unknown state during low input voltage conditions. The regulator powers up when the input voltage exceeds the  $V_{IN(POWERUP)}$  level, as Figure 20 shows.

### 7.3.7 Low-Voltage Tracking

At low input voltages, the regulator drops out of regulation, and the output voltage tracks the input minus a voltage based on the load current ( $I_{OUT}$ ) and switch resistance ( $R_{SW}$ ), as Figure 20 shows. This feature allows for a smaller input capacitor and can possibly eliminate the need of using a boost convertor during cold crank conditions, as Figure 20 shows.

### 7.3.8 Integrated Fault Protection

These devices feature integrated fault protection to make them ideal for use in automotive applications. In order to remain in a safe area of operation during certain fault conditions, the devices use internal current-limit protection and current-limit foldback to limit the maximum output current. This protects them from excessive power dissipation. For example, during a short-circuit condition on the output, fault protection limits the current through the pass element to  $I_{CL}$  to protect the device from excessive power dissipation.

# 7.3.9 Thermal Shutdown

These devices incorporate a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the TSD trip point. The junction temperature exceeding the TSD trip point causes the output to turn off. When the junction temperature falls below TSD trip point, the output turns on again, as Figure 21 shows.









Figure 21. Thermal Cycling Waveform for TPS7A6350-Q1 (V<sub>IN</sub>= 24 V, I<sub>OUT</sub>= 200 mA, V<sub>OUT</sub>= 5 V)

### 7.3.10 Integrated Window Watchdog

These devices have an integrated watchdog with fault (WD\_FLT) and flag (WD\_FLAG) output options. Both device options are available in fixed- and adjustable-output versions. The watchdog operation, service fault conditions, and difference between fault (TPS7A63-Q1) and flag (TPS7A6401-Q1) output versions are described as follows.

#### 7.3.10.1 Programmable-Window Watchdog

Program the duration of the watchdog window by connecting an external resistor ( $R_{OSC}$ ) to ground at the ROSC pin. The current through the resistor sets the clock frequency of the internal oscillator. The user can adjust the duration of the watchdog window (that is, the watchdog timer period) by changing the resistor value. The duration of the watchdog window and the duration of the fault output are multiples of the internal oscillator frequency and are given by the following equations:

| $t_{WD} = 10^{-6} \times R_{OSC} = 5000 \times 1 / f_{OSC}$ |  |
|-------------------------------------------------------------|--|
| $t_{WD_OUT} = 1 / f_{OSC}$                                  |  |
| $t_{CW} = t_{OW} = 1 / 2 t_{WD}$                            |  |

where

- t<sub>WD</sub> = width of watchdog window
- R<sub>OSC</sub> = resistor connected at ROSC pin
- t<sub>WD\_OUT</sub> = duration of fault output
- f<sub>OSC</sub> = frequency of internal oscillator
- t<sub>CW</sub> = duration of closed window
- t<sub>OW</sub> = duration of open window

As shown in Figure 22, each watchdog window consists of an open window and a closed window, each having a width approximately 50% of the watchdog window. However, there is an exception to this; the first open window after watchdog initialization is eight times the duration of the watchdog window. All open windows except the one after watchdog initialization are one-half the width of the watchdog window. On initialization, the watchdog must receive service (by software, external microcontroller, and so forth) only during an open window. A watchdog serviced during a closed window, or not serviced during a open window, creates a watchdog fault condition.

(4)

(5)

(6)

TEXAS INSTRUMENTS

(7)





### 7.3.10.2 Watchdog Enable

An external microcontroller or a digital circuit can apply an appropriate signal to the nWD\_EN pin to enable or disable the watchdog. A low input to this pin turns the watchdog on. Because of an internal pulldown resistor connected to this pin, leaving the pin unconnected keeps the watchdog enabled.

#### 7.3.10.3 Watchdog Service Signal

In order for the watchdog service signal (WD) to service an open window correctly, the service signal must stay high for a duration of at least  $t_{WD\_HOLD}$ . The recommended value of  $t_{WD\_HOLD}$  is given by Equation 7:

 $t_{WD\_HOLD} = 3 \times t_{WD\_OUT}$ 

#### 7.3.10.4 Watchdog Fault Outputs

The WD\_FLT pin and WD\_FLAG pin are fault output terminals for the TPS7A63-Q1 and TPS7A6401-Q1 devices, respectively. Typically, one pulls these fault outputs high to a regulated output supply. In the case of a watchdog fault condition, the TPS7A63-Q1 momentarily pulls WD\_FLT low for a duration of  $t_{WD_OUT}$ , whereas the TPS7A6401-Q1 latches the WD\_FLAG high and momentarily pulls nRST low for a duration of  $t_{WD_OUT}$ .

#### 7.3.10.5 Watchdog Initialization

On power up and during normal operation, the watchdog initializes under the conditions shown in Table 2. The normal operation of the watchdog for the WD\_FLT and WD\_FLAG output device options is shown in Figure 23 and Figure 24, respectively.

| Edge | What causes watchdog to initialize?                                                                                                                       | TPS7A63-Q1<br>(FAULT Option) | TPS7A6401-Q1<br>(FLAG Option) |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------|
|      | Rising edge of nRST (when $V_{OUT}$ exceeds $V_{TH(POR)}$ ) while the watchdog is in the enabled state, for example, during soft power up                 | $\checkmark$                 | $\checkmark$                  |
| ł    | Falling edge of nWD_EN while the nRST is already high,<br>for example, when the microprocessor enables the<br>watchdog after the device is powered up     | $\checkmark$                 | $\checkmark$                  |
|      | Rising edge of WD_FLT while the nRST is already high<br>and the watchdog is in the enabled state, for example, right<br>after a closed window is serviced | $\checkmark$                 | х                             |

#### Table 2. Conditions For Watchdog Initialization



#### 7.3.10.6 Watchdog Operation







Figure 24. Power Up, Initialization, and Normal Operation for TPS7A6401-Q1

Figure 23 shows watchdog initialization and operation for the TPS7A63-Q1. After output voltage is in regulation and reset asserts high (clearly the chip-enable pin is high), the watchdog becomes enabled when an external signal pulls nWD\_EN (the watchdog enable pin) low. This causes the watchdog to initialize and wait for a service signal during the first open window for 8x the duration of t<sub>WD</sub>. A service signal applied to the WD pin during the first open window resets the watchdog counter and a closed window starts. To prevent a fault condition from occurring, watchdog service must not occur during the closed window. Watchdog service must occur during the following open window to prevent fault condition from occurring. The fault output (WD\_FLT), externally pulled up to VOUT (typically), stays high as long as the watchdog receives proper serviced and there is no fault condition.

Figure 24 shows watchdog initialization and operation for FLAG output version (TPS7A6401-Q1). The fault output (WD\_FLAG), externally pulled up to VOUT (typically), stays low as long as the watchdog receives proper service and there is no fault condition.

Likewise, enabling the watchdog before powering the device on (that is, pulling the nWD\_EN pin low before power up), the watchdog initializes as soon as the output voltage is in regulation and reset asserts high (see Table 2 for Conditions for Watchdog Initialization).

# TPS7A63-Q1, TPS7A6401-Q1

ZHCS834G - JUNE 2011 - REVISED MARCH 2020

#### 7.3.10.7 Watchdog Fault Conditions





Figure 25. Watchdog Service Fault Conditions for TPS7A63-Q1



For both device options, a watchdog fault condition occurs in following (non-exhaustive) cases:

- When the watchdog receives service during a closed window.
- When watchdog does not receive service during an open window (this open window could be the one after watchdog initialization, or the one following a closed window).

As shown in Figure 25, for TPS7A63-Q1 the first watchdog fault registers when the watchdog receives service during a closed window. This causes the watchdog fault pin (WD\_FLT) to go low temporarily for a duration of  $t_{WD_OUT}$ . Following the fault, the watchdog reinitializes. Likewise, the second fault registers when the watchdog does not receive service during an open window (following a closed window). Again, the fault pin (WD\_FLT) is asserts low for a duration of  $t_{WD_OUT}$ .

As shown in Figure 26, for TPS7A6401-Q1 the first watchdog fault registers when watchdog receives service during a closes window. This causes the watchdog flag pin (WD\_FLAG) to become high and stay latched. At the same time, nRST pin goes low temporarily for the duration of t<sub>WD\_OUT</sub>. WD\_FLAG remains high until toggling the nWD\_EN pin disables and re-enables the watchdog or the watchdog receives service properly (while nWD\_EN is low and nRST is high). The second fault registers when the watchdog does not receive service during an open window (following a closed window). While WD\_FLAG is high (that is, during a fault condition), if the watchdog stays enabled, and reset is high; a watchdog service signal can also bring WD\_FLAG low (about 5 µs after the watchdog receives service).



**INSTRUMENTS** 

Texas







Figure 27. Watchdog Fault During Initialization, and Reinitialization During Reset for TPS7A63-Q1

Figure 28. Watchdog Fault During Initialization, and Reinitialization During Reset for TPS7A6401-Q1

As shown in Figure 27 for the TPS7A6401-Q1, the watchdog fault condition also occurs if the watchdog does not receive service during the open window after watchdog initialization. That is, if the watchdog does not receive service during the first  $8 \times t_{WD_OUT}$  period after initialization, a fault condition occurs. This causes the watchdog fault pin (WD\_FLT) to go low temporarily for a duration of  $t_{WD_OUT}$ . In case of a load transient, if the regulated output voltage drops down causing reset (nRST) to go low, the rising edge on nRST causes the watchdog to reinitialize (that is, when reset becomes high with the watchdog still enabled). During a fault condition (that is, WD\_FLT is low) with the watchdog disabled, the fault output continues to stay low until  $t_{WD_OUT}$  is elapsed. A falling edge on nWD\_EN pin causes the watchdog to reinitialize while nRST is still high.

As shown in Figure 28 for the TPS7A6401-Q1, the watchdog fault condition also occurs if the watchdog does not receive service during the open window after watchdog initialization. That is, if the watchdog does not receive service in first  $8 \times t_{WD_OUT}$  period after initialization, a fault condition occurs. This causes the watchdog flag pin (WD\_FLAG) to become high and stay latched. At the same time, the nRST pin goes low temporarily for a duration of  $t_{WD_OUT}$ . In the case of a load transient, if the regulated output voltage drops down causing the reset output to go low, the WD\_FLAG asserts low, and the rising edge on nRST causes the watchdog to reinitialize (while the watchdog remains enabled). During a fault condition (that is, WD\_FLAG is high), and with a disabled watchdog, the flag output continues to stay high as long as the watchdog remains enabled or receives proper service. However, nRST stays low until  $t_{WD_OUT}$  elapses. Re-enabling the watchdog causes watchdog to reinitialize (while nRST is still high).



### 7.4 Device Functional Modes

### 7.4.1 Operation With V<sub>IN</sub> Lower Than 4 V

The TPS7A63-Q1 and TPS7A6401-Q1 family devices operate with input voltage above 4 V. The typical UVLO voltage is 3.16 V. The device can operate at input voltage lower than 4 V, but at input voltage below the actual UVLO, the device will shut down.

# 7.4.2 Operation With V<sub>IN</sub> Larger Than 4 V

When  $V_{IN}$  is greater than 4 V, if the input voltage is higher than  $V_{OUT}$  plus the dropout voltage, the output voltage is equal to the set value. Otherwise, the output voltage is equal to VIN minus the dropout voltage.



# 8 Application and Implementation

# NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

Typical application circuits for TPS76333-Q1/TPS76350-Q1 and TPS7A6401-Q1 are shown in Figure 29 and Figure 32. Depending on the end application, one may use different values of external components. Carefully select feedback resistors (R1 and R2), used to program the output voltage. Using smaller resistors results in higher current consumption, whereas using very large resistors impacts the sensitivity of the regulator. Therefore, TI recommends selecting feedback resistors such that the sum of R1 and R2 is from 20 k $\Omega$ .

### 8.1.1 Example

If the desired regulated output voltage is 5 V, after selecting R2 then one can calculate R1 using (or vice versa) Equation 2. Knowing  $V_{REF} = 1.23$  V (typical),  $V_{OUT} = 5$  V, selecting R2 = 20 k $\Omega$ , the calculated value of R1 is 61.3 k $\Omega$ .

During fast load steps, an application may require a larger output capacitor to prevent the output from temporarily dropping down. TI recommends a low-ESR ceramic capacitor with dielectric of type X5R or X7R. One can also connect a bypass capacitor at the output to decouple high-frequency noise as per the end application.

# 8.2 Typical Applications

### 8.2.1 Typical Application Using the TPS7A6333-Q1 or TPS7A6350-Q1



Figure 29. Typical Application Schematic, TPS7A6333-Q1/6350-Q1



# **Typical Applications (continued)**

# 8.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 3.

| DESIGN PARAMETER       | EXAMPLE VALUES |  |  |  |  |  |  |
|------------------------|----------------|--|--|--|--|--|--|
| Input voltage range    | 7 V - 40 V     |  |  |  |  |  |  |
| Input capacitor range  | 10 μF - 22 μF  |  |  |  |  |  |  |
| Output voltage         | 3.3 V, 5 V     |  |  |  |  |  |  |
| Output current rating  | 300 mA maximum |  |  |  |  |  |  |
| Output capacitor range | 1 μF-10 μF     |  |  |  |  |  |  |

### **Table 3. Design Parameters**

#### 8.2.1.2 Detailed Design Procedure

When using the TPS7A6333-Q1, TPS7A6350-Q1, TI recommends adding a 10- $\mu$ F to 22- $\mu$ F capacitor to the input to keep the input voltage stable. TI also recommends adding a 1- $\mu$ F to 10- $\mu$ F low ESR ceramic capacitor to get a stable output.

The reset delay time is set by an external capacitor (CDLY) to ground, capacitor value typical from 100 pF to 100 nF. Equation 1 provides the method for the calculation.

Connecting an external resistor to ground at the ROSC pin can set the duration of the watchdog window. Equation 4 provides the method for the calculation. Usually a  $10-k\Omega$  to  $200-k\Omega$  resistor can be used to set the time.



#### 8.2.1.3 Application Curves



#### 8.2.2 Typical Application Using the TPS7A6401-Q1



Figure 32. Typical Application Schematic TPS7A6401-Q1

#### 8.2.2.1 Design Requirements

For this design example, use the parameters listed in Table 4.

| 6              |  |  |  |  |  |  |  |
|----------------|--|--|--|--|--|--|--|
| EXAMPLE VALUES |  |  |  |  |  |  |  |
| 7 V - 40 V     |  |  |  |  |  |  |  |
| 10 μF-22 μF    |  |  |  |  |  |  |  |
| 2.5 V - 7 V    |  |  |  |  |  |  |  |
| 300 mA maximum |  |  |  |  |  |  |  |
| 1 μF-10 μF     |  |  |  |  |  |  |  |
|                |  |  |  |  |  |  |  |

#### **Table 4. Design Parameters**

#### 8.2.2.2 Detailed Design Procedure

When using TPS7A6401-Q1, TI recommends adding a  $10-\mu$ F to  $22-\mu$ F capacitor to the input to keep the input voltage stable. TI also recommends adding a  $1-\mu$ F to  $10-\mu$ F low ESR ceramic capacitor to get a stable output.

The output voltage is set by the R1 and R2 resistor network. Output voltage can be calculated by Equation 2.

The reset delay time is set by an external capacitor (CDLY) to ground, capacitor value typical from 100 pF to 100 nF. Equation 1 provides the method for the calculation. Connecting an external resistor to ground at the ROSC pin can set the duration of the watchdog window. Equation 4 provides the method for the calculation. Usually a  $10-k\Omega$  to  $200-k\Omega$  resistor can be used to set the time.

ZHCS834G - JUNE 2011 - REVISED MARCH 2020

www.ti.com.cn

# 8.2.2.3 Application Curves



# 9 Power Supply Recommendations

The device is designed to operate from an input-voltage supply range from 7 V to 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7A63XX-Q1 or TPS7A64XX-Q1 device, TI recommends adding an electrolytic capacitor with a value of 10  $\mu$ F and a ceramic bypass capacitor at the input.

# 10 Layout

#### 10.1 Layout Guidelines

For the LDO power supply, especially these high voltage and large current ones, layout is an important step. If layout is not carefully designed, the regulator could not deliver enough output current because of the thermal limitation. To improve the thermal performance of the device, and maximize the current output at high ambient temperature, it is recommended to spread the thermal pad as large as possible and put enough thermal vias on the thermal pad. Figure 37 shows an example layout.

#### 10.1.1 Power Dissipation and Thermal Considerations

Calculated the power dissipated in the device using Equation 8.

 $P_{D} = I_{OUT} \times (V_{IN} - V_{OUT}) + I_{QUIESCENT} \times V_{IN}$ 

where

- P<sub>D</sub> = continuous power dissipation
- I<sub>OUT</sub> = output current
- V<sub>IN</sub> = input voltage
- V<sub>OUT</sub> = output voltage
- I<sub>QUIESCENT</sub> = quiescent current

(8)

(9)

As  $I_{QUIESCENT} \ll I_{OUT}$ , therefore, ignore the term  $I_{QUIESCENT} \times V_{IN}$  in Equation 8.

For a device in operation at a given ambient air temperature  $(T_A)$ , calculate the junction temperature  $(T_J)$  using Equation 9.

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where

 $R_{\theta JA}$  = junction-to-ambient-air thermal impedance

Calculate the rise in junction temperature due to power dissipation using Equation 10.



$$\Delta T = T_1 - T_A = (R_{B1A} \times P_D)$$

(10)

(11)

For a given maximum junction temperature ( $T_{J-Max}$ ), calculate the maximum ambient air temperature ( $T_{A-Max}$ ) at which the device can operate using Equation 11.

$$T_{A-Max} = T_{J-Max} - (R_{\theta JA} \times P_D)$$

#### 10.1.1.1 Example

If  $I_{OUT} = 100$  mA,  $V_{OUT} = 5$  V,  $V_{IN} = 14$  V,  $I_{QUIESCENT} = 250$  µA, and  $R_{\theta JA} = 50^{\circ}$ C/W, the continuous power dissipated in the device is 0.9 W. The rise in junction temperature due to power dissipation is 45°C. For a maximum junction temperature of 150°C, the maximum ambient air temperature at which the device can operate is 105°C.

For adequate heat dissipation, TI recommends soldering the thermal pad (exposed heat sink) to the thermal land pad on the PCB. Doing this provides a heat conduction path from the die to the PCB and reduces overall package thermal resistance. Power derating curves for the TPS7A63-Q1 and TPS7A6401-Q1 PWP package and TPS7A6333-Q1 DRK are comparable; see Figure 35.



Figure 35. Power Derating Curve

For optimum thermal performance, TI recommends using a high-K PCB with thermal vias between the ground plane and solder pad or thermal land pad; see Figure 36 (a) and (b). Further, use a thicker ground plane and a thermal land pad with a larger surface area to inprove considerably the heat-spreading capabilities of a PCB. For a two-layer PCB, a bat wing layout can enhance the heat-spreading capabilities.



# Layout Guidelines (continued)



(b) Dual layer PCB with Bat wings for enhanced heat spreading

Figure 36. Using Multilayer PCB and Thermal Vias for Adequate Heat Dissipation

Keeping other factors constant, surface area of the thermal land pad contributes to heat dissipation only to a certain extent.



# 10.2 Layout Example



Figure 37. Layout Recommendation

TPS7A63-Q1, TPS7A6401-Q1 ZHCS834G – JUNE 2011 – REVISED MARCH 2020

# 11 器件和文档支持

# 11.1 相关链接

下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件,以及立即订购快速访问。

| 器件           | 产品文件夹 | 立即订购 | 技术文档 | 工具和软件 | 支持和社区 |
|--------------|-------|------|------|-------|-------|
| TPS7A63-Q1   | 单击此处  | 单击此处 | 单击此处 | 单击此处  | 单击此处  |
| TPS7A6401-Q1 | 单击此处  | 单击此处 | 单击此处 | 单击此处  | 单击此处  |

#### 表 5. 相关链接

# 11.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

# 11.3 社区资源

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 11.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

# 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更, 恕不另行通知, 且 不会对此文档进行修订。如需获取此数据表的浏览器版本, 请查阅左侧的导航栏。



# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan      | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|---------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)           | Ball material | (3)                 |              | (4/5)          |         |
| TPS7A6301QPWPRQ1 | ACTIVE | HTSSOP       | PWP     | 14   | 2000 | RoHS & Green  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 7A6301         |         |
|                  | ACTIVE | 110001       | 1 1 1   | 14   | 2000 | Nonio & Oreen |               | Level-3-2000-100111 | -40 10 125   | 780301         | Samples |
| TPS7A6333QDRKRQ1 | ACTIVE | VSON         | DRK     | 10   | 3000 | RoHS & Green  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | PRGQ           | Samples |
| TPS7A6333QPWPRQ1 | ACTIVE | HTSSOP       | PWP     | 14   | 2000 | RoHS & Green  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 7A6333         |         |
| IF3/A0333QFWFRQ1 | ACTIVE | HI3SOF       | FVVF    | 14   | 2000 | KUHS & Gleen  | NIFDAU        | Level-3-200C-100 HK | -40 10 125   | 780355         | Samples |
| TPS7A6350QPWPRQ1 | ACTIVE | HTSSOP       | PWP     | 14   | 2000 | RoHS & Green  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 7A6350         | Samples |
|                  |        |              |         |      |      |               |               |                     |              |                | Samples |
| TPS7A6401QPWPRQ1 | ACTIVE | HTSSOP       | PWP     | 14   | 2000 | RoHS & Green  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 7A6401         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A6301QPWPRQ1 | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7A6333QDRKRQ1 | VSON            | DRK                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 4.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A6333QPWPRQ1 | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7A6350QPWPRQ1 | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7A6401QPWPRQ1 | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

7-Feb-2020



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A6301QPWPRQ1 | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS7A6333QDRKRQ1 | VSON         | DRK             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS7A6333QPWPRQ1 | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS7A6350QPWPRQ1 | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS7A6401QPWPRQ1 | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |

# **PWP 14**

# **GENERIC PACKAGE VIEW**

# PowerPAD TSSOP - 1.2 mm max height

4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PWP (R-PDSO-G14)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. Β.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G14) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



PowerPAD is a trademark of Texas Instruments





NOTES:

A.

- This drawing is subject to change without notice. Β.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F.



PWP (R-PDSO-G14)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. Β.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G14) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



A. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

A.

- This drawing is subject to change without notice. Β.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F.



# **MECHANICAL DATA**



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.
  - This drawing is subject to change without notice. Β.
  - C. Small Outline No-Lead (SON) package configuration.
  - $\Delta$ The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



# THERMAL PAD MECHANICAL DATA

# DRK (S-PVSON-N10) PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





DRK (S-PVSON-N10)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1 ZLD01117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP114BMX075TCG MC33269T-3.5G TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1 NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1 NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S-19213B50A-V5T2U7 S-19214BC0A-E8T1U7\*1 S-19213B00A-V5T2U7 S-19213B33A-V5T2U7 S-19213BC0A-V5T2U7