













**TPS84250** 

ZHCSA68C - AUGUST 2012 - REVISED APRIL 2018

# TPS84250 7V 至 50V 输入、2.5A 降压集成式电源解决方案

# 特性

- 完整的集成式电源解决方案可实现 小尺寸和扁平设计
- 7V 至 50V 的宽输入电压范围
- 2.5V 至 15V 输出可调范围
- 65V 浪涌能力
- 效率高达 96%
- 可调开关频率 (300kHz 至 1MHz)
- 与外部时钟同步
- 可调慢速启动
- 输出电压排序和跟踪
- 电源正常输出
- 可编程欠压锁定 (UVLO)
- 输出过流保护
- 过热保护
- 预偏置输出启动
- 运行温度范围: -40°C 至 +85°C
- 增强的热性能: 14°C/W
- 符合 EN55022 B 类辐射标准
- 设计帮助请访问 http://www.ti.com/TPS84250

#### 应用范围

- 工业和电机控制
- 自动测试设备
- 医疗和成像设备
- 高密度电源系统



## 3 说明

TPS84250 是一款简单易用的集成式电源解决方案, 此解决方案在一个低厚度、四方扁平无引线 (QFN) 封 装内组合了一个带有电感器的 2.5A 直流/直流转换器和 无源器件。此整体电源解决方案仅需五个外部组件,并 省去了环路补偿和磁性元件选择过程。

可以很容易地将小型 9mm x 11mm x 2.8mm, QFN 封装焊接在一个印刷电路板上,并且可实现一个效率大 于 90% 的紧凑负载点设计以及出色的功率耗散能力。 TPS84250 提供了一个离散负载点设计的灵活性和特 性集并且是宽范围集成电路 (IC) 和系统供电的理想选 择。先进的封装技术可提供一个与标准 QFN 贴装和测 试技术兼容的稳健耐用且可靠的电源解决方案。



9 mm × 11 mm × 2.8 mm



#### **Table 1. ORDERING INFORMATION**

For the most current package and ordering information, see the Package Option Addendum at the end of this datasheet, or see the TI website at www.ti.com.

# 4 Specifications

# 4.1 ABSOLUTE MAXIMUM RATINGS(1)

| over operating temperature range                                        | MIN                                    | MAX  | UNIT               |          |
|-------------------------------------------------------------------------|----------------------------------------|------|--------------------|----------|
|                                                                         | VIN                                    | -0.3 | 65                 | V        |
|                                                                         | INH/UVLO                               | -0.3 | 5                  | V        |
|                                                                         | VADJ                                   | -0.3 | 3                  | V        |
| Input Voltage                                                           | PWRGD                                  | -0.3 | 6                  | V        |
|                                                                         | SS/TR                                  | -0.3 | 3                  | V        |
|                                                                         | STSEL                                  | -0.3 | 3                  | V        |
|                                                                         | RT/CLK                                 | -0.3 | 3.6                | V        |
|                                                                         | PH                                     | -0.6 | 65                 | V        |
| Output Voltage                                                          | PH 10ns Transient                      | -2   | 65                 | V        |
|                                                                         | VOUT                                   | -0.6 | $V_{IN}$           | V        |
| V <sub>DIFF</sub> (GND to exposed thermal pad)                          |                                        |      | ±200               | mV       |
| Source Current                                                          | RT/CLK                                 |      | 100                | μA       |
| Source Current                                                          | INH/UVLO                               |      | 100                | μA       |
| Sink Current                                                            | SS/TRK                                 |      | 200                | μA       |
| Sink Current                                                            | PWRGD                                  |      | 10                 | mA       |
| Operating Junction Temperature                                          |                                        | -40  | 105 <sup>(2)</sup> | °C       |
| Storage Temperature                                                     | -65                                    | 150  | °C                 |          |
| Peak Reflow Case Temperature (3) (4                                     |                                        | 250  | °C                 |          |
| Maximum Number of Reflows Allow                                         |                                        | 3    |                    |          |
| Mechanical Shock Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted |                                        |      | 1500               | G        |
| Mechanical Vibration                                                    | Mil-STD-883D, Method 2007.2, 20-2000Hz |      | 20                 | <u> </u> |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) See the temperature derating curves in the Typical Characteristics section for thermal information.
- (3) For soldering specifications, refer to the Soldering Requirements for BQFN Packages application note.
- (4) Devices with a date code prior to week 14 2018 (1814) have a peak reflow case temperature of 240°C with a maximum of one reflow.

#### 4.2 RECOMMENDED OPERATING CONDITIONS

| over operating free-air | temperature range (unless otherwise noted) | MIN | MAX | UNIT |
|-------------------------|--------------------------------------------|-----|-----|------|
| V <sub>IN</sub>         | Input Voltage                              | 7   | 50  | V    |
| V <sub>OUT</sub>        | Output Voltage                             | 2.5 | 15  | V    |
| $f_{SW}$                | f <sub>SW</sub> Switching Frequency        |     |     | kHz  |
| T <sub>A</sub>          | Operating Ambient Temperature              | -40 | 85  | °C   |

#### 4.3 PACKAGE SPECIFICATIONS

|                             | UNIT                                                                  |           |
|-----------------------------|-----------------------------------------------------------------------|-----------|
| Weight                      |                                                                       | 0.9 grams |
| Flammability                | Meets UL 94 V-O                                                       |           |
| MTBF Calculated reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 31.7 MHrs |



#### 4.4 ELECTRICAL CHARACTERISTICS

-40°C  $\leq$  T<sub>A</sub>  $\leq$  +85°C, V<sub>IN</sub> = 24 V, V<sub>OUT</sub> = 5.0 V, I<sub>OUT</sub> = 2.5 A, R<sub>T</sub> = Open C<sub>IN</sub> = 2 x 2.2 µF ceramic, C<sub>OUT</sub> = 2 x 47 µF ceramic (unless otherwise noted)

|                       | PARAMETER                      |                                                    | TEST CONDITIONS                                                |                                    | MIN     | TYP               | MAX                  | UNIT             |
|-----------------------|--------------------------------|----------------------------------------------------|----------------------------------------------------------------|------------------------------------|---------|-------------------|----------------------|------------------|
| I <sub>OUT</sub>      | Output current                 | Over input voltage and                             | Over input voltage and output voltage range                    |                                    |         |                   | 2.5                  | Α                |
| V <sub>IN</sub>       | Input voltage range            | Over output current ra                             | nge                                                            |                                    | 7.0(1)  |                   | 50 <sup>(2)</sup>    | V                |
| UVLO                  | VIN Undervoltage lockout       | No hysteresis, Rising                              | and Falling                                                    |                                    |         | 2.5               |                      | V                |
| V <sub>OUT(adj)</sub> | Output voltage adjust range    | Over output current ra                             | nge                                                            |                                    | 2.5(3)  |                   | 15                   | V                |
|                       | Set-point voltage tolerance    | T <sub>A</sub> = 25°C; I <sub>OUT</sub> = 100      | mA                                                             |                                    |         |                   | ±2.0% <sup>(4)</sup> |                  |
|                       | Temperature variation          | -40°C ≤ T <sub>A</sub> ≤ +85°C                     |                                                                |                                    |         | ±0.5%             | ±1.0%                |                  |
| $V_{OUT}$             | Line regulation                | Over input voltage ran                             | ige                                                            |                                    |         | ±0.1%             |                      |                  |
|                       | Load regulation                | Over output current ra                             | Over output current range                                      |                                    |         | ±0.4%             |                      |                  |
|                       | Total output voltage variation | Includes set-point, line                           | e, load, and temperatu                                         | re variation                       |         |                   | ±3.0% <sup>(4)</sup> |                  |
|                       |                                |                                                    | V <sub>OUT</sub>                                               | = 12 V, f <sub>SW</sub> = 800 kHz  |         | 93 %              |                      |                  |
|                       |                                | V <sub>IN</sub> = 24 V<br>I <sub>OUT</sub> = 1.5 A | V <sub>OUT</sub> =                                             | = 5.0 V, f <sub>SW</sub> = 500 kHz |         | 84 %              |                      |                  |
|                       | F(C :                          | 1001 = 1.5 A                                       |                                                                | = 3.3 V, f <sub>SW</sub> = 400 kHz |         | 79 %              |                      |                  |
| η                     | Efficiency                     | V <sub>IN</sub> = 48 V                             | V <sub>OUT</sub>                                               | = 12 V, f <sub>SW</sub> = 800 kHz  |         | 87 %              |                      |                  |
|                       |                                | I <sub>OUT</sub> = 1.5 A                           | V <sub>OUT</sub> =                                             | = 5.0 V, f <sub>SW</sub> = 500 kHz |         | 79 %              |                      |                  |
|                       |                                |                                                    | V <sub>OUT</sub> =                                             | = 3.3 V, f <sub>SW</sub> = 400 kHz |         | 74 %              |                      |                  |
|                       | Output voltage ripple          | 20 MHz bandwith, 0.2                               | 5 A ≤ I <sub>OUT</sub> ≤ 2.5 A, VC                             | OUT ≥ 3.3V                         |         | 1% <sup>(3)</sup> |                      | V <sub>OUT</sub> |
| I <sub>LIM</sub>      | Current limit threshold        |                                                    |                                                                |                                    |         | 5.1               |                      | Α                |
|                       |                                | Recovery tin                                       |                                                                | Recovery time                      |         | 400               |                      | μs               |
|                       | Transient response             | I <sub>OUT(max)</sub>                              | 1.0 A/µs load step from 50 to 100%  IOUT(max)  Over/undershoot |                                    |         | 90                |                      | mV               |
| V <sub>INH</sub>      | Inhibit threshold voltage      | No hysteresis                                      |                                                                |                                    | 1.15    | 1.25              | 1.36 (5)             | V                |
|                       | INII I Innut ourrent           | V <sub>INH</sub> < 1.15 V                          |                                                                |                                    |         | -0.9              |                      | μΑ               |
| I <sub>INH</sub>      | INH Input current              | V <sub>INH</sub> > 1.36 V                          |                                                                |                                    |         | -3.8              |                      | μΑ               |
| I <sub>I(stby)</sub>  | Input standby current          | INH pin to AGND                                    |                                                                |                                    |         | 1.3               | 4                    | μA               |
|                       |                                | \/ minima                                          |                                                                | Good                               |         | 94%               |                      |                  |
|                       | PWRGD Thresholds               | V <sub>OUT</sub> rising                            |                                                                | Fault                              |         | 109%              |                      |                  |
| Power Good            | FWKGD IIIIesiloius             | \/ falling                                         |                                                                | Fault                              |         | 91%               |                      |                  |
|                       |                                | V <sub>OUT</sub> falling                           |                                                                | Good                               |         | 106%              |                      |                  |
|                       | PWRGD Low Voltage              | I(PWRGD) = 3.5  mA                                 |                                                                |                                    |         | 0.2               |                      | V                |
| $f_{\text{SW}}$       | Switching frequency            | RT/CLK pin OPEN                                    |                                                                |                                    | 300     | 400               | 500                  | kHz              |
| f <sub>CLK</sub>      | Synchronization frequency      |                                                    |                                                                |                                    | 300     |                   | 1000                 | kHz              |
| V <sub>CLK-H</sub>    | CLK High-Level Threshold       | CLK Control                                        |                                                                |                                    |         | 1.9               | 2.2                  | V                |
| V <sub>CLK-L</sub>    | CLK Low-Level Threshold        | CLK CONIO                                          | CLK Control                                                    |                                    |         |                   |                      | V                |
| D <sub>CLK</sub>      | CLK Duty cycle                 |                                                    |                                                                |                                    | 25%     | 50%               | 75%                  |                  |
|                       | Thermal Shutdown               | Thermal shutdown                                   |                                                                |                                    |         | 180               |                      | °C               |
|                       | THEITHAI SHUUUWII              | Thermal shutdown hysteresis                        |                                                                |                                    |         | 15                |                      | °C               |
|                       | External input capacitance     | Ceramic                                            |                                                                |                                    | 4.4 (6) | 10                |                      | μF               |
| C <sub>IN</sub>       | External input capacitance     | Non-ceramic                                        |                                                                |                                    |         | 22                |                      | μΓ               |
| C <sub>OUT</sub>      | External output capacitance    |                                                    |                                                                |                                    | 100 (7) |                   | 430                  | μF               |

- (1) For output voltages ≤ 12 V, the minimum input voltage is 7 V or (V<sub>OUT</sub>+ 3 V), whichever is greater. For output voltages > 12 V, the minimum input voltage is (1.33 x V<sub>OUT</sub>). See Figure 27 for more details.
- The maximum input voltage is 50 V or (15 x V<sub>OUT</sub>), whichever is less.
- (3) Output voltages < 3.3 V are subject to reduced V<sub>IN(max)</sub> specifications and higher ripple magnitudes.
   (4) The stated limit of the set-point voltage tolerance includes the tolerance of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance is affected by the tolerance of the external R<sub>SET</sub> resistor.
- Value when no voltage divider is present at the INH/UVLO pin.
- A minimum of 4.4µF of ceramic external capacitance is required across the input (VIN and PGND connected) for proper operation. Locate the capacitor close to the device. See Table 3 for more details.
- The required capacitance must include at least 2 x  $47\mu F$  ceramic capacitors (or 4 x  $22\mu F$ ). Locate the capacitance close to the device. Adding additional capacitance close to the load improves the response of the regulator to load transients. See Table 3 for more details.



#### 4.5 THERMAL INFORMATION

|               | THERMAL METRIC <sup>(1)</sup>                             | TPS84250<br>RKG | UNIT |
|---------------|-----------------------------------------------------------|-----------------|------|
|               |                                                           | 41 PINS         |      |
| $\theta_{JA}$ | Junction-to-ambient thermal resistance (2)                | 14              |      |
| ΨЈТ           | Junction-to-top characterization parameter <sup>(3)</sup> | 3.3             | °C/W |
| ΨЈВ           | Junction-to-board characterization parameter (4)          | 6.8             |      |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance, θ<sub>JA</sub>, applies to devices soldered directly to a 100 mm x 100 mm double-sided, 4-layer PCB with 1 oz. copper and natural convection cooling. Additional airflow reduces θ<sub>JA</sub>.
- (3) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). T<sub>J</sub> = ψ<sub>JT</sub> \* Pdis + T<sub>T</sub>; where Pdis is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device.
- (4) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature,  $T_{J}$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7).  $T_{J} = \psi_{JB} * Pdis + T_{B}$ ; where Pdis is the power dissipated in the device and  $T_{B}$  is the temperature of the board 1mm from the device.



# **5 DEVICE INFORMATION**

## **FUNCTIONAL BLOCK DIAGRAM**





# **Table 2. PIN DESCRIPTIONS**

| TERMINAL       |          | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
|----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| NAME           | NO.      | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| =              | 1        |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| _              | 4        |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| AGND —         | 5        | These pins are connected to the internal analog ground (AGND) of the device. This node should be treated                                                                                                                                                          |  |  |  |  |  |  |  |
|                | 30       | as the zero volt ground reference for the analog control circuitry. Pad 37 should be connected to PCB                                                                                                                                                             |  |  |  |  |  |  |  |
| AGND -         | 32       | ground planes using multiple vias for good thermal performance. Not all pins are connected together internally. All pins must be connected together externally with a copper plane or pour directly under the                                                     |  |  |  |  |  |  |  |
| ·-             | 33       | module. Connect AGND to PGND at a single point (GND_PT; pins 8 & 9). See Layout Recommendations.                                                                                                                                                                  |  |  |  |  |  |  |  |
| ·-             | 34       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| <del>-</del>   | 37       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|                | 2        |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| DNC            | 3        | Do Not Connect. Do not connect these pins to AGND, to another DNC pin, or to any other voltage. These                                                                                                                                                             |  |  |  |  |  |  |  |
| -              | 25       | pins are connected to internal circuitry. Each pin must be soldered to an isolated pad.                                                                                                                                                                           |  |  |  |  |  |  |  |
|                | 6        |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| -              |          |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| -              | 7        |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| -              | 21       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| PH -           | 22       | Phase switch node. Do not place any external component on these pins or tie them to a pin of another function.                                                                                                                                                    |  |  |  |  |  |  |  |
|                | 23       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| -              | 24       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| -              | 38       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|                | 41       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| GND_PT -       | 8        | Ground Point. Connect AGND to PGND at these pins as shown in the Layout Considerations. These pins                                                                                                                                                                |  |  |  |  |  |  |  |
| OND_I I        | 9        | are not connected to internal circuitry, and are not connected to one another.                                                                                                                                                                                    |  |  |  |  |  |  |  |
|                | 10       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|                | 11       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| <del>-</del>   | 12       | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the outpload and connect external bypass capacitors between these pins and PGND. Connect a resistor from the pins to VADJ to set the output voltage.              |  |  |  |  |  |  |  |
| VOUT           | 13       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| · <del>-</del> | 14       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| <del>-</del>   | 15       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| -              | 39       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|                | 16       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| -              | 17       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| -              |          | This is the return current path for the power stage of the device. Connect these pins to the load and to the                                                                                                                                                      |  |  |  |  |  |  |  |
| PGND -         | 18       | bypass capacitors associated with VIN and VOUT. Pad 40 should be connected to PCB ground planes using                                                                                                                                                             |  |  |  |  |  |  |  |
| =              | 19       | multiple vias for good thermal performance.                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| -              | 20       |                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| VIN            | 40<br>26 | Input voltage. This pin supplies all power to the converter. Connect this pin to the input supply and connect                                                                                                                                                     |  |  |  |  |  |  |  |
| INH/UVLO       | 27       | bypass capacitors between this pin and PGND.  Inhibit and UVLO adjust pin. Use an open drain or open collector logic device to ground this pin to control the INH function. A resistor divider between this pin, AGND, and VIN sets the UVLO voltage.             |  |  |  |  |  |  |  |
| SS/TR          | 28       | Slow-start and tracking pin. Connecting an external capacitor to this pin adjusts the output voltage rise time.  A voltage applied to this pin allows for tracking and sequencing control.                                                                        |  |  |  |  |  |  |  |
| STSEL          | 29       | Slow-start or track feature select. Connect this pin to AGND to enable the internal SS capacitor. Leave this pin open to enable the TR feature.                                                                                                                   |  |  |  |  |  |  |  |
| RT/CLK         | 31       | This pin is connected to an internal frequency setting resistor which sets the default switching frequency. An external resistor can be connected from this pin to AGND to increase the frequency. This pin can also be used to synchronize to an external clock. |  |  |  |  |  |  |  |
| PWRGD          | 35       | Power Good flag pin. This open drain output asserts low if the output voltage is more than approximately ±6% out of regulation. A pull-up resistor is required.                                                                                                   |  |  |  |  |  |  |  |
| VADJ           | 36       | Connecting a resistor between this pin and VOUT sets the output voltage.                                                                                                                                                                                          |  |  |  |  |  |  |  |





# TEXAS INSTRUMENTS

# 6 TYPICAL CHARACTERISTICS (VIN = 12 V) (1) (2)



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3.
- (2) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm x 100 mm double-sided PCB with 1 oz. copper. Applies to Figure 4.



# 7 TYPICAL CHARACTERISTICS (VIN = 24 V) (1) (2) (3)



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 8, and Figure 9.
- (2) At light load the output voltage ripple may increase due to pulse skipping. See Light-Load Behavior for more information. Applies to Figure 8.
- (3) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm x 100 mm double-sided PCB with 1 oz. copper. Applies to Figure 10.

# TEXAS INSTRUMENTS

# 8 TYPICAL CHARACTERISTICS (VIN = 36 V) (1) (2) (3)



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 13, Figure 14, and Figure 15.
- (2) At light load the output voltage ripple may increase due to pulse skipping. See Light-Load Behavior for more information. Applies to Figure 14.
- (3) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm double-sided PCB with 1 oz. copper. Applies to Figure 16.



# 9 TYPICAL CHARACTERISTICS (VIN = 48 V) (1) (2) (3)



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 19, Figure 20, and Figure 21.
- (2) At light load the output voltage ripple may increase due to pulse skipping. See Light-Load Behavior for more information. Applies to Figure 20.
- (3) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm x 100 mm double-sided PCB with 1 oz. copper. Applies to Figure 22.

#### 10 CAPACITOR RECOMMENDATIONS FOR THE TPS84250 POWER SUPPLY

#### 10.1 Capacitor Technologies

## 10.1.1 Electrolytic, Polymer-Electrolytic Capacitors

When using electrolytic capacitors, high-quality, computer-grade electrolytic capacitors are recommended. Polymer-electrolytic type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo OS-CON capacitor series is suggested due to the lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Aluminum electrolytic capacitors provide adequate decoupling over the frequency range of 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C.

#### 10.1.2 Ceramic Capacitors

The performance of aluminum electrolytic capacitors is less effective than ceramic capacitors above 150 kHz. Multilayer ceramic capacitors have a low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output.

#### 10.1.3 Tantalum, Polymer-Tantalum Capacitors

Polymer-tantalum type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo POSCAP series and Kemet T530 capacitor series are recommended rather than many other tantalum types due to their lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications.

## 10.2 Input Capacitor

The TPS84250 requires a minimum input capacitance of 4.4  $\mu$ F of ceramic type. The voltage rating of input capacitors must be greater than the maximum input voltage. The ripple current rating of the capacitor must be at least 450 mArms. Table 3 includes a preferred list of capacitors by vendor.

#### 10.3 Output Capacitor

The output capacitance of the TPS84250 can be comprised of either all ceramic capacitors, or a combination of ceramic and bulk capacitors. The required output capacitance must include at least 100  $\mu$ F of ceramic type (or 2 x 47  $\mu$ F). When adding additional non-ceramic bulk capacitors, low-ESR devices like the ones recommended in Table 3 are required. Additional capacitance above the minimum is determined by actual transient deviation requirements. Table 3 includes a preferred list of capacitors by vendor.

Table 3. Recommended Input/Output Capacitors (1)

|        |        |                    | CAPA                      | ACITOR CHARACTERI   | STICS                      |
|--------|--------|--------------------|---------------------------|---------------------|----------------------------|
| VENDOR | SERIES | PART NUMBER        | WORKING<br>VOLTAGE<br>(V) | CAPACITANCE<br>(µF) | ESR <sup>(2)</sup><br>(mΩ) |
| Murata | X5R    | GRM31CR61H225KA88L | 50                        | 4.7                 | 2                          |
| TDK    | X5R    | C3216X5R1H475K     | 50                        | 4.7                 | 2                          |
| Murata | X5R    | GRM32ER61E226K     | 16                        | 22                  | 2                          |
| TDK    | X5R    | C3225X5R0J476K     | 6.3                       | 47                  | 2                          |
| Murata | X5R    | GRM32ER60J476M     | 6.3                       | 47                  | 2                          |
| Sanyo  | POSCAP | 16TQC68M           | 16                        | 68                  | 50                         |
| Sanyo  | POSCAP | 6TPE100MI          | 6.3                       | 100                 | 25                         |
| Kemet  | T530   | T530D227M006ATE006 | 6.3                       | 220                 | 6                          |

<sup>(1)</sup> Capacitor Supplier Verification, RoHS, Lead-free and Material Details

Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table.

<sup>(2)</sup> Maximum ESR @ 100 kHz, 25°C.



#### 11 APPLICATION INFORMATION

#### 11.1 TPS84250 OPERATION

The TPS84250 can operate over a wide input voltage range of 7V to 50V and produce output voltages from 2.5V to 15V. The performance of the device varies over this wide operating range, and there are some important considerations when operated near the boundary limits. This section offers guidance in selecting the optimum components depending on the application and operating conditions.

The user must select three primary parameters when designing with the TPS84250.

- Output Voltage
- UVLO Threshold
- Switching Frequency

The adjustment of each of these parameters can be made using just one or two resistors. Figure 25 below shows a typical TPS84250 schematic with the key parameter-setting resistors labeled.



Figure 25. TPS84250 Typical Schematic



#### 11.2 ADJUSTING THE OUTPUT VOLTAGE

The TPS84250 is designed to provide output voltages from 2.5V to 15V. The output voltage is determined by the value of  $R_{\text{SET}}$ , which must be connected between the VOUT node and the VADJ pin (Pin 36). For output voltages greater than 5.0V, improved operating performance can be obtained by increasing the operating frequency. This adjustment requires the addition of  $R_{\text{RT}}$  between RT/CLK (Pin 31) and AGND (Pin 30). See the Switching Frequency section for more details. Table 4 gives the standard external  $R_{\text{SET}}$  resistor for a number of common bus voltages and also includes the recommended  $R_{\text{RT}}$  resistor for output voltages above 5.0V.

Table 4. Standard R<sub>SET</sub> Resistor Values for Common Output Voltages

|                       | OUTPUT VOLTAGE V <sub>OUT</sub> (V) |                           |      |      |     |     |  |  |  |
|-----------------------|-------------------------------------|---------------------------|------|------|-----|-----|--|--|--|
| RESISTORS             | 2.5                                 | 2.5 3.3 5.0 8.0 12.0 15.0 |      |      |     |     |  |  |  |
| R <sub>SET</sub> (kΩ) | 21.5                                | 31.6                      | 52.3 | 90.9 | 140 | 178 |  |  |  |
| R <sub>RT</sub> (kΩ)  | open                                | open                      | 1100 | 549  | 267 | 178 |  |  |  |

For other output voltages the value of  $R_{SET}$  can be calculated using the following formula, or simply selected from the range of values given in Table 5.

$$R_{SET} = 10 \times \left(\frac{V_{OUT}}{0.798} - 1\right) (k\Omega)$$
(1)

Table 5. Standard R<sub>SET</sub> and R<sub>RT</sub> Resistor Values

|                      |                       |                      | 13E1                  | and right result     |                       |                   |                       |
|----------------------|-----------------------|----------------------|-----------------------|----------------------|-----------------------|-------------------|-----------------------|
| V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | R <sub>RT</sub> (kΩ) | f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | $R_{RT}(k\Omega)$ | f <sub>SW</sub> (kHz) |
| 2.5                  | 21.5                  | open                 | 400                   | 9.0                  | 102                   | 365               | 700                   |
| 3.0                  | 27.4                  | open                 | 400                   | 9.5                  | 110                   | 365               | 700                   |
| 3.3                  | 31.6                  | open                 | 400                   | 10.0                 | 115                   | 365               | 700                   |
| 3.5                  | 34.0                  | open                 | 400                   | 10.5                 | 121                   | 267               | 800                   |
| 4.0                  | 40.2                  | open                 | 400                   | 11.0                 | 127                   | 267               | 800                   |
| 4.5                  | 46.4                  | open                 | 400                   | 11.5                 | 133                   | 267               | 800                   |
| 5.0                  | 52.3                  | 1100                 | 500                   | 12.0                 | 140                   | 267               | 800                   |
| 5.5                  | 48.7                  | 1100                 | 500                   | 12.5                 | 147                   | 215               | 900                   |
| 6.0                  | 64.9                  | 1100                 | 500                   | 13.0                 | 154                   | 215               | 900                   |
| 6.5                  | 71.5                  | 1100                 | 500                   | 13.5                 | 158                   | 215               | 900                   |
| 7.0                  | 78.7                  | 549                  | 600                   | 14.0                 | 165                   | 178               | 1000                  |
| 7.5                  | 84.5                  | 549                  | 600                   | 14.5                 | 174                   | 178               | 1000                  |
| 8.0                  | 90.9                  | 549                  | 600                   | 15.0                 | 178                   | 178               | 1000                  |
| 8.5                  | 97.6                  | 365                  | 700                   |                      | ·                     | ·                 | ·                     |

## 11.3 Input Voltage

The TPS84250 operates over the input voltage range of 7 V to 50 V. For reliable start-up and operation at light loads, the minimum input voltage depends on the output voltage. For output voltages  $\leq$  12V, the minimum input voltage is 7V or (VOUT + 3V), whichever is greater. For output voltages > 12V, the minimum input voltage is (1.33 x VOUT).

The maximum input voltage is (15 x VOUT) or 50 V, whichever is less.

While the device can safely handle input surge voltages up to 65 V, sustained operation at input voltages above 50 V is not recommended.

See the Undervoltage Lockout (UVLO) Threshold section of this datasheet for more information.



## 11.4 Undervoltage Lockout (UVLO) Threshold

At turn-on, the  $V_{ON}$  UVLO threshold determines the input voltage level where the device begins power conversion. During the power-down sequence, the  $V_{OFF}$  UVLO threshold determines the input voltage where power conversion ceases. The turn-on and turn-off thresholds are set by two resistors,  $R_{UVLO1}$  and  $R_{UVLO2}$  as shown in Figure 26.

The  $V_{ON}$  UVLO threshold must be set to at least (VOUT + 3 V) or 7 V whichever is greater to insure proper startup and reduce current surges on the host input supply as the voltage rises. If possible, it is recommended to set the UVLO threshold to appproximantely 80 to 85% of the minimum expected input voltage.

Use Equation 2 and Equation 3 to calculate the values of  $R_{UVLO1}$  and  $R_{UVLO2}$ .  $V_{ON}$  is the voltage threshold during power-up when the input voltage is rising.  $V_{OFF}$  is the voltage threshold during power-down when the input voltage is decreasing.  $V_{OFF}$  should be selected to be at least 500mV less than  $V_{ON}$ . Table 6 lists standard resistor values for  $R_{UVLO1}$  and  $R_{UVLO2}$  for adjusting the  $V_{ON}$  UVLO threshold for several input voltages.

$$R_{UVLO1} = \frac{(V_{ON} - V_{OFF})}{2.9 \times 10^{-3}} (k\Omega)$$

$$R_{UVLO2} = \frac{1.25}{\left(\frac{(V_{ON} - 1.25)}{R_{UVLO1}}\right) + 0.9 \times 10^{-3}} (k\Omega)$$
(3)



Table 6. Standard Resistor Values to set V<sub>ON</sub> UVLO Threshold

| V <sub>ON</sub> THRESHOLD (V)   | 6.5  | 10.0 | 15.0 | 20.0 | 25.0 | 30.0 | 35.0 | 40.0 | 45.0 |
|---------------------------------|------|------|------|------|------|------|------|------|------|
| $R_{UVLO1}$ ( $k\Omega$ )       | 174  | 174  | 174  | 174  | 174  | 174  | 174  | 174  | 174  |
| $R_{UVLO2}\left(k\Omega\right)$ | 40.2 | 24.3 | 15.8 | 11.5 | 9.09 | 7.50 | 6.34 | 5.62 | 4.99 |

# 11.5 Power Good (PWRGD)

The PWRGD pin is an open drain output. Once the output voltage is between 94% and 106% of the set voltage, the PWRGD pin pull-down is released and the pin floats. The recommended pull-up resistor value is between 10 k $\Omega$  and 100 k $\Omega$  to a voltage source that is 5.5 V or less. The PWRGD pin is in a defined state once VIN is greater than 1.0 V, but with reduced current sinking capability. The PWRGD pin achieves full current sinking capability once the VIN pin is above 4.5V. The PWRGD pin is pulled low when the output voltage is lower than 91% or greater than 109% of the nominal set voltage. Also, the PWRGD pin is pulled low if the input UVLO or thermal shutdown is asserted, the INH pin is pulled low, or the SS/TR pin is below 1.4 V.



## 11.6 Switching Frequency

Nominal switching frequency of the TPS84250 is set from the factory at 400 kHz. This switching frequency is optimum for output voltages below 5.0 V. For output voltages 5.0V and above, better operating performance can be obtained raising the operating frequency. This is easily done by adding a resistor,  $R_{RT}$  in , from the RT/CLK pin (Pin 31) to the AGND pin (Pin 30). Raising the operating frequency reduces output voltage ripple, lowers the load current threshold where pulse skipping begins, and improves transient response.

The recommended switching frequency for all output voltages is listed in Table 5.

For the maximum recommended output voltage value of 15 V, the switching frequency computes to 1000 kHz or 1 MHz. Operation above 1 MHz is not recommended. Use Table 7 below to select the value of the timing resistor for the given values of switching frequencies.

Table 7. Standard Resistor Values to set the Switching Frequency

| f <sub>SW</sub> (kHz) | 400  | 500  | 600 | 700 | 800 | 900 | 1000 |
|-----------------------|------|------|-----|-----|-----|-----|------|
| $R_{RT}(k\Omega)$     | OPEN | 1100 | 549 | 365 | 267 | 215 | 178  |

It is also possible to synchronize the switching frequency to an external clock signal. See the Synchronization (CLK) section for further details.

While it is possible to set the operating frequency higher than 400 kHz when using the device at output voltages of 5 V or less, minimum duty cycle and pulse skipping issues restrict the maximum recommended input voltage under these conditions. The recommended operating conditions for the TPS84250 can be summarized by Figure 27. The graph shows the maximum input voltage vs. output voltage restriction for several operating frequencies. The lower boundary of the graph shows the minimum input voltage as a function of the output voltage.



Figure 27. Optimum Operating Range with Switching Frequency



# 11.7 Application Schematics



Figure 28. Typical Schematic VIN = 7 V to 36 V, VOUT = 3.3 V



Figure 29. Typical Schematic VIN = 15 V to 50 V, VOUT = 12 V



## **Application Schematics (continued)**



Figure 30. Typical Schematic VIN = 8 V to 50 V, VOUT = 5 V

# 11.8 Power-Up Characteristics

When configured as shown in the front page schematic, the TPS84250 produces a regulated output voltage following the application of a valid input voltage. During the power-up, internal soft-start circuitry slows the rate that the output voltage rises, thereby limiting the amount of in-rush current that can be drawn from the input source. The soft-start circuitry introduces a short time delay from the point that a valid input voltage is recognized. Figure 31 shows the start-up waveforms for a TPS84250, operating from a 24-V input and the output voltage adjusted to 5 V. The waveform were measured with a 2-A constant current load.



Figure 31. Start-Up Sequence



## 11.9 Output On/Off Inhibit (INH)

The INH pin provides electrical on/off control of the device. Once the INH pin voltage exceeds the threshold voltage, the device starts operation. If the INH pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low quiescent current state.

The INH pin has an internal pull-up current source, allowing the user to float the INH pin for enabling the device. If an application requires controlling the INH pin, use an open drain/collector device, or a suitable logic gate to interface with the pin.

Figure 32 shows the typical application of the inhibit function. The Inhibit control has its own internal pull-up to VIN potential. An open-collector or open-drain device is recommended to control this input.

Turning Q1 on applies a low voltage to the inhibit control (INH) pin and disables the output of the supply, shown in Figure 33. If Q1 is turned off, the supply executes a soft-start power-up sequence, as shown in Figure 34. A regulated output voltage is produced within 5 ms. The waveforms were measured with a 2-A constant current load.



Figure 32. Typical Inhibit Control





## 11.10 Slow Start (SS/TR)

For outputs voltages of 5V or less, the slow start capacitance built into the TPS84250 is sufficient to provide for a turn-on ramp rate that does not induce large surge currents while charging the output capacitors. Connecting the STSEL pin (Pin 29) to AGND while leaving SS pin (Pin 28) open enables the internal SS capacitor with a slow start interval of approximately 5 ms. For output voltages greater than 5V, additional slow start capacitance is recommended. For 12V to 15V output voltages, a 22nF capacitor should be connected between the SS/TR pin (Pin 28) and AGND, while connecting the STSEL pin (Pin 29) to AGND as well. Figure 35 shows an additional SS capacitor connected to the SS pin and the STSEL pin connected to AGND. See Table 8 below for SS capacitor values and timing interval.



Figure 35. Slow Start Capacitor (C<sub>SS</sub>) and STSEL Connection

**Table 8. Slow Start Capacitor Values and Slow Start Time** 

| C <sub>SS</sub> (nF) | open | 4.7 | 10 | 15 | 22 |
|----------------------|------|-----|----|----|----|
| SS Time (msec)       | 5    | 7   | 10 | 13 | 17 |



#### 11.11 Overcurrent Protection

For protection against load faults, the TPS84250 incorporates cycle-by-cycle current limiting. During an overcurrent condition the output current is limited and the output voltage is reduced, as shown in Figure 36. As the output voltage drops more than 8% below the set point, the PWRGD signal is pulled low. If the output voltage drops more than 25%, the switching frequency is reduced to reduce power dissipation within the device. When the overcurrent condition is removed, the output voltage returns to the established voltage.

The TPS84250 is not designed to endure a sustained short circuit condition. The use of an output fuse, voltage supervisor circuit, or other overcurrent protection circuit is recommended. A recommended overcurrent protection circuit is shown in Figure 37. This circuit uses the PWRGD signal as an indication of an overcurrent condition. As PWRGD remains low, the 555 timer operates as a low frequency oscillator, driving the INH/UVLO pin low for approximately 400ms, halting the power conversion of the device. After the inhibit interval, the INH/UVLO pin is released and the TPS84250 restarts. If the overcurrent condition is removed, the PWRGD signal goes high, resetting the oscillator and power conversion resumes, otherwise the inhibit cycle repeats.



## 11.12 Light-Load Behavior

The TPS84250 is a non-synchronous converter. One of the characteristics of a non-synchronous converter is that as the load current on the output is decreased, a point is reached where the energy delivered by a single switching pulse is more than the load can absorb. This causes the output voltage to rise slightly. This rise in output voltage is sensed by the feedback loop and the device responds by skipping one or more switching cycles until the output voltages falls back to the set point. At very light loads or no load, many switching cycles are skipped. The observed effect during this pulse skipping mode of operation is an increase in the peak to peak ripple voltage, and a decrease in the ripple frequency. The load current where pulse skipping begins is a function of the input voltage, the output voltage, and the switching frequency. A plot of the pulse skipping threshold current as a function of input voltage is given in Figure 38 for a number of popular output voltage and switching frequency combinations.



Figure 38. Pulse Skipping Threshold

## 11.13 Synchronization (CLK)

An internal phase locked loop (PLL) allows synchronization between 400 kHz and 1 MHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.8 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in Figure 39.

Before the external clock is present, the device works in RT mode where the switching frequency is set by the  $R_{RT}$  resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the CLK pin is pulled above the RT/CLK high threshold (2.0 V), the device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from CLK mode back to RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by the  $R_{RT}$  resistor .



Figure 39. CLK/RT Configuration



#### 11.14 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 180°C typically. The device reinitiates the power up sequence when the junction temperature drops below 165°C typically.

## 11.15 Layout Considerations

To achieve optimal electrical and thermal performance, an optimized PCB layout is required. Figure 40 and Figure 41 show two layers of a typical PCB layout. Some considerations for an optimized layout are:

- Use large copper areas for power planes (VIN, VOUT, and PGND) to minimize conduction loss and thermal stress.
- Place ceramic input and output capacitors close to the module pins to minimize high frequency noise.
- Locate additional output capacitors between the ceramic capacitor and the load.
- Place a dedicated AGND copper area beneath the TPS84250.
- Isolate the PH copper area from the VOUT copper area using the PGND copper area.
- Connect the AGND and PGND copper area at one point; at pins 8 & 9.
- Place R<sub>SET</sub>, R<sub>RT</sub>, and C<sub>SS</sub> as close as possible to their respective pins.
- Use multiple vias to connect the power planes to internal layers.
- Use a dedicated sense line to connect R<sub>SET</sub> to VOUT near the load for best regulation.







Figure 41. Typical PGND-Layer Recommended Layout



#### 11.16 EMI

The TPS84250 is compliant with EN55022 Class B radiated emissions. Figure 42 and Figure 43 show typical examples of radiated emissions plots for the TPS84250 operating from 24 V and 12 V respectively. Both graphs include the plots of the antenna in the horizontal and vertical positions.





# 12 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision B (June 2017) to Revision C                                                                           | Page |
|---|----------------------------------------------------------------------------------------------------------------------------|------|
| • | 已添加 TI 参考设计顶部导航图标                                                                                                          | 1    |
| • | Increased the peak reflow temperature and maximum number of reflows to JEDEC specification for improved manufacturability. | 2    |
| С | hanges from Revision A (June 2013) to Revision B                                                                           | Page |
| • | Added peak reflow and maximum number of reflows information                                                                | 2    |
| С | hanges from Original (August 2012) to Revision A                                                                           | Page |
| • | Changed describing pins 8 & 9 not connected together internally.                                                           | 6    |



## 13 器件和文档支持

## 13.1 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 13.2 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 13.3 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 13.5 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。



# PACKAGE OPTION ADDENDUM

4-Jun-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _   | Eco Plan               | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking    | Samples |
|------------------|--------|--------------|---------|------|-----|------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                    | (6)              | (3)                 |              | (4/5)             |         |
| TPS84250RKGR     | ACTIVE | B1QFN        | RKG     | 41   | 500 | RoHS Exempt<br>& Green | NIPDAU           | Level-3-250C-168 HR | -40 to 85    | (54260, TPS84250) | Samples |
| TPS84250RKGT     | ACTIVE | B1QFN        | RKG     | 41   | 250 | RoHS Exempt<br>& Green | NIPDAU           | Level-3-250C-168 HR | -40 to 85    | (54260, TPS84250) | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





4-Jun-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Mar-2021

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS84250RKGR | B1QFN           | RKG                | 41 | 500 | 330.0                    | 24.4                     | 9.35       | 11.35      | 3.1        | 16.0       | 24.0      | Q1               |
| TPS84250RKGT | B1QFN           | RKG                | 41 | 250 | 330.0                    | 24.4                     | 9.35       | 11.35      | 3.1        | 16.0       | 24.0      | Q1               |

www.ti.com 10-Mar-2021



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|-----|-------------|------------|-------------|--|
| TPS84250RKGR | B1QFN        | RKG             | 41   | 500 | 383.0       | 353.0      | 58.0        |  |
| TPS84250RKGT | B1QFN        | RKG             | 41   | 250 | 383.0       | 353.0      | 58.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package designed to be soldered to a thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

FAN53610AUC33X FAN53611AUC123X EN6310QA 160215 R3 KE177614 FAN53611AUC12X MAX809TTR NCV891234MW50R2G

AST1S31PUR NCP81203PMNTXG NCP81208MNTXG PCA9412AUKZ NCP81109GMNTXG NCP3235MNTXG NCP81109JMNTXG

NCP81241MNTXG NTE7223 NTE7222 NTE7224 L6986FTR MPQ4481GU-AEC1-P MP8756GD-P MPQ2171GJ-P MPQ2171GJ-AEC1-P

NJW4153U2-A-TE2 MP2171GJ-P MP28160GC-Z XDPE132G5CG000XUMA1 LM60440AQRPKRQ1 MP5461GC-P IW673-20

NCV896530MWATXG MPQ4409GQBE-AEC1-P S-19903DA-A8T1U7 S-19903CA-A6T8U7 S-19903CA-S8T1U7 S-19902BA-A6T8U7

S-19902CA-A6T8U7 S-19902AA-A6T8U7 S-19903AA-A6T8U7 S-19902AA-S8T1U7 S-19902BA-A8T1U7 AU8310

LMR23615QDRRRQ1 LMR33630APAQRNXRQ1 LMR33630APCQRNXRQ1 LMR36503R5RPER LMR36503RFRPER

LMR36503RS3QRPERQ1