



# **HIGH-SPEED PWM CONTROLLER**

### **FEATURES**

- Qualified for Automotive Applications
- Improved Version of the UC3825 PWM
- Compatible With Voltage-Mode or Current-Mode Control Methods
- Practical Operation at Switching Frequencies to 1 MHz
- 50-ns Propagation Delay to Output
- High-Current Dual Totem-Pole Outputs:
   2 A (Peak)
- Trimmed Oscillator Discharge Current
- Low 100-μA Startup Current
- Pulse-by-Pulse Current-Limiting Comparator
- Latched Overcurrent Comparator With Full-Cycle Restart

## **DESCRIPTION**

The UC2825A pulse-width modulation (PWM) controller is an improved versions of the standard UC3825. Performance enhancements have been made to several of the circuit blocks. Error amplifier gain bandwidth product is 12 MHz, while input offset voltage is 2 mV. Current limit threshold is specified to a tolerance of 5%. Oscillator discharge current is specified at 10 mA for accurate dead-time control. Frequency accuracy is improved to 6%. Startup supply current, typically 100  $\mu\text{A}$ , is ideal for off-line applications. The output drivers are redesigned to actively sink current during undervoltage lockout (UVLO) at no expense to the startup current specification. In addition, each output is capable of 2-A peak currents during transitions.

#### **BLOCK DIAGRAM**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **DESCRIPTION (CONTINUED)**

Functional improvements have also been implemented. The shutdown comparator is now a high-speed overcurrent comparator with a threshold of 1.2 V. The overcurrent comparator sets a latch that ensures full discharge of the soft-start capacitor before allowing a restart. While the fault latch is set, the outputs are in the low state. In the event of continuous faults, the soft-start capacitor is fully charged before discharge to insure that the fault frequency does not exceed the designed soft start period. The CLOCK pin has become CLK/LEB. This pin combines the functions of clock output and leading edge blanking adjustment and has been buffered for easier interfacing.

The UC2825A has dual alternating outputs and the same pin configuration of the UC3825. "A" version parts have UVLO thresholds identical to the original UC3825.

See the application report, *The UC3823A,B and UC3825A,B Enhanced Generation of PWM Controllers* (SLUA125) for detailed technical and application information.

#### ORDERING INFORMATION(1)

| T <sub>J</sub> | MAXIMUM<br>DUTY CYCLE | UVLO        | PACKAGE <sup>(2)</sup> |              | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------------------|-------------|------------------------|--------------|--------------------------|---------------------|
| -40°C to 125°C | <50%                  | 9.2 V/8.4 V | SOIC - DW              | Reel of 2000 | UC2825AQDWRQ1            | UC2825AQDW          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **PIN ASSIGNMENTS**

**DW PACKAGE** 

(TOP VIEW) INV 16∏ VREF 15 NCC NΙΓ **EAOUT** 3 14 OUTB CLK/LEB | 13 VC 12 PGND RT [ CT [ 11 TOUTA 6 10 GND RAMP | SS 9∏ ILIM

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



#### **TERMINAL FUNCTIONS**

| TERMINAL I/O |    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                      |  |  |  |
|--------------|----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|              |    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                      |  |  |  |
| CLK/LEB      | 4  | 0   | Output of the internal oscillator                                                                                                                                                                                                                                |  |  |  |
| СТ           | 6  | I   | Timing capacitor connection for oscillator frequency programming. The timing capacitor should be connected to the device ground using minimal trace length.                                                                                                      |  |  |  |
| EAOUT        | 3  | 0   | Output of the error amplifier for compensation                                                                                                                                                                                                                   |  |  |  |
| GND          | 10 |     | Analog ground return                                                                                                                                                                                                                                             |  |  |  |
| ILIM         | 9  | I   | Input to the current limit comparator                                                                                                                                                                                                                            |  |  |  |
| INV          | 1  | I   | Inverting input to the error amplifier                                                                                                                                                                                                                           |  |  |  |
| NI           | 2  | I   | Noninverting input to the error amplifier                                                                                                                                                                                                                        |  |  |  |
| OUTA         | 11 | 0   | High-current totem-pole output A of the on-chip drive stage                                                                                                                                                                                                      |  |  |  |
| OUTB         | 14 | 0   | High-current totem-pole output B of the on-chip drive stage                                                                                                                                                                                                      |  |  |  |
| PGND         | 12 |     | Ground return for the output driver stage                                                                                                                                                                                                                        |  |  |  |
| RAMP         | 7  | I   | Noninverting input to the PWM comparator with 1.25-V internal input offset. In voltage-mode operation, this serves as the input voltage feed-forward function by using the CT ramp. In peak current-mode operation, this serves as the slope compensation input. |  |  |  |
| RT           | 5  | I   | Timing resistor connection for oscillator frequency programming                                                                                                                                                                                                  |  |  |  |
| SS           | 8  | I   | Soft-start input and the maximum duty cycle clamp                                                                                                                                                                                                                |  |  |  |
| VC           | 13 |     | Power supply for the output stage. This pin should be bypassed with a 0.1-µF monolithic ceramic low ESL capacitor with minimal trace lengths.                                                                                                                    |  |  |  |
| VCC          | 15 |     | Power supply for the device. This pin should be bypassed with a 0.1-µF monolithic ceramic low ESL capacitor with minimal trace lengths                                                                                                                           |  |  |  |
| VREF         | 16 | 0   | 5.1-V reference. For stability, the reference should be bypassed with a 0.1-µF monolithic ceramic low ESL capacitor and minimal trace length to the ground plane.                                                                                                |  |  |  |

# ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range unless otherwise noted

|                    |                                                 |                | VALUE         |
|--------------------|-------------------------------------------------|----------------|---------------|
| V <sub>IN</sub>    | Supply voltage                                  | VC, VCC        | 22 V          |
| Io                 | Source or sink current, dc                      | OUTA, OUTB     | 0.5 A         |
| Io                 | Source or sink current, pulse (0.5 µs)          | OUTA, OUTB     | 2.2 A         |
|                    | Analogianuta                                    | INV, NI, RAMP  | −0.3 V to 7 V |
|                    | Analog inputs                                   | ILIM, SS       | -0.3 V to 6 V |
|                    | Power ground                                    | PGND           | ±0.2 V        |
| I <sub>CLK</sub>   | Clock output current                            | CLK/LEB        | –5 mA         |
| I <sub>O(EA)</sub> | Error amplifier output current                  | EAOUT          | 5 mA          |
| I <sub>SS</sub>    | Soft-start sink current                         | SS             | 20 mA         |
| losc               | Oscillator charging current                     | RT             | –5 mA         |
| $T_J$              | Operating virtual junction temperature range    | −55°C to 150°C |               |
| T <sub>stg</sub>   | Storage temperature range                       | –65°C to 150°C |               |
|                    | Lead temperature 1,6 mm (1/16 in) from case for | 300°C          |               |

<sup>(1)</sup> Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



# **ELECTRICAL CHARACTERISTICS**

 $T_J$  =  $-40^{\circ}C$  to 125°C,  $R_T$  = 3.65 k $\Omega$ ,  $C_T$  = 1 nF,  $V_{CC}$  = 12 V (unless otherwise noted)

|                      | PARAMETER                        | TEST CONDITIONS                                                             | MIN  | TYP  | MAX  | UNIT          |
|----------------------|----------------------------------|-----------------------------------------------------------------------------|------|------|------|---------------|
| Referen              | ce, V <sub>REF</sub>             |                                                                             |      |      |      |               |
| Vo                   | Ouput voltage                    | $T_J = 25^{\circ}C, I_O = 1 \text{ mA}$                                     | 5.05 | 5.1  | 5.15 | V             |
|                      | Line regulation                  | 12 V ≤ V <sub>CC</sub> ≤ 20 V                                               |      | 2    | 15   | mV            |
|                      | Load regulation                  | 1 mA ≤ I <sub>O</sub> ≤ 10 mA                                               |      | 5    | 20   | mV            |
|                      | Total output variation           | Line, load, temperature                                                     | 5.03 |      | 5.17 | V             |
|                      | Temperature stability(1)         | $T_{(min)} < T_J < T_{(max)}$                                               |      | 0.2  | 0.4  | mV/°C         |
|                      | Output noise voltage(1)          | 10 Hz < f < 10 kHz                                                          |      | 50   |      | $\mu V_{RMS}$ |
|                      | Long term stability(1)           | T <sub>J</sub> = 125°C, 1000 hours                                          |      | 5    | 25   | mV            |
|                      | O                                | VPEE AV                                                                     | 30   | 60   | 90   |               |
|                      | Short circuit current            | $VREF = 0 V$ $T_{J} = 125^{\circ}C$                                         | 30   |      | 110  | mA            |
| Oscillato            | or                               | 1                                                                           |      |      |      |               |
|                      |                                  | T <sub>J</sub> = 25°C                                                       | 375  | 400  | 425  | kHz           |
| fosc                 | Initial accuracy <sup>(1)</sup>  | $R_T = 6.6 \text{ k}\Omega, C_T = 220 \text{ pF}, T_J = 25^{\circ}\text{C}$ | 0.9  | 1    | 1.1  | MHz           |
|                      | <b>-</b>                         | Line, temperature                                                           | 350  |      | 450  | kHz           |
|                      | Total variation(1)               | $R_T = 6.6 \text{ k}\Omega, C_T = 220 \text{ pF}$                           | 0.85 |      | 1.15 | MHz           |
|                      | Voltage stability                | 12 V < V <sub>CC</sub> < 20 V                                               |      |      | 1    | %             |
|                      | Temperature stability(1)         | $T_{(min)} < T_J < T_{(max)}$                                               |      | ±5   |      | %             |
|                      | High-level output voltage, clock |                                                                             | 3.7  | 4    |      | V             |
|                      | Low-level output voltage, clock  |                                                                             |      | 0    | 0.2  | V             |
|                      | Ramp peak                        |                                                                             | 2.6  | 2.8  | 3    | V             |
|                      | Ramp valley                      |                                                                             | 0.7  | 1    | 1.25 | V             |
|                      |                                  |                                                                             | 1.6  | 1.8  | 2    |               |
|                      | Ramp valley to peak              | T <sub>J</sub> = -40°C                                                      | 1.55 |      | 2    | V             |
|                      |                                  |                                                                             | 9    | 10   | 11   |               |
| losc                 | Oscillator discharge current     | $R_T = Open, V_{CT} = 2 V$ $T_J = 125^{\circ}C$                             | 8    |      | 11   | mA            |
| Error An             | nplifier                         | 1                                                                           |      |      |      |               |
|                      | Input offset voltage             |                                                                             |      | 2    | 10   | mV            |
|                      | Input bias current               |                                                                             |      | 0.6  | 3    | μA            |
|                      | Input offset current             |                                                                             |      | 0.1  | 1    | μA            |
|                      | Open loop gain                   | 1 V < V <sub>O</sub> < 4 V                                                  | 60   | 95   |      | dB            |
| CMRR                 | Common-mode rejection ratio      | 1.5 V < V <sub>CM</sub> < 5.5 V                                             | 75   | 95   |      | dB            |
| PSRR                 | Power-supply rejection ratio     | 12 V < V <sub>CC</sub> < 20 V                                               | 85   | 110  |      | dB            |
| I <sub>O(sink)</sub> | Output sink current              | V <sub>EAOUT</sub> = 1 V                                                    | 1    | 2.5  |      | mA            |
| I <sub>O(src)</sub>  | Output source current            | V <sub>EAOUT</sub> = 4 V                                                    | -0.5 | -1.3 |      | mA            |
| /                    | High-level output voltage        | $I_{EAOUT} = -0.5 \text{ mA}$                                               | 4.5  | 4.7  | 5    | V             |
|                      | Low-level output voltage         | I <sub>EAOUT</sub> = -1 mA                                                  | 0    | 0.5  | 1    | V             |
|                      | Gain bandwidth product           | f = 200 kHz                                                                 | 6    | 12   |      | MHz           |
|                      | Slew rate <sup>(1)</sup>         |                                                                             | 6    | 9    |      | V/µs          |

<sup>(1)</sup> Specified by design



# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_J = -40$ °C to 125°C,  $R_T = 3.65 \text{ k}\Omega$ ,  $C_T = 1 \text{ nF}$ ,  $V_{CC} = 12 \text{ V}$  (unless otherwise noted)

|                                 | PARAMETER                                 | TEST CONDITIONS                                                 | MIN  | TYP  | MAX  | UNIT |
|---------------------------------|-------------------------------------------|-----------------------------------------------------------------|------|------|------|------|
| PWM C                           | omparator                                 |                                                                 |      |      | •    |      |
| I <sub>BIAS</sub>               | Bias current, RAMP                        | $V_{RAMP} = 0 V$                                                |      | -1   | -8   | μA   |
|                                 | Minimum duty cycle                        |                                                                 |      |      | 0    | %    |
|                                 | Maximum duty cycle                        |                                                                 | 85   |      |      | %    |
| t <sub>LEB</sub>                | Leading edge blanking time                | $R_{LEB} = 2 \text{ k}\Omega, C_{LEB} = 470 \text{ pF}$         | 300  | 375  | 450  | ns   |
| R <sub>LEB</sub>                | Leading edge blanking resistance          | V <sub>CLK/LEB</sub> = 3 V                                      | 8    | 10   | 12   | kΩ   |
| $V_{ZDC}$                       | Zero dc threshold voltage, EAOUT          | V <sub>RAMP</sub> = 0 V                                         | 1.10 | 1.25 | 1.4  | V    |
| t <sub>DELAY</sub>              | Delay-to-output time (2)                  | V <sub>EAOUT</sub> = 2.1 V, V <sub>ILIM</sub> = 0 V to 2 V step |      | 50   | 80   | ns   |
| Current                         | t Limit / Start Sequence / Fault          |                                                                 |      |      |      |      |
| I <sub>SS</sub>                 | Soft-start charge current                 | V <sub>SS</sub> = 2.5 V                                         | 8    | 14   | 20   | μΑ   |
| V <sub>SS</sub>                 | Full soft-start threshold voltage         |                                                                 | 4.3  | 5    |      | V    |
| I <sub>DSCH</sub>               | Restart discharge current                 | V <sub>SS</sub> = 2.5 V                                         | 100  | 250  | 350  | μΑ   |
| I <sub>SS</sub>                 | Restart threshold voltage                 |                                                                 |      | 0.3  | 0.5  | V    |
| I <sub>BIAS</sub>               | ILIM bias current                         | V <sub>ILIM</sub> = 0 V to 2 V step                             |      |      | 15   | Α    |
| I <sub>CL</sub>                 | Current limit threshold voltage           |                                                                 | 0.95 | 1    | 1.05 | V    |
|                                 | Overcurrent threshold voltage             |                                                                 | 1.14 | 1.2  | 1.26 | V    |
| t <sub>d</sub>                  | Delay-to-output time, ILIM <sup>(1)</sup> | V <sub>ILIM</sub> = 0 V to 2 V step                             |      | 50   | 80   | ns   |
| Output                          |                                           |                                                                 |      |      |      |      |
|                                 |                                           | I <sub>OUT</sub> = 20 mA                                        |      | 0.25 | 0.4  | V    |
|                                 | Low-level output saturation voltage       | I <sub>OUT</sub> = 200 mA                                       |      | 1.2  | 2.2  | V    |
|                                 | Lligh lovel output acturation valtage     | $I_{OUT} = -20 \text{ mA}$                                      |      | 1.9  | 2.9  | V    |
|                                 | High-level output saturation voltage      | I <sub>OUT</sub> = -200 mA                                      |      | 2    | 3    | V    |
| t <sub>r</sub> , t <sub>f</sub> | Rise/fall time <sup>(2)</sup>             | C <sub>L</sub> = 1 nF                                           |      | 20   | 45   | ns   |
| Underv                          | oltage Lockout (UVLO)                     |                                                                 |      |      |      |      |
|                                 | Start threshold voltage                   |                                                                 | 8.4  | 9.2  | 9.6  | V    |
|                                 | UVLO hysteresis                           |                                                                 | 0.4  | 0.8  | 1.2  | V    |
| Supply                          | Current                                   |                                                                 |      |      |      |      |
| I <sub>su</sub>                 | Startup current                           | $VC = V_{CC} = V_{TH} = -0.5 \text{ V}$                         |      | 100  | 300  | μΑ   |
| I <sub>CC</sub>                 | Input current                             |                                                                 |      | 28   | 36   | mA   |
|                                 |                                           |                                                                 |      |      |      |      |

<sup>(2)</sup> Specified by design



### **APPLICATION INFORMATION**

The oscillator is a sawtooth. The rising edge is governed by a current controlled by the RT pin and value of capacitance at the CT pin ( $C_{CT}$ ). The falling edge of the sawtooth sets dead time for the outputs. Selection of RT should be done first, based on desired maximum duty cycle. CT can then be chosen based on the desired frequency (RT) and  $D_{MAX}$ . The design equations are:

$$R_{T} = \frac{3 \text{ V}}{(10 \text{ mA}) \times (1 - D_{MAX})} \qquad C_{T} = \frac{(1.6 \times D_{MAX})}{(R_{T} \times f)}$$
(1)

Recommended values for  $R_T$  range from 1  $k\Omega$  to 100  $k\Omega.$  Control of  $D_{MAX}$  less than 70% is not recommended.



Figure 1. Oscillator





Figure 3.



# Leading Edge Blanking (LEB)

The UC2825A performs fixed-frequency PWM control. The outputs are alternately controlled. During every other cycle, one output is off. Each output then switches at one-half the oscillator frequency, varying in duty cycle from 0% to less than 50%.

To limit maximum duty cycle, the internal clock pulse blanks both outputs low during the discharge time of the oscillator. On the falling edge of the clock, the appropriate output(s) is driven high. The end of the pulse is controlled by the PWM comparator, current limit comparator, or the overcurrent comparator.

Normally the PWM comparator senses a ramp crossing a control voltage (error amplifier output) and terminates the pulse. LEB causes the PWM comparator to be ignored for a fixed amount of time after the start of the pulse. This allows noise inherent with switched mode power conversion to be rejected. The PWM ramp input may not require any filtering as result of LEB.

To program a LEB period, connect a capacitor, C, to CLK/LEB. The discharge time set by C and the internal  $10\text{-k}\Omega$  resistor determines the blanked interval. The  $10\text{-k}\Omega$  resistor has a 10% tolerance. For more accuracy, an external  $2\text{-k}\Omega$  1% resistor (R) can be added, resulting in an equivalent resistance of  $1.66\text{ k}\Omega$  with a tolerance of 2.4%. The design equation is:

$$t_{LEB} = 0.5 \times (R \parallel 10 \text{ k}\Omega) \times C \tag{2}$$

Values of R less than 2 k $\Omega$  should not be used.

LEB is also applied to the current limit comparator. After LEB, if the ILIM pin exceeds the 1-V threshold, the pulse is terminated. The overcurrent comparator, however, is not blanked. It catches catastrophic overcurrent faults without a blanking delay. Any time the ILIM pin exceeds 1.2 V, the fault latch is set and the outputs driven low. For this reason, some noise filtering may be required on the ILIM pin.



Figure 4. Leading Edge Blanking Operational Waveforms



# **UVLO, Soft Start, and Fault Management**

Soft start is programmed by a capacitor on the SS pin. At power up, SS is discharged. When SS is low, the error amplifier output is also forced low. While the internal 9-µA source charges the SS pin, the error amplifier output follows until closed loop regulation takes over.

Anytime ILIM exceeds 1.2 V, the fault latch is set and the output pins are driven low. The soft-start capacitor is then discharged by a 250-µA current sink. No more output pulses are allowed until the soft-start capacitor is fully discharged and ILIM is below 1.2 V. At this time, the fault latch resets and the chip executes a soft start.

Should the fault latch get set during soft start, the outputs are immediately terminated, but the soft-start capacitor does not discharge until it has been fully charged first. This results in a controlled hiccup interval for continuous fault conditions.



Figure 5. Soft-Start and Fault Waveforms

### **Active-Low Outputs During UVLO**

The UVLO function forces the outputs to be low and considers both VCC and VREF before allowing the chip to operate.



Figure 6. Output Voltage vs Output Current



Figure 7. Output Voltage and Current During UVLO



### **Control Methods**



Figure 8. Control Methods

# **Synchronization**

The oscillator can be synchronized by an external pulse inserted in series with the timing capacitor. Program the free-running frequency of the oscillator to be 10% to 15% slower than the desired synchronous frequency. The pulse width should be greater than 10 ns and less than half the discharge time of the oscillator. The rising edge of the CLK/LEB pin can be used to generate a synchronizing pulse for other chips. Note that the CLK/LEB pin no longer accepts an incoming synchronizing signal.



Figure 9. General Oscillator Synchronization

Figure 10. Two Unit Interface



Figure 11. Operational Waveforms



## **High-Current Outputs**

Each totem pole output can deliver a 2-A peak current into a capacitive load. The output can slew a 1000-pF capacitor by 15 V in approximately 20 ns. Separate collector supply (VC) and power ground (PGND) pins help decouple the device's analog circuitry from the high-power gate drive noise. The use of 3-A Schottky diodes (1N5120, USD245, or equivalent) (see Figure 13) from each output to both VC and PGND are recommended. The diodes clamp the output swing to the supply rails, necessary with any type of inductive/capacitive load, typical of a MOSFET gate. Schottky diodes must be used because a low forward voltage drop is required. Do not use standard silicon diodes.

Although they are single-ended devices, two output drivers are available on the UC2825A. These can be paralleled by the use of a  $0.5-\Omega$  (noninductive) resistor connected in series with each output for a combined peak current of 4 A.



D1, D2 = 1N3620

Figure 12. Power MOSFET Drive Circuit

### **Ground Planes**

Each output driver of these devices is capable of 2-A peak currents. Careful layout is essential for correct operation of the chip. A ground plane must be employed. A unique section of the ground plane must be designated for high di/dt currents associated with the output stages. This point is the power ground to which the PGND pin is connected. Power ground can be separated from the rest of the ground plane and connected at a single point, although this is not necessary if the high di/dt paths are well understood and accounted for. VCC should be bypassed directly to power ground with a good high-frequency capacitor. The sources of the power MOSFET should connect to power ground, as should the return connection for input power to the system and the bulk input capacitor. The output should be clamped with a high-current Schottky diode to both VCC and PGND. Nothing else should be connected to power ground.

VREF should be bypassed directly to the signal portion of the ground plane with a good high-frequency capacitor. Low ESR/ESL ceramic 1-mF capacitors are recommended for both VCC and VREF. All analog circuitry should, likewise, be bypassed to the signal ground plane.





Figure 13. Ground Planes Diagram

# **Open-Loop Test Circuit**

This test fixture is useful for exercising many functions of this device family and measuring their specifications. As with any wideband circuit, careful grounding and bypass procedures should be followed. The use of a ground plane is highly recommended.



Figure 14. Open-Loop Test Circuit Schematic



# PACKAGE OPTION ADDENDUM



10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| UC2825AQDWRQ1    | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | UC2825AQDW           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC2825A-Q1:



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

● Enhanced Product: UC2825A-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2825AQDWRQ1 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device Package Type |      | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|------|-----------------|------|------|-------------|------------|-------------|
| UC2825AQDWRQ1       | SOIC | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Controllers category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

NCP1218AD65R2G NCP1244BD065R2G NCP6153MNTWG NCP81101BMNTXG NCP81205MNTXG SJE6600 SG3845DM
NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81206MNTXG MAX1653ESET NCP1240FD065R2G
NCP1361BABAYSNT1G NCP1230P100G NX2124CSTR NCP1366BABAYDR2G NCP81174NMNTXG NCP4308DMTTWG
NCP4308AMTTWG NCP1366AABAYDR2G NCP1251FSN65T1G NCP1246BLD065R2G NTE7233 ISL69122IRAZ MB39A136PFT-GBND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G NCP1246ALD065R2G
AZ494AP-E1 CR1510-10 NCP4205MNTXG XC9221C093MR-G XRP6141ELTR-F RY8017 LP6260SQVF LP6298QVF ISL6121LIB
ISL6225CA ISL6244HRZ ISL6268CAZ ISL6315IRZ ISL6420AIAZ-TK ISL6420AIRZ ISL6420IAZ ISL6421ERZ ISL6440IA
ISL6441IRZ-TK