**TF2011M** 



**Description** 

The TF2011M is a high voltage, high speed gate driver capable of driving N-channel MOSFETs and IGBTs in a half bridge configuration. TF Semiconductor's high voltage process enables the TF2011's high side to switch to 200V in a bootstrap operation.

High-Side and Low-Side Gate Driver

The TF2011M logic inputs are compatible with standard TTL and CMOS levels (down to 3.3V) to interface easily with controlling devices. The driver outputs feature high pulse current buffers designed for minimum driver cross conduction.

The TF2011M is offered in a SOIC-8(N) package and operates over an extended -40  $^{\circ}$ C to +125  $^{\circ}$ C temperature range.

#### **Features**

- Floating high-side driver in bootstrap operation to 200V
- Drives two N-channel MOSFETs or IGBTs in a half bridge configuration
- 1.0A source / 1.0A sink output current capability
- Outputs tolerant to negative transients
- Wide low side gate driver supply voltage: 10V to 20V
- Logic input (HIN and LIN) 3.3V capability
- Schmitt triggered logic inputs with internal pull down
- Undervoltage lockout for high and low side drivers
- Extended temperature range: -40°C to +125°C

## **Applications**

- DC-DC Converters
- AC-DC Inverters
- Motor Controls
- Class D Power Amplifiers



#### **Ordering Information**

Year Year Week Week

| PART NUMBER | PACKAGE   | PACK / Qty | MARK    |
|-------------|-----------|------------|---------|
| TF2011M-TAU | SOIC-8(N) | Tube / 100 | TF2011M |
| TF2011M-TAH | SOIC-8(N) | T&R / 2500 | Lot ID  |

## **Typical Application**



www.tfsemi.com Rev 1.1



**Top View:** SOIC-8

# **Pin Descriptions**

| PIN NAME        | PIN NUMBER | PIN DESCRIPTION                                                 |
|-----------------|------------|-----------------------------------------------------------------|
| HIN             | 1          | Logic input for high-side gate driver output, in phase with HO. |
| LIN             | 2          | Logic input for low-side gate driver output, in phase with LO.  |
| СОМ             | 3          | Low-side and logic return                                       |
| LO              | 4          | Low-side gate drive output                                      |
| V <sub>cc</sub> | 5          | Low-side and logic fixed supply                                 |
| V <sub>s</sub>  | 6          | High-side floating supply return                                |
| НО              | 7          | High-side gate drive output                                     |
| V <sub>B</sub>  | 8          | High-side floating supply                                       |

## **Functional Block Diagram**



Sep. 2022 2



## **Absolute Maximum Ratings (NOTE1)**

## High-Side and Low-Side Gate Driver

| V <sub>B</sub> - High side floating supply voltage        | 0.3V to +224V                       |
|-----------------------------------------------------------|-------------------------------------|
| V <sub>s</sub> - High side floating supply offset voltage | $V_{B}$ -24V to $V_{B}$ +0.3V       |
| V <sub>HO</sub> -High side floating output voltage        | $V_{s}$ -0.3VtoV <sub>B</sub> +0.3V |
| dV <sub>s</sub> /dt-Offset supply voltage transient       | 50 V/ns                             |
|                                                           |                                     |
| V <sub>cc</sub> - Low-side fixed supply voltage           | 0.3V to +24V                        |

| V <sub>cc</sub> - Low-side fixed supply voltage     | 0.3V to +24V                |
|-----------------------------------------------------|-----------------------------|
| V <sub>10</sub> - Low-side output voltage           |                             |
| V <sub>IN</sub> - Logic input voltage (HIN and LIN) | 0.3V to $V_{cc}^{cc}$ +0.3V |

**NOTE1** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| P <sub>D</sub> - Package power dissipation at T <sub>A</sub> ≤ 25 °C<br>SOIC-8                               | 0.625W       |
|--------------------------------------------------------------------------------------------------------------|--------------|
| SOIC-8(N) Thermal Resistance ( <i>N0TE2</i> )<br>θ <sub>JA</sub>                                             | 200 °C/W     |
| T <sub>J</sub> - Junction operating temperature<br>Γ <sub>L</sub> - Lead Temperature (soldering, 10 seconds) |              |
| T Storage temerature                                                                                         | 55 to 150 °C |

**NOTE2** When mounted on a standard JEDEC 2-layer FR-4 board.

## **Recommended Operating Conditions**

| Symbol          | Parameter                                  | MIN                 | MAX                 | Unit |
|-----------------|--------------------------------------------|---------------------|---------------------|------|
| V <sub>B</sub>  | High side floating supply absolute voltage | V <sub>s</sub> + 10 | V <sub>s</sub> + 20 | V    |
| V <sub>s</sub>  | High side floating supply offset voltage   | NOTE3               | 200                 | V    |
| V <sub>HO</sub> | High side floating output voltage          | V <sub>s</sub>      | V <sub>B</sub>      | V    |
| V <sub>cc</sub> | Low side fixed supply voltage              | 10                  | 20                  | V    |
| V <sub>LO</sub> | Low side output voltage                    | 0                   | V <sub>cc</sub>     | V    |
| V <sub>IN</sub> | Logic input voltage (HIN and LIN)          | 0                   | 5                   | V    |
| T <sub>A</sub>  | Ambient temperature                        | -40                 | 125                 | °C   |

**NOTE3** Logic operational for VS of -5V to +200V.



#### **DC Electrical Characteristics** (NOTE4)

 $\rm V_{BIAS} \, (V_{CC}, V_{BS} \,) = 15V, T_A = 25 \, ^{\circ} C$  , unless otherwise specified.

| Symbol              | Parameter                                                     | Conditions                      | MIN | TYP | MAX | Unit |
|---------------------|---------------------------------------------------------------|---------------------------------|-----|-----|-----|------|
| V <sub>IH</sub>     | Logic "1" input voltage                                       | V <sub>cc</sub> = 10V to 20V    | 2.5 |     |     |      |
| V <sub>IL</sub>     | Logic "0" input voltage                                       | NOTE5                           |     |     | 0.8 |      |
| V <sub>OH</sub>     | High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub> | I <sub>O</sub> = 0A             |     |     | 1.4 | V    |
| V <sub>OL</sub>     | Low level output voltage, V <sub>o</sub>                      | I <sub>o</sub> = 20mA           |     |     | 0.2 | V    |
| I <sub>LK</sub>     | Offset supply leakage current                                 | VB = VS = 200V                  |     |     | 50  |      |
| I <sub>BSQ</sub>    | Quiescent V <sub>BS</sub> supply current                      | V <sub>IN</sub> = 0V or 5V      |     | 60  | 150 | μΑ   |
| I <sub>ccq</sub>    | Quiescent V <sub>CC</sub> supply current                      | V <sub>IN</sub> = 0V or 5V      |     | 120 | 240 | μА   |
| I <sub>IN+</sub>    | Logic "1" input bias current                                  | V <sub>IN</sub> = 5V            |     | 25  | 60  |      |
| I <sub>IN-</sub>    | Logic "0" input bias current                                  | V <sub>IN</sub> = 0V            |     |     | 5.0 | μΑ   |
| $V_{BSUV}$          | V <sub>BS</sub> supply under-voltage positive going threshold |                                 | 8.0 | 8.9 | 9.8 |      |
| $V_{BSUV}$          | V <sub>BS</sub> supply under-voltage negative going threshold |                                 | 7.4 | 8.2 | 9.0 | V    |
| $V_{\text{CCUV+}}$  | V <sub>cc</sub> supply under-voltage positive going threshold |                                 | 8.0 | 8.9 | 9.8 |      |
| V <sub>CCUV</sub> - | V <sub>cc</sub> supply under-voltage negative going threshold |                                 | 7.4 | 8.2 | 9.0 |      |
| I <sub>0+</sub>     | Output high short circuit pulsed current                      | $V_0 = 0V$ , PW $\leq 10 \mu s$ |     | 1.0 |     |      |
| I <sub>0-</sub>     | Output low short circuit pulsed current                       | $V_0 = 15V, PW \le 10 \mu s$    |     | 1.0 |     | Α    |

**NOTE4** The  $V_{IIV}$   $V_{THV}$  and  $I_{IIV}$  parameters are applicable to the two logic input pins: LIN and HIN. The  $V_{O}$  and  $I_{O}$  parameters are applicable to the respective output pins: HO and LO.

**NOTE5** For optimal operation, it is recommended that the input pulse (to HIN and LIN) should have an amplitude of 2.5V minimum with a pulse width of 240ns minimum.



AC Electrical Characteristics  $V_{BIAS}(V_{CC}, V_{BS}) = 15V, C_L = 1000 pF, and T_A = 25 \, ^{\circ}C$ , unless otherwise specified.

| Symbol           | Parameter                           | Conditions                  | MIN | TYP | MAX | Unit |
|------------------|-------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>on</sub>  | Turn-on propogation delay           | $V_s = 0V$                  |     | 120 |     |      |
| t <sub>off</sub> | Turn-off propogation delay          | V <sub>s</sub> = 0V or 200V |     | 120 |     |      |
| t <sub>DM</sub>  | Delay matching, HS & LS turn-on/off |                             |     |     | 20  |      |
| t <sub>r</sub>   | Turn-on rise time                   |                             |     | 30  |     | ns   |
| t <sub>f</sub>   | Turn-off fall time                  | $V_s = 0V$                  |     | 30  |     |      |





Figure 1. Input / Output Timing Diagram

Figure 2. Delay Matching Waveform Definitions



Figure 3. Switching Time Waveform Definitions

Sep. 2022 6

## **Application Information**



**Figure 4.** Single phase (of four) for Stepper motor driver application using the TF2011M

- RRG1 and RRG2 values are typically between  $0\Omega$  and  $10\Omega$ , exact value decided by MOSFET junction capacitance and drive current of gate driver;  $10\Omega$  is used in this example.
- RG1 and RG2 values are typically between  $10\Omega$  and  $100\Omega$ , exact value decided by MOSFET junction capacitance and drive current of gate driver;  $50\Omega$  is used in this example.
- RB1 value is typically between  $3\Omega$  and  $20\Omega$ , exact value depending on bootstrap capacitor value and amount of current limiting required for bootstrap capacitor charging;  $10\Omega$  is used in this example. Also DB should be an ultra fast diode of 1A rating minimum and voltage rating greater than system operating voltage.
- It is recommended that the input pulse (to HIN and LIN) should have an amplitude of 2.5V minimum (for VDD=15V) with a minimum pulse width of 240ns.

## **Package Dimensions (SOIC-8 N)**

Please contact support@tfsemi.com for package availability.



NOTES: UNLESS OTHERWISE SPECIFIED

1. REFERENCE JEDEC REGISTRATION MS-012, VARIATION AA.

CONTROLLING DIMENSION IS MILLIMETER
VALUES IN [ ] ARE INCHES
DIMENSIONS IN [ ] FOR REFERENCE ONLY



| Rev. | Change                                | Owner           | Date      |
|------|---------------------------------------|-----------------|-----------|
| 1.0  | Initial release Advance Info document | Duke Walton     | 3/13/2021 |
| 1.1  | Add Applications Information page.    | Keith Spaulding | 9/1/2022  |

#### **Important Notice**

TF Semiconductor Solutions (TFSS) PRODUCTS ARE NEITHER DESIGNED NOR INTENDED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS UNLESS THE SPECIFIC TFSS PRODUCTS ARE SPECIFICALLY DESIGNATED BY TFSS FOR SUCH USE. BUYERS ACKNOWLEDGE AND AGREE THAT ANY SUCH USE OF TFSS PRODUCTS WHICH TFSS HAS NOT DESIGNATED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS IS SOLELY AT THE BUYER'S RISK.

TFSS assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using TFSS products.

Resale of TFSS products or services with statements different from or beyond the parameters stated by TFSS for that product or service voids all express and any implied warranties for the associated TFSS product or service. TFSS is not responsible or liable for any such statements.

©2021 TFSS. All Rights Reserved. Information and data in this document are owned by TFSS wholly and may not be edited, reproduced, or redistributed in any way without the express written consent from TFSS.

For additional information please contact support@tfsemi.com or visit www.tfsemi.com.

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Gate Drivers category:

Click to view products by TFSS manufacturer:

Other Similar products are found below:

00053P0231 56956 57.404.7355.5 LT4936 57.904.0755.0 5882900001 00600P0005 5951900000 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY2-US-AC240 LY3-UA-DC24 00576P0020 LZNQ2-US-DC12 LZP40N10 0207100000 0207400000 60100564 60249-1-CUT-TAPE 0134220000 6035 60713816 M15730061 61161-90 61278-0020 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P CS1HCPU63 6150300002 6150-5001 CSK-38-60006 CSK-38-60008 621A 622-4053LF 6273 M37730026 M40N08MA-H M55155/29XH06 64-807 65003 65-1930-6 M82310002