Advance Info

**TF21844** 



# Half-Bridge Gate Driver

#### **Description**

#### **Features**

- Floating high-side driver in bootstrap operation to 600V
- Drives two N-channel MOSFETs or IGBTs in a half-bridge configuration
- 1.4A source / 1.8A sink output current capability
- Outputs tolerant to negative transients
- Programmable dead time to protect MOSFETs
- Wide low-side gate driver supply voltage: 10V to 20V
- Wide logic supply voltage offset voltage: -5V to 5V
- Logic input (IN and SD\*) 3.3V capability
- Schmitt triggered logic inouts with internal pull down
- Undervoltage lockout for high and low side drivers
- Extended temperature range:-40°C to +125°C

#### The TF21844 is a high voltage, high speed gate driver capable of driving N-channel MOSFETs and IGBTs in a half bridge configuration. TF Semiconductors's high voltage process enables the TF21844's high side to switch to 600V in a bootstrap operation.

The TF21844 logic inputs are compatible with standard TTL and CMOS levels (down to 3.3V) to interface easily with controlling devices. The driver outputs feature high pulse current buffers designed for minimum driver cross conduction. Programmable dead time, by an external resistor, provides more system level flexibility.

The TF21844 is offered in PDIP-14 and SOIC-14(N) packages. It operates over an extended -40 °C to +125 °C temperature range.



### **Ordering Information**

|             |            | Y          | ear Year VVeek VVeek |
|-------------|------------|------------|----------------------|
| PART NUMBER | PACKAGE    | PACK / Qty | MARK                 |
| TF21844-TUU |            | Tube / 50  | TF21844              |
| TF21844-TUH | SOIC-14(N) | T&R / 2500 | Lot ID               |
| TF21844-3BS | PDIP-14    | Tube / 25  | TF21844<br>Lot ID    |



### **Typical Application**

**Applications** 

DC-DC Converters

Class D Power Amplifiers

AC-DC Inverters Motor Controls

Rev. 1.2







### **Pin Descriptions**

| PIN NAME        | PIN DESCRIPTION                                                                                               |
|-----------------|---------------------------------------------------------------------------------------------------------------|
| IN              | Logic input for high-side and low-side gate driver outputs (HO and LO), in phase with HO (referenced to VSS). |
| SD*             | Logic input for shutdown (referenced to VSS), enabled low.                                                    |
| V <sub>ss</sub> | Logic ground                                                                                                  |
| DT              | Programmable deadtime lead, referenced to VSS.                                                                |
| СОМ             | Low-side return                                                                                               |
| LO              | Low-side gate drive output                                                                                    |
| V <sub>cc</sub> | Low-side and logic fixed supply                                                                               |
| V <sub>B</sub>  | High-side floating supply                                                                                     |
| НО              | High-side gate drive output                                                                                   |
| V <sub>s</sub>  | High-side floating supply return                                                                              |

### **Functional Block Diagram**





## Absolute Maximum Ratings (NOTE1)

| V <sub>B</sub> - High side floating supply voltage        | 0.3V to +624V                            |
|-----------------------------------------------------------|------------------------------------------|
| V <sub>s</sub> - High side floating supply offset voltage | $V_{B}$ -24V to $V_{B}$ +0.3V            |
| V <sub>HO</sub> - High side floating output voltage       | $V_{s}$ -0.3V to $V_{B}$ +0.3V           |
| dV <sub>s</sub> /dt - Offset supply voltage transient     |                                          |
| $V_{DT}$ - Programmable dead time pin voltageV            | $V_{\rm ss}$ -0.3V to $V_{\rm cc}$ +0.3V |

| V <sub>cc</sub> - Logic and Low side fixed supply voltage | e0.3V to +24V                              |
|-----------------------------------------------------------|--------------------------------------------|
| V <sub>LO</sub> - Low side output voltage                 | 0.3V to V <sub>cc</sub> +0.3V              |
| V <sub>ss</sub> - Logic supply offset voltage             | $V_{cc}$ -24V to $V_{cc}$ +0.3V            |
| V <sub>IN</sub> - Logic input voltage (IN and SD*)V       | $_{\rm cc}$ -0.3V to V <sub>cc</sub> +0.3V |

**NOTE1** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| $P_{D}\text{-}$ Package power dissipation at $T_{A} \leq 25\ ^\circC$ SOIC-14 |
|-------------------------------------------------------------------------------|
| SOIC-14 Thermal Resistance ( <b>N0TE2</b> )                                   |
| θ <sub>JA</sub> 120 °C/W                                                      |
| PDIP-14 Thermal Resistance ( <b>N0TE2</b> )                                   |
| $\theta_{JA}$                                                                 |
|                                                                               |
| $T_{J}$ - Junction operating temperature+150 °C                               |
| T <sub>L</sub> - Lead temperature (soldering, 10s) +300 °C                    |
| $T_{stg}$ - Storage temperature range55 °C to +150 °C                         |
| NOTED When mounted on a standard IEDEC 2 Javar EP 4 heard                     |

**NOTE2** When mounted on a standard JEDEC 2-layer FR-4 board.

### **Recommended Operating Conditions**

| Symbol          | Parameter                                  | MIN                 | МАХ                 | Unit |
|-----------------|--------------------------------------------|---------------------|---------------------|------|
| V <sub>B</sub>  | High side floating supply absolute voltage | V <sub>s</sub> + 10 | V <sub>s</sub> + 20 | V    |
| V <sub>s</sub>  | High side floating supply offset voltage   | NOTE3               | 600                 | V    |
| V <sub>HO</sub> | High side floating output voltage          | Vs                  | V <sub>B</sub>      | V    |
| V <sub>cc</sub> | Logic and Low side fixed supply voltage    | 10                  | 20                  | V    |
| V <sub>LO</sub> | Low side output voltage                    | 0                   | V <sub>cc</sub>     | V    |
| V <sub>IN</sub> | Logic input voltage (IN & SD*)             | V <sub>ss</sub>     | 5                   | V    |
| V <sub>DT</sub> | Programmable deadtime pin voltage          | V <sub>ss</sub>     | V <sub>cc</sub>     | V    |
| V <sub>ss</sub> | Logic ground                               | -5                  | +5                  | V    |
| T <sub>A</sub>  | Ambient temperature                        | -40                 | 125                 | °C   |

**NOTE3** Logic operational for VS of -5V to 600V. Logic state held for VS of -5V to VBS.



**TF21844** 

### DC Electrical Characteristics (NOTE4)

 $V_{\text{BIAS}}(V_{\text{CC}},V_{\text{BS}})$  = 15V,  $V_{\text{SS}}$  = COM, and  $T_{\text{A}}$  = 25 °C , unless otherwise specified.

| Symbol               | Parameter                                                     | Conditions                                     | MIN | ТҮР | MAX | Unit |
|----------------------|---------------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| V <sub>IH</sub>      | Logic "1" input voltage for HO & logic "0" for LO             |                                                | 2.5 |     |     |      |
| V <sub>IL</sub>      | Logic "0" input voltage for HO & logic "1" for LO             | V <sub>cc</sub> = 10 V to 20 V<br><i>Note5</i> |     |     | 0.8 | V    |
| $V_{\text{SD, TH+}}$ | SD* input poitive going threshold                             |                                                | 2.5 |     |     |      |
| V <sub>SD, TH-</sub> | SD* input negative going threshold                            |                                                |     |     | 0.8 |      |
| V <sub>OH</sub>      | High level output voltage, V <sub>BIAS</sub> - V <sub>o</sub> | $I_{o} = 0A$                                   |     |     | 1.4 |      |
| V <sub>OL</sub>      | Low level output voltage, V <sub>o</sub>                      | I <sub>o</sub> =20mA                           |     |     | 0.2 |      |
| I <sub>LK</sub>      | Offset supply leakage current                                 | VB = VS = 600V                                 |     |     | 50  | _    |
| I <sub>BSO</sub>     | Quiescent V <sub>BS</sub> supply current                      | $V_{IN} = 0V \text{ or } 5V$                   | 20  | 60  | 150 | μA   |
| I <sub>ccq</sub>     | Quiescent V <sub>cc</sub> supply current                      | $V_{IN} = 0V \text{ or } 5V$                   | 0.4 | 1.0 | 1.8 | mA   |
| I <sub>IN+</sub>     | Logic "1" input bias current                                  | IN= 5V, SD* = 0V                               |     | 25  | 60  |      |
| I <sub>IN-</sub>     | Logic "0" input bias current                                  | IN= 0V, SD* = 5V                               |     |     | 1.0 | μΑ   |
| $V_{\rm BSUV+}$      | V <sub>BS</sub> supply under-voltage positive going threshold |                                                | 8   | 8.9 | 9.8 |      |
| V <sub>BSUV-</sub>   | V <sub>BS</sub> supply under-voltage negative going threshold |                                                | 7.4 | 8.2 | 9   | v    |
| $V_{CCUV+}$          | V <sub>cc</sub> supply under-voltage positive going threshold |                                                | 8   | 8.9 | 9.8 |      |
| V <sub>ccuv-</sub>   | V <sub>cc</sub> supply under-voltage negative going threshold |                                                | 7.4 | 8.2 | 9.0 | ]    |
| I <sub>O+</sub>      | Output high short circuit pulsed current                      | $V_{o} = 0V, PW \le 10 \ \mu s$                | 1.4 | 1.9 |     |      |
| I <sub>O-</sub>      | Output low short circuit pulsed current                       | $V_0 = 15V$ , PW $\leq 10 \ \mu s$             | 1.7 | 2.3 |     | A    |

**Note4** The  $V_{_{M}}V_{_{TH}}I_{_{N}}$  parameters are referenced to  $V_{_{SS}}$  and are applicable to the two logic input pins: IN and SD\*. The  $V_{_{0}}$  and  $I_{_{0}}$  parameters are referenced to COM and are applicable to the respective output pins: HO and LO.

Note5 For optimal operation, it is recommended that the input pulse (to IN and SD\*) should have an amplitude of 2.5V minimum with a pulse width of 800ns minimum





## **AC Electrical Characteristics**

| $V_{BIAS}(V_{CC}, V_{BS}) = 15V, V_{SS} = COM, C_{L} = 1000 \text{ pF}, \text{ and } T_{A} = 25 ^{\circ}C \text{ unless othe}$ | erwise specified. |
|--------------------------------------------------------------------------------------------------------------------------------|-------------------|
|--------------------------------------------------------------------------------------------------------------------------------|-------------------|

| Symbol              | Parameter                                               | Conditions                      | MIN | ТҮР | MAX | Unit |
|---------------------|---------------------------------------------------------|---------------------------------|-----|-----|-----|------|
| t <sub>on</sub>     | Turn-on propagation delay                               | $V_s = 0V$                      |     | 680 | 900 |      |
| t <sub>off</sub>    | Turn-off propagation delay                              | $V_{s} = 0 V \text{ or } 600 V$ |     | 270 | 400 |      |
| t <sub>sD</sub>     | Shut-down propagation delay                             |                                 |     | 180 | 270 |      |
| t <sub>dm on</sub>  | Delay matching, HS & LS turn-on                         |                                 |     |     | 90  | ns   |
| t <sub>dm off</sub> | Delay matching, HS & LS turn-off                        |                                 |     |     | 40  |      |
| t <sub>r</sub>      | Turn-on rise time                                       | $V_s = 0V$                      |     | 40  | 60  |      |
| t <sub>f</sub>      | Turn-off fall time                                      |                                 |     | 20  | 35  |      |
|                     |                                                         | $R_{DT} = 0\Omega$              | 280 | 400 | 520 | ns   |
| t <sub>DT</sub>     | Deadtime: t <sub>DT LO-HO</sub> & t <sub>DT HO-LO</sub> | $R_{DT} = 200 k\Omega$          | 4   | 5   | 6   | μs   |
|                     |                                                         | $R_{DT} = 0\Omega$              |     | 0   | 50  |      |
| t <sub>MDT</sub>    | Deadtime matching = $t_{DT LO-HO} - t_{DT HO-LO}$       | $R_{DT} = 200 k\Omega$          |     | 0   | 600 | ns   |







Figure 1. Input / Output Timing Diagram



Figure 2. Shutdown Waveform Definitions





Deadtime matching  $t_{\text{MDT}} = t_{\text{DT LO-HO}} - t_{\text{DT HO-LO}}$ 

 $\begin{array}{l} \text{Delay matching} \\ t_{\text{DM OFF}} = t_{\text{OFF LO}} - t_{\text{OFF HO}} \\ t_{\text{DM ON}} = t_{\text{ON LO}} - t_{\text{ON HO}} \end{array}$ 





### Package Dimensions (SOIC-14)

Please contact support@tfsemi.com for package availability.





ALL DIMENSIONS ARE IN INCHES UNLESS OTHERWISE NOTED NOTES:

- 1. "D" & "E" ARE REFERENCE DATUMS AND DO NOT INCLUDE MOLD FLASH OR PROTRUSION. MOLD FLASH OR PROTRUSION SHALL NOT EXCEED 6 MILS PER SIDE.
- 2. "N" IS THE NUMBER OF TERMINAL POSITIONS.
- 3. FORMED LEADS SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITHIN 3 MIL! (© SEATING PLANE) OUTGOING ASSEMBLY & 4 MILS AFTER TEST.
- 4. THE BOTTOM PACKAGE LEAD SIDE MAY BE BIGGER THAN THE TOP PACKAGE LEAD SIDE BY 4 MILS (2 MILS PER SIDE). BOTTOM PACKAGE DIMENSION SHALL FOLLOW DIMENSION STATED IN THIS DRAWING.
- 5. THE BOTTOM EJECTOR PIN CONTAINS COUNTRY OF ORIGIN "INDO" AND MOLD ID. ( REFER TO TABLE FOR OPTION ).
- 6. THIS DRAWING CONFORMS TO JEDEC REF. MS-012 REV. E



|   |    |       |             | -     |               | MGP          | MOLD          |              |
|---|----|-------|-------------|-------|---------------|--------------|---------------|--------------|
|   | N  |       | D VARIATION |       | STAN          | IDARD        | MATRIX        |              |
|   | R  | MIN   | NOM         | мах   | PIN 1<br>I.D. | EJECT<br>PIN | PIN 1<br>I.D. | EJECT<br>PIN |
|   | 08 | 0.189 | 0.193       | 0.196 | N/A           |              | YES           | YES          |
|   | 14 | 0.337 | 0.339       | 0.344 | YES           | NO           | YES           | YES          |
| ⋒ | 16 | 0.386 | 0.390       | 0.393 | N             | /A           | YES           | YES          |







### Package Dimensions (PDIP-14)

Please contact support@tfsemi.com for package availability.













| Rev. | Change                         | Owner           | Date      |
|------|--------------------------------|-----------------|-----------|
| 1.0  | First release, Advance Info ds | Keith Spaulding | 7/8/2014  |
| 1.1  | Text edit                      | Keith Spaulding | 7/17/2017 |
| 1.2  | Add Note 5                     | Duke Walton     | 7/22/2019 |

#### **Important Notice**

TF Semiconductor Solutions (TFSS) PRODUCTS ARE NEITHER DESIGNED NOR INTENDED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS UNLESS THE SPECIFIC TFSS PRODUCTS ARE SPECIFICALLY DESIGNATED BY TFSS FOR SUCH USE. BUYERS ACKNOWLEDGE AND AGREE THAT ANY SUCH USE OF TFSS PRODUCTS WHICH TFSS HAS NOT DESIGNATED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS IS SOLELY AT THE BUYER'S RISK.

TFSS assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using TFSS products.

Resale of TFSS products or services with statements different from or beyond the parameters stated by TFSS for that product or service voids all express and any implied warranties for the associated TFSS product or service. TFSS is not responsible or liable for any such statements.

©2019 TFSS. All Rights Reserved. Information and data in this document are owned by TFSS wholly and may not be edited , reproduced, or redistributed in any way without the express written consent from TFSS.

For additional information please contact support@tfsemi.com or visit www.tfsemi.com.

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Gate Drivers category:

Click to view products by TFSS manufacturer:

Other Similar products are found below :

 00053P0231
 56956
 57.404.7355.5
 LT4936
 57.904.0755.0
 5882900001
 00600P0005
 5951900000
 0131700000
 00-2240
 LTP70N06

 LVP640
 5J0-1000LG-SIL
 LY2-US-AC240
 LY3-UA-DC24
 00576P0020
 LZNQ2-US-DC12
 LZP40N10
 0207100000
 0207400000

 60100564
 60249-1-CUT-TAPE
 0134220000
 6035
 60713816
 M15730061
 61161-90
 61278-0020
 6131-204-23149P
 6131-205-17149P

 6131-209-15149P
 6131-218-17149P
 6131-220-21149P
 6131-260-2358P
 6131-265-11149P
 CS1HCPU63
 6150300002
 6150-5001
 CSK-38-60008
 621A
 622-4053LF
 6273
 M37730026
 M40N08MA-H
 M55155/29XH06
 64-807
 65003
 65-1930-6
 M82310002