

# 5A ,2.1MHz,I2C Programmable Synchronous Buck Converter

#### **FEATURES**

- . Compatible I2C Interface Up to 3.4MHz
- . Input Voltage Range :2.5~5.5V
- . Up to 5A Output Current
- Mode Selection Between PFM and PWM at Light Load
- Typical 50uA Quiescent Current in Light Load PFM Mode
- . 2.1MHz Switching Frequency
- Integrated Soft-Start
- . Input UVLO and OVP
- . Build in Thermal Shutdown and OCP
- . 0.25uH Inductor Support
- Compact WLCSP-20 Package

#### **APPLICATIONS**

- . Smart Phones
- . DSP or CPUs Processors
- . Tablet, MID

#### GENERAL DESCRIPTION

STI8070A is an I<sup>2</sup>C Programmable, high efficiency, 2.1 MHz, Synchronous converter that operates in wide input voltage range from 2.5V to 5.5V. The output Voltage could be programmed from 0.72V to 1.5V. Very low standby current ensure high efficiency in light load PFM mode. The forced PWM mode could be set to avoid application problems caused by low switching frequency. A COT(Constant On-Time) structure is adaptive to achieve the fixed switching frequency and fast load transient response. STI8070A provides up to 5A output current with Integrated 28  $m\Omega(high\ side)$  and 18  $m\Omega(low\ side)$  power switch. STI8070A also implement a internal soft-start and cycle-by-cycle over current protection function. In addition, the input and OVP protection, shutdown protection.

#### **APPILCATIONS**



Figure 1. Basic Application Circuit



www.toll-semi.com www.suntosemi.com



# **ABSOLUTE MAXIMUM RATINGS (Note 1)**

| Parameter                              | Value    | Unit |
|----------------------------------------|----------|------|
| ALL Voltage Range                      | -0.3~6.5 | V    |
| Junction Temperature(Note2)            | -40~150  | °C   |
| Storage Temperature                    | -65~150  | °C   |
| Junction-to-ambient Thermal Resistance | 38       | °C/W |
| Junction-to-case Thermal Resistance    | 9        | °C/W |
| Power Dissipation                      | 2.6      | W    |

# **PACKAGE/ORDER INFORMATION**



WLCSP-20

Top Mark: S70AXX (S70A: Device Code, XX: Inside Code)

| Part Number | Package  | Top mark | Quantity/ Reel |
|-------------|----------|----------|----------------|
| STI8070A    | WLCSP-20 | S70AXX   | 3000           |



#### **PIN DESCRIPTIONS**

| Pin            | Name | Function                                                 |  |  |
|----------------|------|----------------------------------------------------------|--|--|
| A1             | SEL  | Voltage select pin, 0: VSEL0 register, 1: VSEL1 register |  |  |
| A2             | EN   | Enable pin, 0: Shut down, 1: Enable                      |  |  |
| А3             | SCK  | I <sup>2</sup> C Clock pin                               |  |  |
| A4             | OUT  | Output voltage sense pin, Connect to output capacitor    |  |  |
| B1             | SDA  | I <sup>2</sup> C Data pin                                |  |  |
| B2~B3<br>C1~C4 | PGND | Power Ground pins                                        |  |  |
| B4             | AGND | Analog Ground pin                                        |  |  |
| D1~B2          | IN   | Power input pin, Connect to input capacitor              |  |  |
| E1~E2          | 1111 | 1 ower input pin, connect to input capacitor             |  |  |
| D3~B4          | SW   | Switching Din, Connect to external Inductor              |  |  |
| E3~E4          | 300  | Switching Pin, Connect to external Inductor              |  |  |

#### **ESD RATING**

| Items            | Description                   | Value | Unit |
|------------------|-------------------------------|-------|------|
| V <sub>ESD</sub> | Human Body Model for all pins | ±2000 | ٧    |

## **JEDEC specification JS-001**

# **RECOMMENDED OPERATING CONDITIONS**

| Items         | Description                 | Min | Max | Unit |
|---------------|-----------------------------|-----|-----|------|
| Voltage Range | IN                          | 2.5 | 5.5 | V    |
| TA            | Operating Temperature Range | -40 | 85  | °C   |



# **ELECTRICAL CHARACTERISTICS (Note 3)**

# ( $V_{IN}$ =3.6V , $V_{OUT}$ =1V $T_A$ = 25°C, unless otherwise noted.)

| Parameter                               | Symbol               | Test Conditions                                                        | Min         | Тур  | Max | Unit |
|-----------------------------------------|----------------------|------------------------------------------------------------------------|-------------|------|-----|------|
| Input Voltage Range                     | V <sub>IN</sub>      |                                                                        | 2.5         |      | 5.5 | V    |
| Under Voltage Lockout                   | V <sub>UVLO</sub>    | Vin rising                                                             |             | 2.45 |     | V    |
| UVLO Hysteresis                         | V <sub>UVLO_HY</sub> |                                                                        |             | 100  |     | mV   |
| Input OVP Voltage                       | V <sub>INOVP</sub>   | Vin rising                                                             |             | 6.15 |     | V    |
| Input OVP Hysteresis                    | V <sub>OVP_HY</sub>  |                                                                        |             | 400  |     | mV   |
| OVP blank time                          | T <sub>OVP_BT</sub>  |                                                                        |             | 20   |     | uS   |
| Input Supply Current                    | I <sub>IN</sub>      | EN=1, I <sub>load</sub> =0,<br>V <sub>out</sub> >105%*V <sub>set</sub> |             | 50   |     | uA   |
|                                         | I <sub>SDN</sub>     | EN="0"                                                                 |             | 0.1  | 1   | uA   |
| Input Shutdown current                  | I <sub>SDI2C</sub>   | I <sup>2</sup> C set shutdown<br>EN=1                                  | <b>&gt;</b> | 20   | 30  | uA   |
| EN/SDA/SCK/MODE Logic<br>high Threshold | $V_{INH}$            |                                                                        | 1.1         |      |     | V    |
| EN/SDA/SCK/MODE Logic low<br>Threshold  | V <sub>INL</sub>     | <b>&gt;</b>                                                            |             |      | 0.4 | V    |
| PFET peak Current limit                 | I <sub>LIM_MAX</sub> |                                                                        | 6.7         |      |     | Α    |
| Switch On-Resistance<br>(high side)     | R <sub>DSONH</sub>   |                                                                        |             | 28   |     | mΩ   |
| Switch On-Resistance<br>(low side)      | R <sub>DSONL</sub>   |                                                                        |             | 18   |     | mΩ   |
| Switching Frequency                     | F <sub>osc</sub>     |                                                                        |             | 2.1  |     | MHz  |
| Minimum Turn-on Time                    | T <sub>ON_MIN</sub>  |                                                                        |             | 52   |     | nS   |
| Soft-start Time                         | $T_{sst}$            |                                                                        |             | 300  |     | uS   |
| Thermal Shutdown Threshold              | $T_{SDN}$            | rising                                                                 |             | 163  |     | °C   |
| Thermal Shutdown Hysteresis             | T <sub>SDN_HY</sub>  |                                                                        |             | 133  |     | °C   |



## **Typical Characteristics**



Efficiency vs. Load Current



Efficiency vs. Load Current



Load Current vs. Output Voltage



Frequency vs. Load Current



Input Voltage vs. Output Voltage



PFM Entry/Exit Level vs. Input Voltage

TMÍ SUNTO

5

# STI8070A







Standby Current Vs Input Voltage

Output Ripple vs. Load Current





 $V_{IN}$ =5V,  $I_{OUT}$ =0.1A Ripple Waveform

 $V_{IN}$ =5V,  $I_{OUT}$ =1.0A Ripple Waveform





 $V_{\text{IN}}$ =5V,  $I_{\text{OUT}}$ =0.5A Ripple Waveform

 $V_{IN}$ =5V,  $I_{OUT}$ =3.0A Ripple Waveform







 $V_{\text{IN}}$ =3.6V,  $I_{\text{OUT}}$ =0.6A Ripple Waveform

 $V_{IN}$ =3.6V,  $I_{OUT}$ =1.0A Ripple Waveform

# **STI8070A**







Soft-Start Waveform $V_{IN}$ =2.6V,  $I_{OUT}$ =0

Soft-Start Waveform  $V_{IN}$ =5.0V,  $I_{OUT}$ =0





Load Transient from 0.3A to 3A

Load Transient from 3A to 0.3A

#### **FUNCTIONAL DESCRIPTION**

#### Enable

EN Pin controls chip start. Also STI8070A allows software to enable converter by I2C interface, BUCK\_EN0 and BUCK\_EN1 bits. The true table is showed as below.

| P  | ins | В        |          |        |
|----|-----|----------|----------|--------|
| EN | SEL | BUCK_EN0 | BUCK_EN1 | OUTPUT |
| 0  | х   | х        | х        | OFF    |
| 1  | 0   | 0        | х        | OFF    |
| 1  | 0   | 1        | х        | ON     |
| 1  | 1   | х        | 0        | OFF    |
| 1  | 1   | x        | 1        | ON     |

#### **I2C Timing**

STI8070A allows the HOST to set the output voltage or other configurable function using an  $\rm I^2C$  compatible interface and STI8070A always operates as a SLAVE device. The  $\rm I^2C$ 



interface supports CLK frequency up to 3.4MHz and all data is transmitted with MSB(bit 7) first. In hex form, the address of STI8070A is 0x80.

STI8070A is addressed using a 7-bit address followed by a direction bit. If the direction bit is 1, the HOST reads data from STI8070A and if the direction bit is 0, the HOST writes data to STI8070A.

A transaction begins with a START condition which is a HIGH to LOW transition of the SDA line while the SCL is HIGH. A transaction ends with a STOP condition which is a LOW to HIGH transition of the SDA line while the SCL is HIGH. The data on the SDA line must stay unchanged when the SCL line is HIGH and vary only when the SCL is LOW, otherwise, STI8070A will consider it as a START or STOP condition. Each transaction contains nine clock pulses. During the ninth pulse, if the SDA line is pulled LOW by STI8070A, it is defined as an acknowledge(ACK) bit, otherwise, it is defined as an NO ACK bit.



#### Write period

When the master needs to write data to STI8070A, it generates a START condition followed by the 7-bit address 0x80 and the direction bit 0, STI8070A then acknowledges by pulling SDA LOW during the ninth pulse; the master then transmits register address and the data it needs to write, the operation ends with a STOP condition.



#### Read period

When the master needs to read data from STI8070A, it generate a START condition followed by the 7-bit address 0x80 and the direction bit 0, the master then transmit register address it needs to read from; after STI8070A acknowledges to the operation, the master issues a START condition again, followed by the 7-bit address 0x80 but the direction bit is modified to 1; the STI8070A then acknowledges and shifts out the data to the master, the master gives NO ACK and ends the operation with a STOP condition.



TMI and SUNTO are the brands of TOLL microelectronic TMI SUNTO www.toll-semi.com www.suntosemi.com

STI8070A V1.8 2017.09 9



I<sup>2</sup>C device Address: 0x80,

## 1、 VSELO(0x00)

| Field    | Bit           | R/W             | Default          | Description                                        |                  |
|----------|---------------|-----------------|------------------|----------------------------------------------------|------------------|
|          |               |                 |                  | Software buck enable. When EN pin is low, the      |                  |
| BUCK_EN0 | 7             | R/W             | 1                | regulator is off. When EN pin is high, BUCK_EN bit |                  |
|          |               |                 |                  | takes precedent.                                   |                  |
| MODEO    | 6             | R/W             | 0                | 0=Allow auto-PFM mode during light load.           |                  |
| MODE0    | O             | K/W             | U                | 1=Forced PWM mode                                  |                  |
|          |               |                 | 000000 = 0.7200V |                                                    |                  |
|          |               |                 |                  | 000001 = 0.7325V                                   |                  |
|          | VSELO 5:0 R/W |                 | 010111()/0+_1)/  | 000010 = 0.7450V                                   |                  |
| VSEL0    |               | 010111(Vout=1V) |                  |                                                    |                  |
|          |               |                 | (0.720+n*0.0125) | 010111 = 1.0000V                                   |                  |
|          |               |                 |                  |                                                    |                  |
|          |               |                 |                  |                                                    | 111111 = 1.5000V |

# 2、 VSEL1(0x01)

| Field    | Bit | R/W         | Default          | Description                                                                                      |
|----------|-----|-------------|------------------|--------------------------------------------------------------------------------------------------|
| BUCK_EN1 | 7   | R/W         | 1                | Software buck enable. When EN pin is low, the regulator is off. When EN pin is high, BUCK_EN bit |
|          |     |             |                  | takes precedent.                                                                                 |
| MODE1    | 6   | R/W         | 0                | 0=Allow auto-PFM mode during light load.                                                         |
| WODET    | U   | IN/ VV      |                  | 1=Forced PWM mode                                                                                |
|          |     | <b>&gt;</b> |                  | 000000 = 0.7200V                                                                                 |
|          |     |             |                  | 000001 = 0.7325V                                                                                 |
|          |     |             | 010111(Vout=1V)  | 000010 = 0.7450V                                                                                 |
| VSEL1    | 5:0 | R/W         |                  |                                                                                                  |
|          |     |             | (0.720+n*0.0125) | 010111 = 1.0000V                                                                                 |
|          |     |             |                  |                                                                                                  |
|          |     |             |                  | 111111 = 1.5000V                                                                                 |



# 3、Control Register(0x02)

| Field     | Bit | R/W    | Default              | Description                                          |                  |
|-----------|-----|--------|----------------------|------------------------------------------------------|------------------|
| Output    | 7   | D /\A/ | 1                    | 0 = discharge resistor is disabled.                  |                  |
| Discharge | ,   | R/W    | 1                    | 1 = discharge resistor is enabled.                   |                  |
|           |     |        |                      | Set the slew rate for positive voltage transitions.  |                  |
|           |     |        |                      | 000 = 10mV/0.15us                                    |                  |
|           |     |        |                      |                                                      | 001 = 10mV/0.3us |
|           |     |        |                      | 010 = 10mV/0.6us                                     |                  |
| Slew Rate | 6:4 | R/W    | R/W 000(10mV/0.15uS) | 011 = 10mV/1.2us                                     |                  |
|           |     |        |                      | 100 = 10mV/2.4us                                     |                  |
|           |     |        |                      |                                                      | 101 = 10mV/4.8us |
|           |     |        |                      | 110 = 10mV/9.6us                                     |                  |
|           |     |        |                      | 111 = 10mV/19.2us                                    |                  |
| reserved  | 3   | R/W    | 0                    | Always reads back 0                                  |                  |
| Reset     | 2   | R/W    | 0                    | Setting to 1 resets all registers to default values. |                  |
| reserved  | 1:0 | R/W    | 00                   | Always reads back 0                                  |                  |

# 4、ID1 Register(0x03)

| Field    | Bit | R/W | Default | Description         |
|----------|-----|-----|---------|---------------------|
| VENDOR   | 7:5 | R   | 101     | IC vendor code.     |
| reserved | 4   | R   | 0       | Always reads back 0 |
| DIE_ID   | 3:0 | R   | 1101    | IC option code      |

# 5、ID2 Register(0x04)

| Field    | Bit | R/W | Default | Description           |
|----------|-----|-----|---------|-----------------------|
| reserved | 7:4 | R   | 0000    | Always Reads back 0   |
| DIE_REV  | 3:0 | R   | 0001    | IC mask revision code |

### 6、PGOOD Register(0x05)

| Field    | Bit | R/W | Default | Description                                     |
|----------|-----|-----|---------|-------------------------------------------------|
| PGOOD    | 7   | R   | 0       | 1: Buck is enabled and soft-start is completed. |
| reserved | 6:0 | R   | 000000  | Always reads back 0                             |



#### **PACKAGE INFORMATION**



#### Note:

- 1) All dimensions are in millimeters.
- 2) Package length does not include mold flash, protrusion or gate burr.
- 3) Package width does not include inter lead flash or protrusion.
- 4) Lead popularity (bottom of leads after forming) shall be 0.10 millimeters max.
- 5) Pin 1 is lower left pin when reading top mark from left to right.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Controllers category:

Click to view products by TMI manufacturer:

Other Similar products are found below:

AP3844CMTR-E1 NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG

NCP81005MNTWG NCP81101BMNTXG NCP81205MNTXG SJ6522AG SJE6600 AZ7500BMTR-E1 IR35215MTRPBF SG3845DM

NCP4202MNR2G NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81141MNTXG NCP81203MNTXG NCP81206MNTXG

NX2155HCUPTR UBA2051C IR35201MTRPBF AP3842CMTR-E1 NCP1015ST65T3G NCP1240AD065R2G NCP1240FD065R2G

NCP1361BABAYSNT1G NCP1230P100G NX2124CSTR SG2845M NCP1366BABAYDR2G NCP81101MNTXG TEA19362T/1J

NCP81174NMNTXG NCP4308DMTTWG NCP4308DMNTWG NCP4308AMTTWG NCP1366AABAYDR2G NCP1256ASN65T1G

NCP1251FSN65T1G NCP1246BLD065R2G MB39A136PFT-G-BND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E

NCP1365AABCYDR2G IR35204MTRPBF MCP1633T-E/MG MCP1633-E/MG