

CMOS Digital Integrated Circuits Silicon Monolithic

# **74VHCT9273FT**

#### 1. Functional Description

Octal D-Type Flip-Flop with Clear

#### 2. General

The 74VHCT9273FT is an advanced high speed CMOS OCTAL D-TYPE FLIP FLOP fabricated with silicon gate  $C^2MOS$  technology.

It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation.

The input voltage are compatible with TTL output voltage.

This device may be used as a level converter for interfacing 3.3 V to 5 V system.

Information signals applied to D inputs are transferred to the Q outputs on the positive going edge of the clock pulse.

When the  $\overline{\text{CLR}}$  input is held "L", the Q outputs are at a low logic level independent of the other inputs.

The  $\overline{\text{CLR}}$  input and CK input have hysteresis between the positive-going and negative-going thresholds. Thus the 74VHCT9273FT is capable of squaring up transitions of slowly changing input signals and provides an improved noise immunity.

It is easy to wire on the board because Input terminals are at the opposite side of output terminals.

An input protection circuit ensures that 0 to 5.5 V can be applied to the input pins without regard to the supply voltage.

#### 3. Features

- (1) AEC-Q100 (Rev. H) (Note 1)
- (2) Wide operating temperature range:  $T_{opr} = -40$  to 125 °C
- (3) High speed:  $f_{MAX} = 185 \text{ MHz}$  (typ.) at  $V_{CC} = 5.0 \text{ V}$
- (4) Low power dissipation:  $I_{CC} = 2.0 \mu A \text{ (max)}$  at  $T_a = 25^{\circ}\text{C}$
- (5) Compatible with TTL inputs:  $V_{\rm IL}$  = 0.5 V (max)

$$V_{IH} = 2.1 \text{ V (min)}$$

- (6) Power-down protection is provided on all inputs.
- (7) Balanced propagation delays:  $t_{PLH} \approx t_{PHL}$
- (8) Function compatible with 74VHC273.
- (9) Input terminals are at the opposite side of output terminals

Note 1: This device is compliant with the reliability requirements of AEC-Q100. For details, contact your Toshiba sales representative.



## 4. Packaging



## 5. Pin Assignment



## 6. Marking



Rev.2.0



## 7. IEC Logic Symbol



## 8. Truth Table

|     | Inputs |    | Output | Function  |  |
|-----|--------|----|--------|-----------|--|
| CLR | D      | СК | Q      | Function  |  |
| L   | Х      | Х  | L      | Clear     |  |
| Н   | L      |    | L      | -         |  |
| Н   | Н      |    | Н      | <u>—</u>  |  |
| Н   | Х      |    | Qn     | No Change |  |

X: Don't care

## 9. System Diagram





### 10. Absolute Maximum Ratings (Note)

| Characteristics                 | Symbol           | Note     | Rating                        | Unit |
|---------------------------------|------------------|----------|-------------------------------|------|
| Supply voltage                  | V <sub>CC</sub>  |          | -0.5 to 7.0                   | V    |
| Input voltage                   | V <sub>IN</sub>  |          | -0.5 to 7.0                   | V    |
| Output voltage                  | V <sub>OUT</sub> |          | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| Input diode current             | I <sub>IK</sub>  |          | -20                           | mA   |
| Output diode current            | I <sub>OK</sub>  |          | ±20                           | mA   |
| Output current                  | I <sub>OUT</sub> |          | ±25                           | mA   |
| V <sub>CC</sub> /ground current | I <sub>CC</sub>  |          | ±75                           | mA   |
| Power dissipation               | P <sub>D</sub>   | (Note 1) | 180                           | mW   |
| Storage temperature             | T <sub>stg</sub> |          | -65 to 150                    | °C   |

Note: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 1: 180 mW in the range of  $T_a$  = -40 to 85 °C. From  $T_a$  = 85 to 125 °C a derating factor of -3.25 mW/°C shall be applied until 50 mW.

#### 11. Operating Ranges (Note)

| Characteristics       | Symbol           | Rating               | Unit |
|-----------------------|------------------|----------------------|------|
| Supply voltage        | V <sub>CC</sub>  | 4.5 to 5.5           | V    |
| Input voltage         | V <sub>IN</sub>  | 0 to 5.5             | V    |
| Output voltage        | V <sub>OUT</sub> | 0 to V <sub>CC</sub> | V    |
| Operating temperature | T <sub>opr</sub> | -40 to 125           | °C   |

Note: The operating ranges must be maintained to ensure the normal operation of the device. Unused inputs must be tied to either  $V_{CC}$  or GND.



#### 12. Electrical Characteristics

# 12.1. DC Characteristics (Unless otherwise specified, $T_a = 25$ °C)

| Characteristics             | Symbol           | Test Condition                                                            | 1                        | V <sub>CC</sub> (V) | Min  | Тур. | Max  | Unit |
|-----------------------------|------------------|---------------------------------------------------------------------------|--------------------------|---------------------|------|------|------|------|
| Positive threshold voltage  | V <sub>P</sub>   | _                                                                         |                          | 4.5                 | _    | _    | 1.90 | V    |
|                             |                  |                                                                           |                          | 5.5                 | _    | _    | 2.10 |      |
| Negative threshold voltage  | V <sub>N</sub>   | _                                                                         | ,                        | 4.5                 | 0.50 | _    | _    | V    |
|                             |                  |                                                                           |                          | 5.5                 | 0.60 | _    | _    |      |
| Hyst <u>eres</u> is voltage | V <sub>H</sub>   | _                                                                         | _                        |                     |      | _    | 1.40 | V    |
| (CK,CLR)                    |                  |                                                                           |                          | 5.5                 | 0.40 | _    | 1.50 |      |
| High-level output voltage   | V <sub>OH</sub>  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>                      | I <sub>OH</sub> = -50 μA | 4.5                 | 4.4  | 4.5  | _    | V    |
|                             |                  |                                                                           | I <sub>OH</sub> = -8 mA  | 4.5                 | 3.94 | _    | _    |      |
| Low-level output voltage    | V <sub>OL</sub>  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>                      | I <sub>OL</sub> = 50 μA  | 4.5                 | _    | 0.0  | 0.1  | V    |
|                             |                  |                                                                           | I <sub>OL</sub> = 8 mA   | 4.5                 | _    | _    | 0.36 |      |
| Input leakage current       | I <sub>IN</sub>  | V <sub>IN</sub> = 5.5 V or GND                                            |                          | 0 to 5.5            | _    | _    | ±0.1 | μΑ   |
| Quiescent supply current    | I <sub>CC</sub>  | V <sub>IN</sub> = V <sub>CC</sub> or GND                                  |                          | 5.5                 | _    | _    | 2.0  | μА   |
|                             | I <sub>CCT</sub> | Per input: V <sub>IN</sub> = 3.4 V<br>Other input: V <sub>CC</sub> or GND |                          | 5.5                 | _    | _    | 1.35 | mA   |

# 12.2. DC Characteristics (Unless otherwise specified, T<sub>a</sub> = -40 to 85 °C)

| Characteristics            | Symbol           | Test Condition                                                            | on                       | V <sub>CC</sub> (V) | Min  | Max  | Unit |
|----------------------------|------------------|---------------------------------------------------------------------------|--------------------------|---------------------|------|------|------|
| Positive threshold voltage | V <sub>P</sub>   | _                                                                         |                          | 4.5                 | _    | 1.90 | V    |
|                            |                  |                                                                           |                          | 5.5                 | _    | 2.10 |      |
| Negative threshold voltage | V <sub>N</sub>   | _                                                                         |                          | 4.5                 | 0.50 | _    | V    |
|                            |                  |                                                                           |                          | 5.5                 | 0.60 | _    |      |
| Hysteresis voltage         | V <sub>H</sub>   | _                                                                         | _                        |                     | 0.40 | 1.40 | V    |
| (CK,CLR)                   |                  |                                                                           | 5.5                      | 0.40                | 1.50 |      |      |
| High-level output voltage  | V <sub>OH</sub>  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>                      | I <sub>OH</sub> = -50 μA | 4.5                 | 4.4  | _    | V    |
|                            |                  |                                                                           | I <sub>OH</sub> = -8 mA  | 4.5                 | 3.80 | _    |      |
| Low-level output voltage   | V <sub>OL</sub>  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>                      | I <sub>OL</sub> = 50 μA  | 4.5                 | _    | 0.1  | V    |
|                            |                  |                                                                           | I <sub>OL</sub> = 8 mA   | 4.5                 | _    | 0.44 |      |
| Input leakage current      | I <sub>IN</sub>  | V <sub>IN</sub> = 5.5 V or GND                                            |                          | 0 to 5.5            | _    | ±1.0 | μА   |
| Quiescent supply current   | Icc              | V <sub>IN</sub> = V <sub>CC</sub> or GND                                  |                          | 5.5                 | _    | 20.0 | μА   |
|                            | I <sub>CCT</sub> | Per input: V <sub>IN</sub> = 3.4 V<br>Other input: V <sub>CC</sub> or GND |                          | 5.5                 | _    | 1.50 | mA   |



## 12.3. DC Characteristics (Unless otherwise specified, T<sub>a</sub> = -40 to 125 °C)

| Characteristics            | Symbol           | Test Condition                                                            | on                       | V <sub>CC</sub> (V) | Min  | Max  | Unit |
|----------------------------|------------------|---------------------------------------------------------------------------|--------------------------|---------------------|------|------|------|
| Positive threshold voltage | V <sub>P</sub>   | _                                                                         |                          | 4.5                 | _    | 1.90 | V    |
|                            |                  |                                                                           |                          |                     | _    | 2.10 |      |
| Negative threshold voltage | V <sub>N</sub>   | _                                                                         |                          | 4.5                 | 0.50 | _    | V    |
|                            |                  |                                                                           |                          |                     | 0.60 | _    |      |
| Hysteresis voltage         | V <sub>H</sub>   | _                                                                         | _                        |                     |      | 1.40 | V    |
| (CK,CLR)                   |                  |                                                                           | 5.5                      | 0.40                | 1.50 |      |      |
| High-level output voltage  | V <sub>OH</sub>  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>                      | I <sub>OH</sub> = -50 μA | 4.5                 | 4.4  | _    | V    |
|                            |                  |                                                                           | $I_{OH} = -8 \text{ mA}$ | 4.5                 | 3.70 | _    |      |
| Low-level output voltage   | V <sub>OL</sub>  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>                      | I <sub>OL</sub> = 50 μA  | 4.5                 | _    | 0.1  | V    |
|                            |                  |                                                                           | I <sub>OL</sub> = 8 mA   | 4.5                 | _    | 0.55 |      |
| Input leakage current      | I <sub>IN</sub>  | V <sub>IN</sub> = 5.5 V or GND                                            |                          | 0 to 5.5            | _    | ±2.0 | μА   |
| Quiescent supply current   | I <sub>CC</sub>  | V <sub>IN</sub> = V <sub>CC</sub> or GND                                  |                          | 5.5                 |      | 40.0 | μА   |
|                            | I <sub>CCT</sub> | Per input: V <sub>IN</sub> = 3.4 V<br>Other input: V <sub>CC</sub> or GND |                          | 5.5                 | _    | 1.50 | mA   |

## 12.4. Timing Requirements (Unless otherwise specified, $T_a = 25$ °C, Input: $t_f = t_f = 3$ ns)

| Characteristics            | Symbol               | Test Condition | V <sub>CC</sub> (V) | Тур. | Limit | Unit |
|----------------------------|----------------------|----------------|---------------------|------|-------|------|
| Minimum pulse width (CK)   | $t_{w(L)}, t_{w(H)}$ | _              | $5.0\pm0.5$         | _    | 5.0   | ns   |
| Minimum pulse width (CLR)  | t <sub>w(L)</sub>    | _              | $5.0 \pm 0.5$       | _    | 5.0   | ns   |
| Minimum setup time         | t <sub>S</sub>       | _              | 5.0 ± 0.5           | _    | 4.5   | ns   |
| Minimum hold time          | t <sub>h</sub>       | _              | 5.0 ± 0.5           | _    | 1.0   | ns   |
| Minimum removal time (CLR) | t <sub>rem</sub>     | _              | 5.0 ± 0.5           | _    | 2.0   | ns   |

# 12.5. Timing Requirements (Unless otherwise specified, $T_a = -40$ to 85°C, Input: $t_r = t_f = 3$ ns)

| Characteristics            | Symbol               | Test Condition | V <sub>CC</sub> (V) | Limit | Unit |
|----------------------------|----------------------|----------------|---------------------|-------|------|
| Minimum pulse width (CK)   | $t_{w(L)}, t_{w(H)}$ | _              | $5.0\pm0.5$         | 5.0   | ns   |
| Minimum pulse width (CLR)  | t <sub>w(L)</sub>    |                | $5.0 \pm 0.5$       | 5.0   | ns   |
| Minimum setup time         | t <sub>S</sub>       | _              | $5.0\pm0.5$         | 4.5   | ns   |
| Minimum hold time          | t <sub>h</sub>       | _              | $5.0\pm0.5$         | 1.0   | ns   |
| Minimum removal time (CLR) | t <sub>rem</sub>     | _              | 5.0 ± 0.5           | 2.0   | ns   |

# 12.6. Timing Requirements (Unless otherwise specified, $T_a$ = -40 to 125 °C, Input: $t_r$ = $t_f$ = 3 ns)

| Characteristics            | Symbol               | Test Condition | V <sub>CC</sub> (V) | Limit | Unit |
|----------------------------|----------------------|----------------|---------------------|-------|------|
| Minimum pulse width (CK)   | $t_{w(L)}, t_{w(H)}$ | _              | $5.0\pm0.5$         | 5.0   | ns   |
| Minimum pulse width (CLR)  | t <sub>w(L)</sub>    | _              | $5.0 \pm 0.5$       | 5.0   | ns   |
| Minimum setup time         | t <sub>S</sub>       | _              | $5.0\pm0.5$         | 4.5   | ns   |
| Minimum hold time          | t <sub>h</sub>       | _              | 5.0 ± 0.5           | 1.0   | ns   |
| Minimum removal time (CLR) | t <sub>rem</sub>     | _              | 5.0 ± 0.5           | 3.0   | ns   |



#### 12.7. AC Characteristics (Unless otherwise specified, $T_a = 25$ °C, Input: $t_r = t_f = 3$ ns)

| Characteristics               | Symbol                               | Note     | Test Condition | V <sub>CC</sub> (V) | C <sub>L</sub> (pF) | Min | Тур. | Max  | Unit |
|-------------------------------|--------------------------------------|----------|----------------|---------------------|---------------------|-----|------|------|------|
| Propagation delay time        | t <sub>PLH</sub> ,t <sub>PHL</sub>   |          | _              | $5.0 \pm 0.5$       | 15                  | _   | 4.7  | 8.9  | ns   |
| (CK-Q)                        |                                      |          |                |                     | 50                  | _   | 7.6  | 14.1 |      |
| Propagation delay time        | t <sub>PHL</sub>                     |          | _              | 5.0 ± 0.5           | 15                  | _   | 7.5  | 14.4 | ns   |
| (CLR-Q)                       |                                      |          |                |                     | 50                  | _   | 10.4 | 19.6 |      |
| Maximum clock frequency       | f <sub>MAX</sub>                     |          | _              | $5.0 \pm 0.5$       | 15                  | 110 | 185  | _    | MHz  |
|                               |                                      |          |                |                     | 50                  | 70  | 100  | _    |      |
| Output skew                   | t <sub>osLH</sub> ,t <sub>osHL</sub> | (Note 1) |                | $5.0 \pm 0.5$       | 50                  | _   |      | 1.0  | ns   |
| Input capacitance             | C <sub>IN</sub>                      |          | _              |                     | ·                   |     | 4    | 10   | pF   |
| Power dissipation capacitance | C <sub>PD</sub>                      | (Note 2) |                |                     |                     | _   | 13   |      | pF   |

Note 1: Parameter guaranteed by design. ( $t_{osLH} = |t_{PLH}m - t_{PLH}n|$ ,  $t_{osHL} = |t_{PHL}m - t_{PHL}n|$ )

Note 2: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation.

 $I_{CC(opr)} = C_{PD} \times V_{CC} \times f_{IN} + I_{CC}/8$  (per bit)

And the total C<sub>PD</sub> when n pcs of flip flop operate can be gained by the following equation.

 $C_{PD}$  (total) = 9 + 4 × n

#### 12.8. AC Characteristics

### (Unless otherwise specified, $T_a = -40$ to 85 °C, Input: $t_r = t_f = 3$ ns)

| Characteristics         | Symbol                               | Note     | Test Condition | V <sub>CC</sub> (V) | C <sub>L</sub> (pF) | Min | Max  | Unit |
|-------------------------|--------------------------------------|----------|----------------|---------------------|---------------------|-----|------|------|
| Propagation delay time  | t <sub>PLH</sub> ,t <sub>PHL</sub>   |          | _              | $5.0 \pm 0.5$       | 15                  | 1.0 | 10.2 | ns   |
| (CK-Q)                  |                                      |          |                |                     | 50                  | 1.0 | 16.1 |      |
| Propagation delay time  | t <sub>PHL</sub>                     |          | _              | $5.0 \pm 0.5$       | 15                  | 1.0 | 16.4 | ns   |
| (CLR-Q)                 |                                      |          |                |                     | 50                  | 1.0 | 22.3 |      |
| Maximum clock frequency | f <sub>MAX</sub>                     |          | _              | 5.0 ± 0.5           | 15                  | 95  | _    | MHz  |
|                         |                                      |          |                |                     | 50                  | 60  | _    |      |
| Output skew             | t <sub>osLH</sub> ,t <sub>osHL</sub> | (Note 1) | _              | 5.0 ± 0.5           | 50                  | _   | 1.0  | ns   |
| Input capacitance       | C <sub>IN</sub>                      |          | _              |                     |                     | _   | 10   | pF   |

Note 1: Parameter guaranteed by design. ( $t_{osLH} = |t_{PLH}m - t_{PLH}n|$ ,  $t_{osHL} = |t_{PHL}m - t_{PHL}n|$ )

### 12.9. AC Characteristics

#### (Unless otherwise specified, $T_a = -40$ to 125 °C, Input: $t_f = t_f = 3$ ns)

| Characteristics         | Symbol                               | Note     | Test Condition | V <sub>CC</sub> (V) | C <sub>L</sub> (pF) | Min | Max  | Unit |
|-------------------------|--------------------------------------|----------|----------------|---------------------|---------------------|-----|------|------|
| Propagation delay time  | t <sub>PLH</sub> ,t <sub>PHL</sub>   |          | _              | $5.0 \pm 0.5$       | 15                  | 1.0 | 11.5 | ns   |
| (CK-Q)                  |                                      |          |                |                     | 50                  | 1.0 | 17.5 |      |
| Propagation delay time  | t <sub>PHL</sub>                     |          | _              | 5.0 ± 0.5           | 15                  | 1.0 | 18.0 | ns   |
| (CLR-Q)                 |                                      |          |                |                     | 50                  | 1.0 | 24.5 |      |
| Maximum clock frequency | f <sub>MAX</sub>                     |          | _              | 5.0 ± 0.5           | 15                  | 85  | _    | MHz  |
|                         |                                      |          |                |                     | 50                  | 55  | _    |      |
| Output skew             | t <sub>osLH</sub> ,t <sub>osHL</sub> | (Note 1) | _              | 5.0 ± 0.5           | 50                  | _   | 1.0  | ns   |
| Input capacitance       | C <sub>IN</sub>                      |          | _              |                     |                     | _   | 10   | pF   |

Note 1: Parameter guaranteed by design. ( $t_{osLH} = |t_{PLH}m - t_{PLH}n|$ ,  $t_{osHL} = |t_{PHL}m - t_{PHL}n|$ )



## **Package Dimensions**

Unit: mm



Weight: 0.071 g (typ.)

|                    | Package Name(s) |
|--------------------|-----------------|
| Nickname: TSSOP20B |                 |

Rev.2.0



#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's
  written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications.
  TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY
  CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation,
  equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles,
  trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices,
  elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR
  UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales
  representative.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER,
  INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING
  WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND
  (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT,
  OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
  PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Flip Flops category:

Click to view products by Toshiba manufacturer:

Other Similar products are found below:

5962-8955201EA MC74HC11ADTG MC10EP29MNG MC74HC11ADTR2G NLV14013BDTR2G NLV14027BDG NLX1G74MUTCG
703557B 746431H 5962-90606022A 5962-9060602FA NLV14013BDR2G M38510/30104BDA M38510/07106BFA M38510/06101B2A NLV74HC74ADR2G TC4013BP(N,F) NLV14013BDG NLV74AC32DR2G NLV74AC74DR2G MC74HC73ADG
CY74FCT16374CTPACT MC74HC11ADR2G 74LVT74D,118 74VHCT9273FT(BJ) MM74HC374WM 74ALVCH162374PAG
TC7WZ74FK,LJ(CT CD54HCT273F HMC853LC3TR HMC723LC3CTR MM74HCT574MTCX MM74HCT273WM SN74LVC74APW
SN74LVC74AD MC74HC73ADTR2G MC74HC11ADG SN74ALVTH16374GR M74HCT273B1R M74HC377RM13TR
M74HC374RM13TR M74HC175B1R M74HC174RM13TR 74ALVTH16374ZQLR 74ALVTH32374ZKER 74AUP1G74DC,125
74VHC374FT(BJ) 74VHC9273FT(BJ) NLV14013BCPG