**TOSHIBA BiCD Integrated Circuit Silicon Monolithic** 

# **TBD62089APG**

## 8-ch Sink Type DMOS Transistor Array with D-type Flip-Flop

The TBD62089APG is an 8-ch DMOS transistor array with D-type flip-flop. Please be careful about thermal conditions during use.

#### **Features**

• Built-in 8 circuits

High output voltage
 High output current
 Package
 VOUT = 50 V (max)
 IOUT = 500 mA/ch (max)
 DIP20-P-300-2.54A



Weight: 1.4 g (typ.)

### Pin assignment (top view)





## Pin description

| Pin No. | Pin name | Function               |
|---------|----------|------------------------|
| 1       | /CLR     | Clear signal input pin |
| 2       | D1       | Data signal input pin  |
| 3       | D2       | Data signal input pin  |
| 4       | D3       | Data signal input pin  |
| 5       | D4       | Data signal input pin  |
| 6       | D5       | Data signal input pin  |
| 7       | D6       | Data signal input pin  |
| 8       | D7       | Data signal input pin  |
| 9       | D8       | Data signal input pin  |
| 10      | CLK      | Clock signal input pin |
| 11      | GND      | Ground pin             |
| 12      | /Y8      | Output pin             |
| 13      | /Y7      | Output pin             |
| 14      | /Y6      | Output pin             |
| 15      | /Y5      | Output pin             |
| 16      | /Y4      | Output pin             |
| 17      | /Y3      | Output pin             |
| 18      | /Y2      | Output pin             |
| 19      | /Y1      | Output pin             |
| 20      | VDD      | Power supply pin       |

## **Block diagram**



Equivalent circuit may be omitted or simplified for explanatory purpose.

#### **Function table**

|      | OUTPUT: /Y |   |    |
|------|------------|---|----|
| /CLR | CLK        | D |    |
| L    | Х          | Х | Н  |
| Н    | 1          | L | Н  |
| Н    | <b>↑</b>   | Н | L  |
| Н    | L          | X | Y0 |
| Н    | <b>\</b>   | Х | Y0 |

↑: " L" to " H" ↓: " H" to " L"

H: High level

L: Low level

X: Don't care

Y0: /Y level just before inputting conditions in the table are fixed

<sup>\*:</sup> Operating conditions in the table: OUTPUT is connected to the power supply through resistors.



# Absolute maximum ratings ( $T_a = 25$ °C)

| Characteristics       | Symbol                    | Rating       | Unit  |
|-----------------------|---------------------------|--------------|-------|
| Output voltage        | V <sub>OUT</sub>          | 50           | V     |
| Power supply voltage  | $V_{DD}$                  | -0.5 to 6    | V     |
| Output current        | I <sub>OUT</sub>          | 500          | mA/ch |
| Input voltage         | V <sub>IN</sub>           | -0.5 to 6    | V     |
| Power dissipation     | P <sub>D</sub><br>(Note1) | 1.76 (Note2) | W     |
| Operating temperature | T <sub>opr</sub>          | −40 to 85    | °C    |
| Storage temperature   | T <sub>stg</sub>          | −55 to 150   | °C    |

Note1: In mounting on a board, based on JEDEC 2s2p standards

Note2: When Ta exceeds 25 °C, derating with 14.1 mW/°C is necessary.

# Operating range ( $T_a = -40$ to $85^{\circ}$ C, unless otherwise specified)

| Characteristics                        | Symbol                | Test conditions                                                      |                                   | Min                 | Тур. | Max                 | Unit |
|----------------------------------------|-----------------------|----------------------------------------------------------------------|-----------------------------------|---------------------|------|---------------------|------|
| Output voltage                         | V <sub>OUT</sub>      |                                                                      | _                                 | _                   | _    | 50                  | V    |
| Power supply voltage                   | $V_{DD}$              | _                                                                    |                                   | 3                   | _    | 5.5                 | V    |
|                                        | I <sub>OUT</sub>      | 1 channel ON, T <sub>a</sub> = 25 °C                                 |                                   | 0                   | _    | 400                 |      |
| Output current (per channel)<br>(Note) |                       | $t_{pw}$ = 25 ms<br>8 channels ON<br>$T_a$ = 85°C<br>$T_j$ = 120°C   | Duty = 10 %                       | 0                   | _    | 400                 | mA   |
| (Note)                                 |                       |                                                                      | Duty = 50 %                       | 0                   | _    | 195                 |      |
| Input voltage (Output on)              | V <sub>IN (ON)</sub>  |                                                                      | _                                 | 0.7×V <sub>DD</sub> | _    | V <sub>DD</sub>     | V    |
| Input voltage (Output off)             | V <sub>IN (OFF)</sub> | _                                                                    |                                   | 0                   | _    | 0.3×V <sub>DD</sub> | ٧    |
| Voltage rising time of CLK input       | t <sub>r</sub>        | V <sub>DD</sub> = 3 V to 5.5 V                                       |                                   | 0                   | _    | 500                 | ns   |
| Voltage falling time of CLK input      | t <sub>f</sub>        | V <sub>DD</sub> = 3 V to 5.5 V                                       |                                   | 0                   | _    | 500                 | ns   |
| Setup time                             | t <sub>su</sub>       | V <sub>DD</sub> = 3<br>Setup time of D                               | V to 5.5 V<br>input for CLK input | 10                  | _    | _                   | ns   |
| Hold time                              | t <sub>h</sub>        | V <sub>DD</sub> = 3 V to 5.5 V<br>Hold time of D input for CLK input |                                   | 10                  | _    | _                   | ns   |
| Pulse width (CLK, /CLR)                | t <sub>w</sub>        | V <sub>DD</sub> = 3 V to 5.5 V                                       |                                   | 30                  | _    | _                   | ns   |
| Logic clock frequency                  | f <sub>CLK</sub>      | V <sub>DD</sub> = 3 V to 5.5 V                                       |                                   | _                   | _    | 20                  | MHz  |

Note: In mounting on a board, based on JEDEC 2s2p standards



Timing charts may be omitted or simplified for explanatory purposes.



# TBD62089APG

# Electrical characteristics ( $T_a$ = 25°C and $V_{DD}$ = 5 V, unless otherwise specified)

| Characteristics                       | Symbol                     | Test<br>Circuit | Test conditions                                                                                                                                                        |                                |     | Тур.          | Max             | Unit     |
|---------------------------------------|----------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|---------------|-----------------|----------|
| Output leakage current                | I <sub>leak</sub>          | 1               | V <sub>OUT</sub> = 50 V, T <sub>a</sub> = 85 °C<br>V <sub>IN</sub> = 0 V                                                                                               |                                | _   | _             | 1.0             | μΑ       |
|                                       | V <sub>DS</sub>            | 2               | I <sub>OUT</sub> = 350 mA                                                                                                                                              |                                | _   | 0.56<br>(1.6) | 1.14<br>(3.25)  | V<br>(Ω) |
| Output voltage (Output ON-resistance) |                            |                 | I <sub>OUT</sub> = 200 mA                                                                                                                                              |                                | _   | 0.32<br>(1.6) | 0.65<br>(3.25)  |          |
|                                       | ·                          |                 | I <sub>OUT</sub> = 100 mA                                                                                                                                              |                                | _   | 0.16<br>(1.6) | 0.325<br>(3.25) |          |
| Input current (Output on)             | I <sub>IN (ON)</sub>       | 3               | V <sub>IN</sub> = 5.5 V, V <sub>DD</sub> = 5.5 V                                                                                                                       |                                | _   | _             | 80              | μΑ       |
| Input current (Output off)            | I <sub>IN (OFF)</sub>      | 4               | V <sub>IN</sub> = 0 V, V <sub>DD</sub> = 5.5 V                                                                                                                         |                                | _   | _             | 1.0             | μΑ       |
| Power supply current                  | I <sub>CC (ON)</sub>       | 3               | V <sub>IN</sub> = 5.5 V, V <sub>DD</sub> = 5.5 V                                                                                                                       |                                | _   | _             | 75              | μΑ       |
| (per channel)                         | I <sub>CC (OFF)</sub>      | 4               | V <sub>IN</sub> = 0 V, V <sub>DD</sub> = 5.5 V                                                                                                                         |                                | _   | _             | 1.0             | μΑ       |
|                                       | t <sub>pHL</sub> (CLK)     | 5               | CLK (50 %) to /Y (50 %)<br>/Y: H to L<br>C <sub>L</sub> = 30 pF<br>R <sub>L</sub> = 240 Ω, pull-up to 24 V                                                             | V <sub>DD</sub> = 4.5 to 5.5 V | _   | 270           | 430             | ns ns    |
|                                       |                            |                 |                                                                                                                                                                        | V <sub>DD</sub> = 3.0 to 3.6 V | _   | 470           | 670             |          |
| Propagation delay time                |                            | 5               | CLK (50 %) to /Y (50 %)<br>/Y: L to H<br>C <sub>L</sub> = 30 pF<br>R <sub>L</sub> = 240 Ω, pull-up to 24 V                                                             | V <sub>DD</sub> = 4.5 to 5.5 V | _   | 350           | 510             |          |
| Tropagation delay time                |                            |                 |                                                                                                                                                                        | V <sub>DD</sub> = 3.0 to 3.6 V | _   | 350           | 510             |          |
|                                       | t <sub>pLH</sub><br>(/CLR) | 5               | /CLR (50 %) to /Y (50 %)<br>/Y: L to H<br>$C_L = 30 \text{ pF}$<br>$R_L = 240 \Omega$ , pull-up to 24 V                                                                | V <sub>DD</sub> = 4.5 to 5.5 V | _   | 350           | 510             | ns       |
|                                       |                            |                 |                                                                                                                                                                        | V <sub>DD</sub> = 3.0 to 3.6 V | _   | 350           | 510             |          |
|                                       | t <sub>or</sub>            | 5               | /Y waveform: 10 % to 90 % $C_L$ = 30 pF $R_L$ = 240 $\Omega$ , pull-up to 24 V                                                                                         | V <sub>DD</sub> = 4.5 to 5.5 V | _   | 280           | 400             |          |
| Turn-on delay time                    |                            |                 |                                                                                                                                                                        | V <sub>DD</sub> = 3.0 to 3.6 V | _   | 280           | 400             | ns       |
| Turn-off delay time                   | t <sub>of</sub>            | 5               | /Y waveform: 90 % to 10 % $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ $C_L = 30 \text{ pF}$ $R_L = 240 \Omega$ , pull-up to 24 V $V_{DD} = 3.0 \text{ to } 3.6 \text{ V}$ | V <sub>DD</sub> = 4.5 to 5.5 V | _   | 330           | 480             | ns       |
| rum-on delay time                     |                            | J               |                                                                                                                                                                        | _                              | 620 | 860           | 115             |          |



Timing charts may be omitted or simplified for explanatory purposes.

#### **Test circuit**

### 1. I<sub>leak</sub>



# 2. $V_{DS}(R_{ON})$



## 3. I<sub>IN (ON)</sub> and I<sub>CC (ON)</sub>



## 4. I<sub>IN (OFF)</sub> and I<sub>CC (OFF)</sub>



## 5. $t_{pHL\ (CLK)}$ , $t_{pLH\ (CLK)}$ , $t_{pLH\ (/CLR)}$ , $t_{or}$ , and $t_{of}$



Test circuits may be omitted or simplified for explanatory purposes.



# **Package dimensions**



6

Weight: 1.4 g (typ.)

#### **Notes on Contents**

#### 1. Block diagram

Block diagram may be simplified for explanatory purpose.

#### 2. Test circuit

Test circuit may be simplified for explanatory purpose.

#### 3. Timing chart

Timing charts may be simplified for explanatory purposes.

#### **IC Usage Considerations**

#### Notes on handling of ICs

- (1) The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings. Exceeding the rating(s) may cause device breakdown, damage or deterioration, and may result in injury by explosion or combustion.
- (2) Do not insert devices in the wrong orientation or incorrectly. Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause device breakdown, damage or deterioration, and may result in injury by explosion or combustion. In addition, do not use any device inserted in the wrong orientation or incorrectly to which current is applied even just once.
- (3) Use an appropriate power supply fuse to ensure that a large current does not continuously flow in the case of overcurrent and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead to smoke or ignition. To minimize the effects of the flow of a large current in the case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- (4) If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition. Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- (5) Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator. If there is a large amount of leakage current such as from input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, overcurrent or IC failure may cause smoke or ignition. (The overcurrent may cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection-type IC that inputs output DC voltage to a speaker directly.

## Points to remember on handling of ICs

#### **Heat Radiation Design**

When using an IC with large current flow such as power amp, regulator or driver, design the device so that heat is appropriately radiated, in order not to exceed the specified junction temperature (TJ) at any time or under any condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, when designing the device, take into consideration the effect of IC heat radiation with peripheral components.

#### **Back-EMF**

When a motor rotates in the reverse direction, stops or slows abruptly, current flows back to the motor's power supply owing to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond the absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

7

#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY
  CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA
  sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER,
  INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING
  WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND
  (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT,
  OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
  PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

8

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Gate Drivers category:

Click to view products by Toshiba manufacturer:

Other Similar products are found below:

00053P0231 56956 57.404.7355.5 LT4936 57.904.0755.0 5882900001 00600P0005 00-9050-LRPP 00-9090-RDPP 5951900000 011003W-10/32-15 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY1D-2-5S-AC120 LY2-US-AC240 LY3-UA-DC24
00576P0020 00600P0010 LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275RDNP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 0207100000 0207400000 01312
0134220000 60713816 M15730061 61161-90 61278-0020 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131220-21149P 6131-260-2358P 6131-265-11149P CS1HCPU63