Photocouplers Infrared LED & Photo IC

# TLP5752

### 1. Applications

- Induction Cooktop and Home Appliances
- Industrial Inverters
- Air Conditioner Inverters
- MOSFET Gate Drivers
- IGBT Gate Drivers

### 2. General

The TLP5752 consists of an infrared LED and integrated high-gain, high-speed photodetector and is house in the 6-pin SO6L package.

The TLP5752 is 50 % smaller than the 8-pin DIP package and meets the reinforced insulation class requirements of international safety standards.

Therefore the mounting area can be reduced in equipment requiring the safety standard certification.

The TLP5752 has an internal faraday shield that provides a guaranteed common-mode transient immunity of  $\pm 35$  kV/µs.

In particular, the TLP5752 has rail to rail output, and this enables stable operation and better switching performance in system.

## 3. Features

- (1) Buffer logic type (totem pole output)
- (2) Output peak current: ±2.5 A (max)
- (3) Operating temperature: -40 to 110 °C
- (4) Supply current: 3.0 mA (max)
- (5) Supply voltage: 15 to 30 V
- (6) Threshold input current: 4 mA (max)
- (7) Propagation delay time:  $t_{pHL}/t_{pLH} = 150$  ns (max)
- (8) Common-mode transient immunity:  $\pm 35 \text{ kV/}\mu s$  (min)
- (9) Isolation voltage: 5000 Vrms (min)
- (10) Safety standards

UL-recognized: UL 1577, File No.E67349

cUL-recognized: CSA Component Acceptance Service No.5A File No.E67349

VDE-approved: EN 60747-5-5, EN 62368-1 (Note 1)

CQC-approved: GB4943.1, GB8898 Japan and Thailand Factory

Note 1: When a VDE approved type is needed, please designate the Option (D4).

## 4. Packaging (Note)



Note: Lead forming option: (LF4)

# 5. Pin Assignment



# 6. Internal Circuit (Note)



Note: A 1- $\mu$ F bypass capacitor must be connected between pin 6 and pin 4.

## 7. Principle of Operation

### 7.1. Truth Table

| Input | LED | M1  | M2  | Output |
|-------|-----|-----|-----|--------|
| Н     | ON  | ON  | OFF | Н      |
| L     | OFF | OFF | ON  | L      |

### 7.2. Mechanical Parameters

| Characteristics              | Size      | Unit |
|------------------------------|-----------|------|
| Height                       | 2.3 (max) | mm   |
| Creepage distances           | 8.0 (min) |      |
| Clearance distances          | 8.0 (min) |      |
| Internal isolation thickness | 0.4 (min) |      |

# 8. Absolute Maximum Ratings (Note) (Unless otherwise specified, T<sub>a</sub> = 25 °C)

|          | Characteristics                               |                                  | Symbol                        | Note     | Rating     | Unit  |
|----------|-----------------------------------------------|----------------------------------|-------------------------------|----------|------------|-------|
| LED      | Input forward current                         |                                  | ١ <sub>F</sub>                |          | 20         | mA    |
|          | Input forward current derating                | (T <sub>a</sub> ≥ 105 °C)        | $\Delta I_F / \Delta T_a$     |          | -1         | mA/°C |
|          | Peak transient input forward current          |                                  | I <sub>FPT</sub>              | (Note 1) | 1          | A     |
|          | Peak transient input forward current derating | $(T_a \ge 85 \ ^\circ C)$        | $\Delta I_{FPT} / \Delta T_a$ |          | -25        | mA/°C |
|          | Input reverse voltage                         |                                  | V <sub>R</sub>                |          | 5          | V     |
|          | Input power dissipation                       |                                  | PD                            |          | 40         | mW    |
|          | Input power dissipation derating              | $(T_a \ge 85 \ ^\circ C)$        | $\Delta P_D / \Delta T_a$     |          | -1.0       | mW/°C |
|          | Junction temperature                          |                                  | Tj                            |          | 125        | °C    |
| Detector | Peak high-level output current                | (T <sub>a</sub> = -40 to 110 °C) | I <sub>OPH</sub>              | (Note 2) | -2.5       | A     |
|          | Peak low-level output current                 | (T <sub>a</sub> = -40 to 110 °C) | I <sub>OPL</sub>              | (Note 2) | +2.5       |       |
|          | Output voltage                                |                                  | Vo                            |          | 35         | V     |
|          | Supply voltage                                |                                  | V <sub>CC</sub>               |          | 35         |       |
|          | Output power dissipation                      |                                  | Po                            |          | 450        | mW    |
|          | Output power dissipation derating             | (T <sub>a</sub> ≥ 85 °C)         | $\Delta P_0 / \Delta T_a$     |          | -4.5       | mW/°C |
|          | Junction temperature                          |                                  | Tj                            |          | 125        | °C    |
| Common   | Operating temperature                         |                                  | T <sub>opr</sub>              |          | -40 to 110 |       |
|          | Storage temperature                           |                                  | T <sub>stg</sub>              |          | -55 to 125 |       |
|          | Lead soldering temperature                    | (10 s)                           | T <sub>sol</sub>              | (Note 3) | 260        |       |
|          | Isolation voltage                             | AC, 60 s,<br>R.H. ≤ 60%          | BVS                           | (Note 4) | 5000       | Vrms  |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings. Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 1: Pulse width (PW)  $\leq$  1  $\mu$ s, 300 pps

- Note 2: Exponential waveform. Pulse width  $\leq$  2  $\mu s,\,f\leq$  15 kHz
- Note  $3: \ge 2$  mm below seating plane.
- Note 4: This device is considered as a two-terminal device: Pins 1, 2 and 3 are shorted together, and pins 4, 5 and 6 are shorted together.

# 9. Recommended Operating Conditions (Note)

| Characteristics                | Symbol              | Note     | Min | Тур. | Max  | Unit |
|--------------------------------|---------------------|----------|-----|------|------|------|
| Input on-state current         | I <sub>F(ON)</sub>  | (Note 1) | 6   | _    | 15   | mA   |
| Input off-state voltage        | V <sub>F(OFF)</sub> |          | 0   |      | 0.8  | V    |
| Supply voltage                 | V <sub>CC</sub>     | (Note 2) | 15  | _    | 30   |      |
| Peak high-level output current | I <sub>OPH</sub>    |          | _   | _    | -2.5 | A    |
| Peak low-level output current  | I <sub>OPL</sub>    |          | _   | _    | +2.5 |      |
| Operating frequency            | f                   | (Note 3) | _   |      | 50   | kHz  |

Note: The recommended operating conditions are given as a design guide necessary to obtain the intended performance of the device. Each parameter is an independent value. When creating a system design using this device, the electrical characteristics specified in this datasheet should also be considered.

Note: A ceramic capacitor (1  $\mu$ F) should be connected between pin 6 (V<sub>CC</sub>) and pin 4 (GND) to stabilize the operation of a high-gain linear amplifier. Otherwise, this photocoupler may not switch properly. The bypass capacitor should be placed within 1 cm of each pin.

Note 1: The rise and fall times of the input on-current should be less than 0.5  $\mu s.$ 

Note 2: Denotes the operating range, not the recommended operating condition.

Note 3: Exponential waveform. I\_{OPH}  $\geq$  -2.5 A ( $\leq$  90 ns), I\_{OPL}  $\leq$  2.5 A ( $\leq$  90 ns), T\_a = 110 °C

### 10. Electrical Characteristics (Note) (Unless otherwise specified, Ta = -40 to 110 °C)

| Characteristics                               | Symbol                    | Note     | Test<br>Circuit | Test Condition                                                              | Min  | Тур. | Max  | Unit  |
|-----------------------------------------------|---------------------------|----------|-----------------|-----------------------------------------------------------------------------|------|------|------|-------|
| Input forward voltage                         | V <sub>F</sub>            |          |                 | I <sub>F</sub> = 10 mA, T <sub>a</sub> = 25 °C                              | 1.45 | 1.55 | 1.70 | V     |
| Input forward voltage temperature coefficient | $\Delta V_F / \Delta T_a$ |          |                 | I <sub>F</sub> = 10 mA                                                      | —    | -1.8 | —    | mV/°C |
| Input reverse current                         | I <sub>R</sub>            |          |                 | V <sub>R</sub> = 5 V, T <sub>a</sub> = 25 °C                                | _    | —    | 10   | μA    |
| Input capacitance                             | Ct                        |          |                 | V = 0 V, f = 1 MHz, T <sub>a</sub> = 25 °C                                  | _    | 60   | _    | pF    |
| Peak high-level output current                | I <sub>OPH</sub>          | (Note 1) | Fig.<br>13.1.1  | I <sub>F</sub> = 5 mA, V <sub>CC</sub> = 30 V,<br>V <sub>6-5</sub> = -3.5 V | —    | —    | -1.2 | A     |
|                                               |                           |          |                 | I <sub>F</sub> = 5 mA, V <sub>CC</sub> = 15 V,<br>V <sub>6-5</sub> = -7 V   | —    | —    | -2.5 |       |
| Peak low-level output current                 | I <sub>OPL</sub>          | (Note 1) | Fig.<br>13.1.2  | I <sub>F</sub> = 0 mA, V <sub>CC</sub> = 30 V,<br>V <sub>5-4</sub> = 2.5 V  | 1.2  | —    | _    |       |
|                                               |                           |          |                 | I <sub>F</sub> = 0 mA, V <sub>CC</sub> = 15 V,<br>V <sub>5-4</sub> = 7 V    | 2.5  | —    | _    |       |
| High-level output voltage                     | V <sub>OH</sub>           |          | Fig.<br>13.1.3  | I <sub>F</sub> = 4 mA,V <sub>CC</sub> = 15 V, I <sub>O</sub><br>= -100 mA   | 14.7 | 14.9 | —    | V     |
| Low-level output voltage                      | V <sub>OL</sub>           |          | Fig.<br>13.1.4  | V <sub>F</sub> = 0.8 V, V <sub>CC</sub> = 15 V, I <sub>O</sub> =<br>100 mA  | —    | 0.07 | 0.2  |       |
| High-level supply current                     | I <sub>CCH</sub>          |          | Fig.<br>13.1.5  | $I_F$ = 10 mA, $V_{CC}$ = 30 V,<br>$V_O$ = Open                             | —    | 1.8  | 3.0  | mA    |
| Low-level supply current                      | I <sub>CCL</sub>          |          | Fig.<br>13.1.6  | $I_F = 0 \text{ mA}, V_{CC} = 30 \text{ V},$<br>$V_O = \text{Open}$         | —    | 1.7  | 3.0  |       |
| Threshold input current (L/H)                 | I <sub>FLH</sub>          |          |                 | V <sub>CC</sub> = 15 V, V <sub>O</sub> > 1 V                                | _    | 1.4  | 4    | 1     |
| Threshold input voltage (H/L)                 | V <sub>FHL</sub>          |          |                 | V <sub>CC</sub> = 15 V, V <sub>O</sub> < 1 V                                | 0.8  | _    | _    | V     |
| Supply voltage                                | V <sub>CC</sub>           |          |                 |                                                                             | 15   | _    | 30   |       |
| UVLO threshold voltage                        | V <sub>UVLO+</sub>        |          |                 | I <sub>F</sub> = 5 mA, V <sub>O</sub> > 2.5 V                               | 12.1 | 12.7 | 13.5 |       |
|                                               | V <sub>UVLO-</sub>        |          |                 | I <sub>F</sub> = 5 mA, V <sub>O</sub> < 2.5 V                               | 11.1 | 11.7 | 12.4 |       |
| UVLO hysteresis                               | UVLO <sub>HYS</sub>       |          |                 | _                                                                           | _    | 1.0  | _    | ]     |

Note: All typical values are at  $T_a = 25$  °C.

Note: This device is designed for low power consumption, making it more sensitive to ESD than its predecessors. Extra care should be taken in the design of circuitry and pc board implementation to avoid ESD problems.

Note 1:  $I_O$  application time  $\leq$  50  $\mu s;$  single pulse.

## 11. Isolation Characteristics (Unless otherwise specified, $T_a = 25$ °C)

| Characteristics                     | Symbol         | Note     | Test Conditions                 | Min              | Тур.             | Max | Unit |
|-------------------------------------|----------------|----------|---------------------------------|------------------|------------------|-----|------|
| Total capacitance (input to output) | CS             | (Note 1) | V <sub>S</sub> = 0 V, f = 1 MHz | —                | 1.0              | —   | pF   |
| Isolation resistance                | R <sub>S</sub> | (Note 1) | $V_S$ = 500 V, R.H. $\leq$ 60 % | 10 <sup>12</sup> | 10 <sup>14</sup> | —   | Ω    |
| Isolation voltage                   | BVS            | (Note 1) | AC, 60 s                        | 5000             | _                | _   | Vrms |

Note 1: This device is considered as a two-terminal device: Pins 1, 2 and 3 are shorted together, and pins 4, 5 and 6 are shorted together.

# 12. Switching Characteristics (Note) (Unless otherwise specified, $T_a = -40$ to 110 °C)

| Characteristics                           | Symbol                             | Note                  | Test<br>Circuit | Test Condition                                                                                                                          | Min | Тур. | Max | Unit  |
|-------------------------------------------|------------------------------------|-----------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| Propagation delay time<br>(L/H)           | t <sub>pLH</sub>                   | (Note 1)              | Fig.<br>13.1.7  | $    I_F = 0 \rightarrow 10 \text{ mA},  \text{V}_{\text{CC}} = 30 \text{ V}, \\ \text{R}_g = 10  \Omega,  \text{C}_g = 25 \text{ nF} $ | 50  | _    | 150 | ns    |
| Propagation delay time<br>(H/L)           | t <sub>pHL</sub>                   |                       |                 | $    I_F = 10 \rightarrow 0 \text{ mA}, V_{CC} = 30 \text{ V}, \\ R_g = 10 \Omega, C_g = 25 \text{ nF} $                                | 50  | _    | 150 |       |
| Rise time                                 | t <sub>r</sub>                     | (Note 1)              | с<br>-          | $    I_F = 0 \rightarrow 10 \text{ mA},  \text{V}_{\text{CC}} = 30 \text{ V}, \\ \text{R}_g = 10  \Omega,  \text{C}_g = 25 \text{ nF} $ | _   | 15   | _   |       |
| Fall time                                 | t <sub>f</sub>                     | (Note 1)              |                 | $    I_F = 10 \rightarrow 0 \text{ mA}, V_{CC} = 30 \text{ V}, \\ R_g = 10 \Omega, C_g = 25 \text{ nF} $                                |     | 8    | _   |       |
| Pulse width distortion                    | t <sub>pHL</sub> -t <sub>pLH</sub> | (Note 1)              |                 | $I_F = 0 \leftrightarrow 10 \text{ mA}, V_{CC} = 30 \text{ V},$                                                                         | _   | _    | 50  |       |
| Propagation delay skew (device to device) | t <sub>psk</sub>                   | (Note 1),<br>(Note 2) |                 | R <sub>g</sub> = 10 Ω, C <sub>g</sub> = 25 nF                                                                                           | -80 | _    | 80  |       |
| High-level common-mode transient immunity | CM <sub>H</sub>                    | (Note 3)              | Fig.<br>13.1.8  |                                                                                                                                         | ±35 | ±40  |     | kV/μs |
| Low-level common-mode transient immunity  | CML                                | (Note 4)              |                 | $V_{CM} = 1000 V_{p-p}, I_F = 0 mA, V_{CC} = 30 V, T_a = 25^{\circ}C, V_{O(max)} = 1 V$                                                 | ±35 | ±40  | _   |       |

Note: All typical values are at  $T_a = 25$  °C.

Note 1: Input signal ( f = 25 kHz, duty = 50%,  $t_r = t_f = 5$  ns or less ).

C<sub>L</sub> is less than 15 pF which includes probe and stray wiring capacitance.

Note 2: The propagation delay skew, t<sub>psk</sub>, is equal to the magnitude of the worst-case difference in t<sub>pHL</sub> and/or t<sub>pLH</sub> that will be seen between units at the same given conditions (supply voltage, input current, temperature, etc).

Note 3:  $CM_H$  is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the logic high state (V<sub>O</sub> > 26 V).

Note 4:  $CM_L$  is the maximum rate of rise of the common mode voltage that can be sustained with the output voltage in the logic low state (V<sub>O</sub> < 1 V).

13. Test Circuits and Characteristics Curves

# 13.1. Test Circuits



Fig. 13.1.1 I<sub>OPH</sub> Test Circuit



Fig. 13.1.3 V<sub>OH</sub> Test Circuit



Fig. 13.1.5 I<sub>CCH</sub> Test Circuit



Fig. 13.1.2 I<sub>OPL</sub> Test Circuit



Fig. 13.1.4 V<sub>OL</sub> Test Circuit



Fig. 13.1.6 I<sub>CCL</sub> Test Circuit



Fig. 13.1.7 Switching Time Test Circuit and Waveform





Fig. 13.1.8 Common-Mode Transient Immunity Test Circuit and Waveform

# 13.2. Characteristics Curves (Note)







Fig. 13.2.13 tpLH,tpHL,|tpHL-tpLH| - VCC

Note: The above characteristics curves are presented for reference only and not guaranteed by production test, unless otherwise noted.

### 14. Soldering and Storage

### 14.1. Precautions for Soldering

The soldering temperature should be controlled as closely as possible to the conditions shown below, irrespective of whether a soldering iron or a reflow soldering method is used.

• When using soldering reflow.

The soldering temperature profile is based on the package surface temperature.

(See the figure shown below, which is based on the package surface temperature.)

Reflow soldering must be performed once or twice.

The mounting should be completed with the interval from the first to the last mountings being 2 weeks.



|                                                                            | Symbol         | Min | Max | Unit |
|----------------------------------------------------------------------------|----------------|-----|-----|------|
| Preheat temperature                                                        | Ts             | 150 | 200 | °C   |
| Preheat time                                                               | ts             | 60  | 120 | s    |
| Ramp-up rate ( $T_L$ to $T_P$ )                                            |                |     | 3   | °C/s |
| Liquidus temperature                                                       | TL             | 217 |     | °C   |
| Time above $T_L$                                                           | tL             | 60  | 150 | S    |
| Peak temperature                                                           | Τ <sub>Ρ</sub> |     | 260 | °C   |
| Time during which $T_c$ is between (T <sub>P</sub> – 5) and T <sub>P</sub> | t₽             |     | 30  | S    |
| Ramp-down rate $(T_P \text{ to } T_L)$                                     |                |     | 6   | °C/s |

Fig. 14.1.1 An example of a temperature profile when lead(Pb)-free solder is used

When using soldering flow

Preheat the device at a temperature of 150 °C (package surface temperature) for 60 to 120 seconds. Mounting condition of 260 °C within 10 seconds is recommended.

Flow soldering must be performed once.

When using soldering Iron

Complete soldering within 10 seconds for lead temperature not exceeding 260 °C or within 3 seconds not exceeding 350 °C

Heating by soldering iron must be done only once per lead.

### 14.2. Precautions for General Storage

- Avoid storage locations where devices may be exposed to moisture or direct sunlight.
- Follow the precautions printed on the packing label of the device for transportation and storage.
- Keep the storage location temperature and humidity within a range of 5 °C to 35 °C and 45 % to 75 %, respectively.
- Do not store the products in locations with poisonous gases (especially corrosive gases) or in dusty conditions.
- Store the products in locations with minimal temperature fluctuations. Rapid temperature changes during storage can cause condensation, resulting in lead oxidation or corrosion, which will deteriorate the solderability of the leads.
- When restoring devices after removal from their packing, use anti-static containers.
- Do not allow loads to be applied directly to devices while they are in storage.
- If devices have been stored for more than two years under normal storage conditions, it is recommended that you check the leads for ease of soldering prior to use.

## 15. Land Pattern Dimensions (for reference only)

Unit: mm

TLP5752



Fig. 15.1 Lead Forming Option (standard)



### Fig. 15.2 Lead Forming Option (LF4)

# 16. Marking



# 17. EN 60747-5-5 Option (D4) Specification

- Part number: TLP5752 (Note 1)
- The following part naming conventions are used for the devices that have been qualified according to option (D4) of EN 60747.

Example: TLP5752(D4-TP,E

D4: EN 60747 option TP: Tape type E: [[G]]/RoHS COMPATIBLE **(Note 2)** 

Note 1: Use TOSHIBA standard type number for safety standard application.

e.g., TLP5752(D4-TP,E  $\rightarrow$  TLP5752

Note 2: Please contact your Toshiba sales representative for details on environmental information such as the product's RoHS compatibility.

RoHS is the Directive 2011/65/EU of the European Parliament and of the Council of 8 June 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment.

| Description                                                                                                                                                                                                                | Symbol           | Rating            | Unit           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|----------------|
| Application classification                                                                                                                                                                                                 |                  |                   |                |
| for rated mains voltage $\leq$ 600 Vrms for rated mains voltage $\leq$ 1000 Vrms                                                                                                                                           |                  | I-I∨<br>I-III     | _              |
| Climatic classification                                                                                                                                                                                                    |                  | 40 / 110 / 21     | _              |
| Pollution degree                                                                                                                                                                                                           |                  | 2                 |                |
| Maximum operating insulation voltage                                                                                                                                                                                       | VIORM            | 1230              | Vpeak          |
| Input to output test voltage, Method A $V_{pr}$ = 1.6 × VIORM, type and sample test $t_p$ = 10 s, partial discharge < 5 pC                                                                                                 | Vpr              | 1970              | Vpeak          |
| Input to output test voltage, Method B $V_{pr}$ = 1.875 × VIORM, 100 % production test $t_p$ = 1 s, partial discharge < 5 pC                                                                                               | Vpr              | 2310              | Vpeak          |
| Highest permissible overvoltage<br>(transient overvoltage, t <sub>pr</sub> = 60 s)                                                                                                                                         | VTR              | 8000              | Vpeak          |
| Safety limiting values (max. permissible ratings in case of fault,<br>also refer to thermal derating curve)<br>current (input current IF, P <sub>so</sub> = 0)<br>power (output or total power dissipation)<br>temperature | lsi<br>Pso<br>Ts | 300<br>700<br>150 | mA<br>mW<br>°C |
| Insulation resistance $V_{IO} = 500 \text{ V}, \text{ T}_a = 25 \text{ °C}$<br>$V_{IO} = 500 \text{ V}, \text{ T}_a = 100 \text{ °C}$<br>$V_{IO} = 500 \text{ V}, \text{ T}_a = \text{ T}_s$                               | Rsi              |                   | Ω              |

Fig. 17.1 EN 60747 Insulation Characteristics

| Minimum creepage distance    | Cr  | 8.0 mm |
|------------------------------|-----|--------|
| Minimum clearance            | CI  | 8.0 mm |
| Minimum insulation thickness | ti  | 0.4 mm |
| Comparative tracking index   | CTI | 175    |

Fig. 17.2 Insulation Related Specifications (Note)

Note: This photocoupler is suitable for safe electrical isolation only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits.



Note: The above marking is applied to the photocouplers that have been qualified according to option (D4) of EN 60747.

| 5                                           | -           | asurement procedure according to EN 60747<br>ualification and sampling tests. |
|---------------------------------------------|-------------|-------------------------------------------------------------------------------|
| Method                                      | <u>A</u>    | VINITIAL (8 kV)                                                               |
| (for type and sampling t destructive tests) | ests,       | V Vpr (1970 V)                                                                |
| t1, t2                                      | = 1 to 10 s | VIORM (1230 V)                                                                |
| t3, t4                                      | = 1 s       |                                                                               |
| tp (Measuring time for                      |             |                                                                               |
| partial discharge)                          | = 10 s      | $0 \xrightarrow{I} t \xrightarrow{I} t$                                       |
| tb                                          | = 12 s      | $t_3$ $t_p$ $t_4$                                                             |
| tini                                        | = 60 s      | t1 tini t2 tb                                                                 |







## 18. Ordering Information (Example of Item Name)

| Item Name        | Packaging         | VDE Option   | Packing (MOQ)            |
|------------------|-------------------|--------------|--------------------------|
| TLP5752(E        |                   |              | Magazine (125 pcs)       |
| TLP5752(TP,E     |                   |              | Tape and reel (1500 pcs) |
| TLP5752(D4,E     |                   | EN 60747-5-5 | Magazine (125 pcs)       |
| TLP5752(D4-TP,E  |                   | EN 60747-5-5 | Tape and reel (1500 pcs) |
| TLP5752(LF4,E    | LF4, Wide forming |              | Magazine (125 pcs)       |
| TLP5752(TP4,E    | LF4, Wide forming |              | Tape and reel (1500 pcs) |
| TLP5752(D4-LF4,E | LF4, Wide forming | EN 60747-5-5 | Magazine (125 pcs)       |
| TLP5752(D4-TP4,E | LF4, Wide forming | EN 60747-5-5 | Tape and reel (1500 pcs) |

## Package Dimensions

Unit: mm



Weight: 0.126 g (typ.)

Package Name(s)

TOSHIBA: 11-4N1A

## Package Dimensions

Unit: mm

TLP5752



Weight: 0.126 g (typ.)

Package Name(s) TOSHIBA: 11-4N101A

## **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE").

Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant.

IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.

- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- GaAs (Gallium Arsenide) is used in Product. GaAs is harmful to humans if consumed or absorbed, whether in the form of dust or vapor. Handle with care and do not break, cut, crush, grind, dissolve chemically or otherwise expose GaAs in Product.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

#### TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION https://toshiba.semicon-storage.com/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Transistor Output Optocouplers category:

Click to view products by Toshiba manufacturer:

Other Similar products are found below :

LTV-814S-TA LTV-824HS LTV-852S 66095-001 MCT6-X007 MOC8101-X017T PS2561-1-A PS2561A-1-W-A PS2561B-1-L-A PS2561L-1-V-A MRF658 IL755-1X007 ILD74-X001 ILQ615-3X016 LDA102S LDA110S SFH615AGR-X007T PS2561-1-V-W-A PS2561AL-1-V-A PS2561L1-1-L-A PS2701A-1-F3-P-A PS2801-1-F3-P-A PS2911-1-L-AX CNY17-4X001 CNY17-4X017 CNY17F-1X007 CNY17F-2X017 CNY17F-4X001 CNY17G-1 LTV-214 LTV-702V LTV-702VB LTV-733S LTV-816S-TA LTV-825S TCET2100 4N25-X007T IL215AT ILD615-1X007 ILQ2-X007 VOS615A-2T WPPC-A11066AA WPPC-A11066AD WPPC-A11084ASS WPPC-A21068AA WPPC-D11066AA WPPC-D21068ED WPPC-D410616EA WPPC-D410616ED X4IAC24A