



# N-Channel 20-V (D-S) MOSFET

| PRODUCT SUMMARY     |                                  |                    |  |  |  |
|---------------------|----------------------------------|--------------------|--|--|--|
| V <sub>DS</sub> (V) | $R_{DS(on)}(\Omega)$             | I <sub>D</sub> (A) |  |  |  |
|                     | 0.027 at V <sub>GS</sub> = 4.5 V | 6.8                |  |  |  |
| 20                  | 0.032 at V <sub>GS</sub> = 2.5 V | 6.3                |  |  |  |
|                     | 0.038 at V <sub>GS</sub> = 1.8 V | 5.7                |  |  |  |

## **FEATURES**

- Halogen-free According to IEC 61249-2-21 Definition
- TrenchFET<sup>®</sup> Power MOSFET
- 100 % R<sub>g</sub> Tested
- Compliant to RoHS directive 2002/95/EC







Ordering Information: Si3460DV-T1-E3 (Lead (Pb)-free)

Si3460DV-T1-GE3 (Lead (Pb)-free and Halogen-free)



N-Channel MOSFET

| <b>ABSOLUTE MAXIMUM RATINGS</b> T <sub>A</sub> = 25 °C, unless otherwise noted |                                   |                 |              |      |   |  |
|--------------------------------------------------------------------------------|-----------------------------------|-----------------|--------------|------|---|--|
| Parameter                                                                      | Symbol                            | 5 s             | Steady State | Unit |   |  |
| Drain-Source Voltage                                                           | V <sub>DS</sub>                   | 20              |              | V    |   |  |
| Gate-Source Voltage                                                            |                                   | $V_{GS}$        | ± 8          |      |   |  |
| Ocaliana Daria Ocara (T. 450.00)                                               | T <sub>A</sub> = 25 °C            | I <sub>D</sub>  | 6.8          | 5.1  | ٨ |  |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) <sup>a</sup>                | T <sub>A</sub> = 70 °C            |                 | 5.4          | 4.1  |   |  |
| Pulsed Drain Current                                                           |                                   | I <sub>DM</sub> | 20           |      | Α |  |
| Continuous Source Current (Diode Conduction) <sup>a</sup>                      |                                   | I <sub>S</sub>  | 1.7          | 0.9  |   |  |
| Manipus Danie Discipation                                                      | T <sub>A</sub> = 25 °C            | P <sub>D</sub>  | 2.0          | 1.1  | W |  |
| Maximum Power Dissipation <sup>a</sup>                                         | T <sub>A</sub> = 70 °C            |                 | 1.3          | 0.73 |   |  |
| Operating Junction and Storage Temperature Rai                                 | T <sub>J</sub> , T <sub>stg</sub> | - 55            | to 150       | °C   |   |  |

| THERMAL RESISTANCE RATINGS               |              |                   |         |         |      |  |
|------------------------------------------|--------------|-------------------|---------|---------|------|--|
| Parameter                                |              | Symbol            | Typical | Maximum | Unit |  |
| Manipulation to Applicate                | t ≤ 5 s      | <b>D</b>          | 45      | 62.5    |      |  |
| Maximum Junction-to-Ambient <sup>a</sup> | Steady State | R <sub>thJA</sub> | 90      | 110     | °C/W |  |
| Maximum Junction-to-Foot (Drain)         | Steady State | R <sub>thJF</sub> | 25      | 30      |      |  |

#### Notes:

a. Surface Mounted on 1" x 1" FR4 board.

## Vishay Siliconix



| Parameter                                     | Symbol              | Test Conditions                                                                                                        | Min.        | Тур.  | Max.  | Unit |  |
|-----------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------|-------------|-------|-------|------|--|
| Static                                        | •                   |                                                                                                                        |             |       |       |      |  |
| Gate Threshold Voltage                        | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = 1 \text{ mA}$                                                                               | 0.45        |       |       | V    |  |
| Gate-Body Leakage                             | I <sub>GSS</sub>    | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 8 \text{ V}$                                                                       |             |       | ± 100 | nA   |  |
| Zava Cata Valtaga Dvain Curvent               | L                   | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V<br>V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 70 °C |             | 1     |       |      |  |
| Zero Gate Voltage Drain Current               | IDSS                |                                                                                                                        |             |       | 5     | μΑ   |  |
| On-State Drain Current <sup>a</sup>           | I <sub>D(on)</sub>  | $V_{DS} \ge 5 \text{ V}, V_{GS} = 4.5 \text{ V}$                                                                       | 20          |       |       | Α    |  |
|                                               |                     | $V_{GS} = 4.5 \text{ V}, I_D = 5.1 \text{ A}$                                                                          | 0.023 0.027 |       |       |      |  |
| Drain-Source On-State Resistance <sup>a</sup> | R <sub>DS(on)</sub> | $V_{GS} = 2.5 \text{ V}, I_D = 4.7 \text{ A}$                                                                          |             | 0.027 | 0.032 | Ω    |  |
|                                               | . ,                 | $V_{GS} = 1.8 \text{ V}, I_D = 2 \text{ A}$                                                                            |             | 0.032 | 0.038 |      |  |
| Forward Transconductance <sup>a</sup>         | 9 <sub>fs</sub>     | $V_{DS} = 10 \text{ V}, I_D = 5.1 \text{ A}$                                                                           |             | 25    |       | S    |  |
| Diode Forward Voltage <sup>a</sup>            | $V_{SD}$            | I <sub>S</sub> = 1.7 A, V <sub>GS</sub> = 0 V                                                                          |             | 0.8   | 1.2   | V    |  |
| Dynamic <sup>b</sup>                          |                     |                                                                                                                        |             |       |       |      |  |
| Total Gate Charge                             | $Q_g$               |                                                                                                                        |             | 13.5  | 20    |      |  |
| Gate-Source Charge                            | $Q_{gs}$            | $V_{DS} = 10 \text{ V}, V_{GS} = 4.5 \text{ V}, I_D = 5.1 \text{ A}$                                                   |             | 2.3   |       | nC   |  |
| Gate-Drain Charge                             | $Q_{gd}$            |                                                                                                                        |             | 2.2   |       |      |  |
| Gate Resistance                               | $R_g$               |                                                                                                                        | 0.5         |       | 2.9   | Ω    |  |
| Turn-On Delay Time                            | t <sub>d(on)</sub>  |                                                                                                                        |             | 15    | 30    |      |  |
| Rise Time                                     | t <sub>r</sub>      | $V_{DD}$ = 10 V, $R_L$ = 10 $\Omega$                                                                                   |             | 30    | 60    |      |  |
| Turn-Off Delay Time                           | t <sub>d(off)</sub> | $t_{d(off)}$ $I_D \cong 1 \text{ A, } V_{GEN} = 4.5 \text{ V, } R_g = 6 \Omega$                                        |             | 70    | 140   | ns   |  |
| Fall Time                                     | t <sub>f</sub>      |                                                                                                                        |             | 30    | 60    |      |  |
| Source-Drain Reverse Recovery Time            | t <sub>rr</sub>     | I <sub>F</sub> = 1.7 A, dI/dt = 100 A/μs                                                                               |             | 40    | 80    |      |  |

#### Notes:

- a. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2 %.
- b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted











V<sub>GS</sub> - Gate-to-Source Voltage (V)

Is - Source Current (A)

## TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



### On-Resistance vs. Drain Current



**Gate Charge** 



2000
1600
C<sub>iss</sub>
1200
400
C<sub>rss</sub>
C<sub>oss</sub>
0
0
4 8 12 16 20

 $V_{\mbox{\scriptsize DS}}$  - Drain-to-Source Voltage (V)

## Capacitance



On-Resistance vs. Junction Temperature



On-Resistance vs. Gate-to-Source Voltage

## Vishay Siliconix

# VISHAY

## TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted











Normalized Thermal Transient Impedance, Junction-to-Foot

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?71329">www.vishay.com/ppg?71329</a>.





TSOP: 5/6-LEAD

**JEDEC Part Number: MO-193C** 





**6-LEAD TSOP** 

D A<sub>2</sub> A
Seating Plane



|                                             | MILLIMETERS |        |      | ı          | NCHES |       |  |
|---------------------------------------------|-------------|--------|------|------------|-------|-------|--|
| Dim                                         | Min         | Nom    | Max  | Min        | Nom   | Max   |  |
| Α                                           | 0.91        | -      | 1.10 | 0.036      | -     | 0.043 |  |
| A <sub>1</sub>                              | 0.01        | -      | 0.10 | 0.0004     | -     | 0.004 |  |
| A <sub>2</sub>                              | 0.90        | -      | 1.00 | 0.035      | 0.038 | 0.039 |  |
| b                                           | 0.30        | 0.32   | 0.45 | 0.012      | 0.013 | 0.018 |  |
| С                                           | 0.10        | 0.15   | 0.20 | 0.004      | 0.006 | 0.008 |  |
| D                                           | 2.95        | 3.05   | 3.10 | 0.116      | 0.120 | 0.122 |  |
| Е                                           | 2.70        | 2.85   | 2.98 | 0.106      | 0.112 | 0.117 |  |
| E <sub>1</sub>                              | 1.55        | 1.65   | 1.70 | 0.061      | 0.065 | 0.067 |  |
| е                                           | 0.95 BSC    |        |      | 0.0374 BSC |       |       |  |
| e <sub>1</sub>                              | 1.80        | 1.90   | 2.00 | 0.071      | 0.075 | 0.079 |  |
| L                                           | 0.32        | -      | 0.50 | 0.012      | -     | 0.020 |  |
| L <sub>1</sub>                              | 0.60 Ref    |        |      | 0.024 Ref  |       |       |  |
| L <sub>2</sub>                              | 0.25 BSC    |        |      | 0.010 BSC  |       |       |  |
| R                                           | 0.10        | -      | -    | 0.004      | -     | -     |  |
| θ                                           | 0°          | 4°     | 8°   | 0°         | 4°    | 8°    |  |
| $\theta_1$                                  |             | 7° Nom |      | 7° Nom     |       |       |  |
| ECN: C-06593-Rev. I, 18-Dec-06<br>DWG: 5540 |             |        |      |            |       |       |  |

Document Number: 71200 www.vishay.com 18-Dec-06 uww.vishay.com



# Mounting LITTLE FOOT® TSOP-6 Power MOSFETs

Surface mounted power MOSFET packaging has been based on integrated circuit and small signal packages. Those packages have been modified to provide the improvements in heat transfer required by power MOSFETs. Leadframe materials and design, molding compounds, and die attach materials have been changed. What has remained the same is the footprint of the packages.

The basis of the pad design for surface mounted power MOSFET is the basic footprint for the package. For the TSOP-6 package outline drawing see http://www.vishay.com/doc?71200 and see http://www.vishay.com/doc?72610 for the minimum pad footprint. In converting the footprint to the pad set for a power MOSFET, you must remember that not only do you want to make electrical connection to the package, but you must made thermal connection and provide a means to draw heat from the package, and move it away from the package.

In the case of the TSOP-6 package, the electrical connections are very simple. Pins 1, 2, 5, and 6 are the drain of the MOSFET and are connected together. For a small signal device or integrated circuit, typical connections would be made with traces that are 0.020 inches wide. Since the drain pins serve the additional function of providing the thermal connection to the package, this level of connection is inadequate. The total cross section of the copper may be adequate to carry the current required for the application, but it presents a large thermal impedance. Also, heat spreads in a circular fashion from the heat source. In this case the drain pins are the heat sources when looking at heat spread on the PC board.

Figure 1 shows the copper spreading recommended footprint for the TSOP-6 package. This pattern shows the starting point for utilizing the board area available for the heat spreading copper. To create this pattern, a plane of copper overlays the basic pattern on pins 1,2,5, and 6. The copper plane connects the drain pins electrically, but more importantly provides planar copper to draw heat from the drain leads and start the process of spreading the heat so it can be dissipated into the ambient air. Notice that the planar copper is shaped like a "T" to move heat away from the drain leads in all directions. This pattern uses all the available area underneath the body for this purpose.



FIGURE 1. Recommended Copper Spreading Footprint

Since surface mounted packages are small, and reflow soldering is the most common form of soldering for surface mount components, "thermal" connections from the planar copper to the pads have not been used. Even if additional planar copper area is used, there should be no problems in the soldering process. The actual solder connections are defined by the solder mask openings. By combining the basic footprint with the copper plane on the drain pins, the solder mask generation occurs automatically.

A final item to keep in mind is the width of the power traces. The absolute minimum power trace width must be determined by the amount of current it has to carry. For thermal reasons, this minimum width should be at least 0.020 inches. The use of wide traces connected to the drain plane provides a low impedance path for heat to move away from the device.

#### **REFLOW SOLDERING**

Vishay Siliconix surface-mount packages meet solder reflow reliability requirements. Devices are subjected to solder reflow as a test preconditioning and are then reliability-tested using temperature cycle, bias humidity, HAST, or pressure pot. The solder reflow temperature profile used, and the temperatures and time duration, are shown in Figures 2 and 3.



| Ramp-Up Rate                | +6°C/Second Maximum |
|-----------------------------|---------------------|
| Temperature @ 155 ± 15°C    | 120 Seconds Maximum |
| Temperature Above 180°C     | 70 – 180 Seconds    |
| Maximum Temperature         | 240 +5/-0°C         |
| Time at Maximum Temperature | 20 - 40 Seconds     |
| Ramp-Down Rate              | +6°C/Second Maximum |

FIGURE 2. Solder Reflow Temperature Profile

Document Number: 71743 www.vishay.com 27-Feb-04

## **Vishay Siliconix**





FIGURE 3. Solder Reflow Temperature and Time Durations

## **THERMAL PERFORMANCE**

A basic measure of a device's thermal performance is the junction-to-case thermal resistance,  $R\theta_{jc},$  or the junction-to-foot thermal resistance,  $R\theta_{\mbox{\scriptsize if}}.$  This parameter is measured for the device mounted to an infinite heat sink and is therefore a characterization of the device only, in other words, independent of the properties of the object to which the device is mounted. Table 1 shows the thermal performance of the TSOP-6.

| TABLE 1.                                   |        |  |  |  |
|--------------------------------------------|--------|--|--|--|
| Equivalent Steady State Performance—TSOP-6 |        |  |  |  |
| Thermal Resistance $R\theta_{jf}$          | 30°C/W |  |  |  |

## SYSTEM AND ELECTRICAL IMPACT OF TSOP-6

In any design, one must take into account the change in MOSFET r<sub>DS(on)</sub> with temperature (Figure 4).



FIGURE 4. Si3434DV

www.vishay.com Document Number: 71743 27-Feb-04

# VISHAY.

## **RECOMMENDED MINIMUM PADS FOR TSOP-6**



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index



## **Legal Disclaimer Notice**

Vishay

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for MOSFET category:

Click to view products by Vishay manufacturer:

Other Similar products are found below:

614233C 648584F MCH3443-TL-E MCH6422-TL-E FW231A-TL-E APT5010JVR NTNS3A92PZT5G IRF100S201 JANTX2N5237

2SK2464-TL-E 2SK3818-DL-E FCA20N60\_F109 FDZ595PZ STD6600NT4G FSS804-TL-E 2SJ277-DL-E 2SK1691-DL-E 2SK2545(Q,T)

405094E 423220D MCH6646-TL-E TPCC8103,L1Q(CM 367-8430-0972-503 VN1206L 424134F 026935X 051075F SBVS138LT1G

614234A 715780A NTNS3166NZT5G 751625C 873612G IRF7380TRHR IPS70R2K0CEAKMA1 RJK60S3DPP-E0#T2 RJK60S5DPK
M0#T0 APT5010JVFR APT12031JFLL APT12040JVR DMN3404LQ-7 NTE6400 JANTX2N6796U JANTX2N6784U

JANTXV2N5416U4 SQM110N05-06L-GE3 SIHF35N60E-GE3 2SK2614(TE16L1,Q) 2N7002KW-FAI APT1201R6BVFRG