#### WS742128D # Capless 2Vrms to 3Vrms Audio Driver with Adjustable Gain ### **Descriptions** The WS742128D is an integrated solution for Set-top box and high definition player, and designed to optimize the audio driver circuit performance while reducing the BOM cost by eliminating the peripheral discrete components for noise reduction. WS742128D features a 3Vrms stereo audio driver that designed to allow for the removal of output AC-coupling capacitors. Featuring single-ended input mode, gain range of ±1V/V to ±10V/V can be achieved via external gain resistor setting. The WS742128D is able to offer 3Vrms output at $600\Omega$ load with 5V supply. Meanwhile, the WS742128D offers built-in shut-down control circuitry for optimal pop-free performance. Under under-voltage condition, WS742128D is able to detect it and mutes WS742128D satisfies the output. MSL3 level requirements. ### **Applications** - Set-Top Boxes - High Definition DVD Players - Car Entertainment System - Medical #### **Features** Single Supply Voltage : 3.0V~5.5V THD+N : >100dB SNR : >112dB - -40°C to 85°C Operation Range - Voltage Output at 600Ω Load 2Vrms with 3.3V supply voltage 3Vrms with 5.0V supply voltage - No Pop/Clicks Noise when Power ON/OFF - No Need Output DC-Blocking Capacitors - Optimized Frequency Response between 20Hz~20kHz - Accepting Differential Input - Featuring external under voltage mute - Ultra Low noise and THD #### Http://www.omnivision-group.com **EMSOP-10L** **EMSOP-10L** Pin configuration (Top view) DFN2x2-10 DFN3x3-10 **EMSOP-10L** #### Marking 742128, 2128, 2128D = Device code DM, GD = Special code Y = Year code W = Week code #### **Order Information** | Device | Package | Shipping | |----------------------------|---------------------------|-----------| | W6742420DD 40/TD | S742128DD-10/TR DFN2x2-10 | | | W3/42120DD-10/TR | | | | WS742128DDA-10/TR | DFN3x3-10 | 3000/Reel | | W3742120DDA-10/TK | DFN3X3-10 | &Tape | | WS742128DM-10/TR EMSOP-10L | | 4000/Reel | | W3/42120DW-10/1R | EIVISOP-TUL | &Tape | **Pin Descriptions** | Pin Number | Symbol | Descriptions | |------------|--------|---------------------------------------| | 1 | -INR | Right-channel negative input | | 2 | OUTR | Right-channel output | | 3 | EN | Enable input, active-high | | 4 | PVSS | Supply voltage | | 5 | CN | Charge-pump flying capacitor negative | | 6 | CP | Charge-pump flying capacitor positive | | 7 | PVDD | Positive supply | | 8 | UVP | Under voltage protection input | | 9 | OUTL | Left-channel output | | 10 | -INL | Left-channel negative input | | EP | GND | Power ground | **Absolute Maximum Ratings** | Absolute maximum Natings | | | | | | | |-------------------------------------|------------------|------------------------------------------------|------|--|--|--| | Parameter | Symbol | Value | Unit | | | | | Supply Voltage | $V_{DD}^{(2)}$ | 6 | V | | | | | Input Differential Voltage | $V_{IDR^{(3)}}$ | ±6 | V | | | | | Input Common Mode Voltage Range | V <sub>ICR</sub> | (V <sup>-</sup> )-0.2 to (V <sup>+</sup> )+0.2 | V | | | | | Output Short-Circuit Duration | tso | Unlimited | / | | | | | Operating Fee-Air Temperature Range | T <sub>A</sub> | -40 to 85 | °C | | | | | Storage Temperature Range | T <sub>STG</sub> | -65 to 150 | °C | | | | | Junction Temperature Range | TJ | 150 | °C | | | | | Lead Temperature Range | T∟ | 260 | °C | | | | | MSOP-100 <sub>JA</sub> | | 190 | °C/W | | | | #### Note: - Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are only stress ratings, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions are not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. All voltage values, except differential voltage are with respect to network terminal. - 3. Differential voltages are at IN+ with respect to IN-. # **ESD, Electrostatic Discharge Protection** | Symbol | Parameter | Condition | Minimum level | Unit | |--------|--------------------------|----------------------------|---------------|------| | НВМ | Human Bady Madal ESD | MIL-STD-883H Method 3015.8 | 4 | kV | | ПОІИ | Human Body Model ESD | JEDEC-EIA/JESD22-A114A | | KV | | MM | Machine Model ESD | JEDEC-EIA/JESD22-A115 | 200 | V | | CDM | Charged Device Model ESD | JEDEC-EIA/JESD22-C101E | 2 | kV | Will Semiconductor Ltd. 2 2022/10/14 – Rev. 1.1 # **Electronics Characteristics** The \*denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25$ °C. $V_{DD} = 5$ V, $R_L = 25$ k $\Omega$ | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Unit | | |-------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------|---|------|-------|------|-------------------|--| | $V_{DD}$ | Supply Voltage | | * | 3 | 5 | 5.5 | ٧ | | | V <sub>IH</sub> | EN High level input voltage | | | 1.1 | | | V | | | V <sub>IL</sub> | EN Low level input voltage | | | | | 0.4 | V | | | T <sub>A</sub> | Operating Temperature Range | | * | -40 | | 85 | °C | | | V <sub>os</sub> | Output Offset Voltage | V <sub>DD</sub> =3V to 5V, input grounded, unity gain. | * | -3.5 | 0.6 | 3.5 | mV | | | OVP | V <sub>DD</sub> Over Voltage Protection | V <sub>DD</sub> >5.5V then device shutdown. | | | 5.75 | | V | | | PSRR | Power Supply Rejection Ratio | | | | 90 | | dB | | | V <sub>OH</sub> | High Level Output Voltage | $V_{DD}$ =5 $V$ $R_L$ =2.5 $K\Omega$ | | | 4.92 | | > | | | VOH | Trigit Level Output Voltage | $V_{DD}$ =3.3 $V$ $R_L$ =2.5 $K\Omega$ | | 3.15 | | | V | | | V <sub>OL</sub> | Low Level Output Voltage | $V_{DD}$ =5 $V$ $R_L$ =2.5 $K\Omega$ | | | -4.65 | | > | | | V OL | Low Level Output Voltage | V <sub>DD</sub> =3.3V R <sub>L</sub> =2.5KΩ | | | | -3 | V | | | Іін | EN High level input current | V <sub>DD</sub> =5V V <sub>i</sub> =V <sub>DD</sub> | * | | | 1 | μΑ | | | I <sub>IL</sub> | EN Low level input current | V <sub>DD</sub> =5V V <sub>i</sub> =0 | * | | | 1 | μΑ | | | | Quiescent Current | V <sub>DD</sub> =3.3V V <sub>i</sub> =V <sub>DD</sub> | | | 10.8 | | | | | | | V <sub>DD</sub> =5V V <sub>i</sub> =V <sub>DD</sub> | | | 12.8 | | | | | I <sub>DD</sub> | Quiescent Current | Shut down mode V <sub>DD</sub> = 3-5V | | | | 0.15 | mA | | | Vo | Output Voltage | THD=1%, V <sub>DD</sub> =3.3V<br>f=1kHz | | 2.05 | | | V <sub>rms</sub> | | | THD+N | Total Harmonic Distortion and Noise | $V_o=2V_{rms}$ f=1kHz<br>R <sub>L</sub> =600 $\Omega$ , V <sub>DD</sub> =3.3V | | | 0.001 | | % | | | X <sub>TALK</sub> | Channel cross talk | $V_o$ =2 $V_{rms}$ f=1kHz, $V_{DD}$ =3.3 $V$ | | | 100 | | dB | | | Ιο | Maximum output current | V <sub>DD</sub> =3.3V | | | 40 | | mA | | | SNR | Signal noise ratio | V <sub>o</sub> =2V <sub>rms</sub> BW=22kHz<br>A-weighted and<br>V <sub>DD</sub> =3.3V | | | 110 | | dB | | | SR | Slew Rate | | | | 17 | | V/μs | | | V <sub>N</sub> | Noise output voltage | BW=20Hz to 22kHz,<br>V <sub>DD</sub> =3.3V | | | 5.1 | | μV <sub>rms</sub> | | | G <sub>BW</sub> | Gain-Bandwidth Product | V <sub>DD</sub> =3.3V | | | 6.5 | | MHz | | | Avo | Open Loop Large Signal Gain | V <sub>DD</sub> =3.3V | | | 100 | | dB | | | V <sub>UVP</sub> | External under-voltage detection | V <sub>DD</sub> =3.3V | | 1.14 | 1.21 | 1.31 | V | | | I <sub>HYS</sub> | External under-voltage detection hysteresis current | V <sub>DD</sub> =3.3V | | | 4.7 | | μΑ | | | f <sub>CP</sub> | Charge pump frequency | V <sub>DD</sub> =3.3V | | | 490 | | kHz | | ### **Electronics Characteristics (continued)** The \*denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A$ = 25°C. $V_{DD}$ = 5V, $R_L$ = 25k $\Omega$ | Attenuat ion@mu te | Input-to-output attenuation in shutdown | EN=0V, V <sub>DD</sub> =3.3V | | 90 | | dB | |--------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------|------|-------|------|------------------| | Vo | Output Voltage | THD=1%, V <sub>DD</sub> =5V<br>f=1kHz | 3.05 | | | V <sub>rms</sub> | | THD+N | Total Harmonic Distortion and Noise | $V_o$ =2 $V_{rms}$ , f=1kHz<br>R <sub>L</sub> =600 $\Omega$ , $V_{DD}$ =5 $V$ | | 0.001 | | % | | X <sub>TALK</sub> | Channel cross talk | V <sub>o</sub> =2V <sub>rms</sub> , f=1kHz,<br>V <sub>DD</sub> =5V | | 95 | | dB | | Io | Maximum output current | V <sub>DD</sub> =5V | | 60 | | mA | | SNR | Signal noise ratio | V <sub>o</sub> =2V <sub>rms</sub> , BW=22kHz<br>A-weighted V <sub>DD</sub> =5V | | 112 | | dB | | SR | Slew Rate | | | 17 | | V/μs | | V <sub>N</sub> | Noise output voltage | BW=20Hz to 22kHz,<br>V <sub>DD</sub> =5V | | 4.5 | | $\mu V_{rms}$ | | G <sub>BW</sub> | Gain-Bandwidth Product | V <sub>DD</sub> =5V | | 6.5 | | MHz | | Avo | Open Loop Large Signal Gain | V <sub>DD</sub> =5V | | 110 | | dB | | V <sub>UVP</sub> | External under-voltage detection | V <sub>DD</sub> =5V | 1.14 | 1.21 | 1.31 | V | | I <sub>HYS</sub> | External under-voltage detection hysteresis current | V <sub>DD</sub> =5V | | 4.7 | | μА | | f <sub>CP</sub> | Charge pump frequency | V <sub>DD</sub> =5V | | 490 | | kHz | | Attenuat<br>ion@mu<br>te | Input-to-output attenuation in shutdown | EN=0V, V <sub>DD</sub> =5V | | 90 | | dB | #### Note: - Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. - 2. A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely. - 3. Thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads. Will Semiconductor Ltd. 4 2022/10/14 – Rev. 1.1 # **Typical Characteristics** #### T<sub>A</sub>=25°C, V<sub>DD</sub>=3.3V, unless otherwise noted # **Typical Characteristics (continued)** #### T<sub>A</sub>=25°C, V<sub>DD</sub>=3.3V, unless otherwise noted ### **Application Circuit** Differential-input, single-ended output, second-order filter R1=R3=15k $\Omega$ , R2=R4=30k $\Omega$ , C1=C2=33pF, R11=5.6k $\Omega$ , R12=2.43k $\Omega$ , R13=15k $\Omega$ , Cpvss=0.33 to 1 $\mu$ F, Cpump=0.33 to 1 $\mu$ F. #### **Notes** 1. In some applications, if the power supply noise needs to be filtered, the ferrite bead is recommended in a value of 600ohm@100MHz, instead of RC network. RC network normally will lower the power supply resulting in the degraded the audio performance. If the resistor is not chosen properly, which can trigger the internal UVP detection circuit and shut down the output, as depicted below. 2. In order to protect the device against the power surge, transient voltage suppressor (TVS) devices are recommended at the output pins OUTL/OUTR. Will Semiconductor Ltd. 7 2022/10/14 – Rev. 1.1 ### **Application Notes** #### Gain-Setting Resistors Ranges and Input-Blocking Capacitors The gain-setting resistors, $R_{IN}$ and $R_{FB}$ , must be chosen so that noise, stability, and input capacitor size of the WS742128D are kept within acceptable limits. Voltage gain is defined as $R_{FB}$ divided by $R_{IN}$ . Table 1 lists the recommended resistor value for different gain settings. Selecting values that are too low remands a large input ac-coupling capacitor $C_{IN}$ . Selecting values that are too high increases the noise of the amplifier. The gain-setting resistor must be placed close to the input pins to minimize capacitive loading on these input pins and to ensure maximum stability. Table 1. Input Capacitor with 2Hz cutoff and Resistor Values Recommended | Input Res.,<br>R <sub>IN</sub> | Feedback Res., | Inverting Gain | |--------------------------------|----------------|----------------| | 22 kΩ | 22 kΩ | -1 V/V | | 15 kΩ | 30 kΩ | -2 V/V | | 10 kΩ | 100 kΩ | -10 V/V | **Equation 1. Cutoff decision Cutoff** Figure 2.Non-Inverting Gain Configuration #### INPUT-BLOCKING CAPACITORS DC input-blocking capacitors are required to be added in series with the audio signal into the input pins of WS742128D. These capacitors block the dc portion of the audio source and allow WS742128D inputs to be properly biased to provide maximum performance. These capacitors form a high-pass filter with the input resistor, R<sub>IN</sub>. The cutoff frequency is calculated using the equation below. For this calculation, the capacitance used is the input-blocking capacitor, and the resistance is the input resistor chosen from Table 1; then the frequency and/or capacitance can be determined when one of the two values is given. Will Semiconductor Ltd. 8 2022/10/14 – Rev. 1.1 #### 2nd Order Filter Typical Application Several audio DACs used today require an external low-pass filter to remove out-of-band noise. This is possible with the WS742128D, as it can be used like a inverting OPAMP. Several filter topologies can be implemented, just like single-ended. In Figure 3, a multi-feedback (MFB) with single-ended input is shown. An ac-coupling capacitor to remove dc content from the source is shown; it serves to block any dc content from the source and lowers the dc-gain to 1, helping reducing the output dc-offset to minimum. The resistor values should have a low value for obtaining low noise, but should also have a high enough value to get a small size ac-coupling capacitor. Figure 3. Second-Order Active Low-Pass Filter ### **Charge Pump Flying Capacitor and PVSS Capacitor** The charge pump flying capacitor serves to transfer charge during the generation of the negative supply voltage. The PVSS capacitor must be at least equal to the charge pump capacitor in order to allow maximum charge transfer. Low ESR X5R or X7R capacitors are recommended selection, a value of typical $0.33\mu F$ is recommended for $C_{PUMP}$ , and a value of typical $1\mu F$ is recommended for PVSS. Capacitor values can be smaller than the value recommended, but the maximum output voltage may be reduced and the device may not operate to specifications. #### **Decoupling Capacitors** The WS742128D requires adequate power supply decoupling to ensure that the noise and total harmonic distortion (THD) are low. A good low equivalent-series-resistance (ESR) X5R or X7R ceramic capacitor, typically a combine of paralleled 0.1µF and 10µF, placed as close as possible to the device VDD lead works best. Placing this decoupling capacitor close to the WS742128D is important for the performance of the amplifier. For filtering lower-frequency noise signals, a 10µF or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device. Will Semiconductor Ltd. 9 2022/10/14 – Rev. 1.1 #### Pop-Free Power-Up Pop-free power up is ensured by keeping the EN (shut down pin) low during power-supply ramp up and ramp down. The EN pin should be kept low until the input ac-coupling capacitors are fully charged before asserting the EN pin high to achieve pop-less power up. Figure 6illustrates the preferred sequence. Figure 4. Power-Up Sequences #### **External Under-voltage Detection** External under-voltage detection can be used to shut down the WS742128D before an input device can generate a pop noise. Although the shut down voltage is 1.21V, customers need to consider the accuracy of system passive components such as resistors and associated temperature variation. Users often select a resistor divider to obtain the power-on and shut down threshold for the specific application. The typical thresholds can be calculated as follows, respectively for VSUP\_MO at 5V and 12V. Usually for best power down noise performance, 12V supply is recommended for UVP circuitry as below. Typically this 12V is the power supply which generates the 5V supply for WS742128D PVDD pins. Case 1: VSUP\_MO=12V (Recommended) $V_{UVP} = (1.21V-4.7\mu\text{A*R13})^*(\text{R11+R12})/\text{R12}; \quad V_{hysteresis} = 4.7\mu\text{A*R13}^*(\text{R11+R12})/\text{R12}; \quad \text{With} \quad \text{the} \quad \text{condition} \\ \text{R13>>R11}//\text{R12}. \text{ For example, if R11=11k, R12=1.4k and R13=47k, then } V_{UVP} = 8.76V; V_{hysteresis} = 1.957V. \text{ Here, } V_{UVP} \text{ is the shut down threshold. In this case, the voltage at UVP pin 11 is greater than 1.431V under worst case of VSUP\_MO ripples.}$ Will Semiconductor Ltd. 10 2022/10/14 – Rev. 1.1 #### Case 2: VSUP\_MO=5.0V $V_{\text{UVP}} = (1.21\text{V}-4.7\mu\text{A*R13})^* (\text{R11+R12})/\text{R12}; \quad V_{\text{hysteresis}} = 4.7\mu\text{A*R13}^* (\text{R11+R12})/\text{R12}; \quad \text{With} \quad \text{the} \quad \text{condition} \\ \text{R13>>R11}//\text{R12}. \quad \text{For example, if R11=5.6k, R12=2.2k and R13=47k, then } V_{\text{UVP}} = 3.506\text{V}; \quad V_{\text{hysteresis}} = 0.783\text{V}. \\ \text{Here, } V_{\text{UVP}} \text{ is the shut down threshold. In this case, the voltage at UVP pin 11 is greater than 1.431V under worst case of VSUP_MO ripples.}$ ### **Capacitive Load** The WS742128D has the ability to drive a high capacitive load up to 220pF directly. Higher capacitive loads can be accepted by adding a series resistor of $47\Omega$ or larger. Will Semiconductor Ltd. 11 2022/10/14 – Rev. 1.1 E2 # PACKAGE OUTLINE DIMENSIONS # DFN2x2-10 | Symbol | Dimen | Dimensions In Millimeters (mm) | | | | |--------|-------|--------------------------------|------|--|--| | | Min. | Min. Typ. Max. | | | | | А | 0.70 | 0.75 | 0.80 | | | | A1 | 0.00 | 0.02 | 0.05 | | | | A3 | | 0.203 Ref. | | | | | b | 0.15 | 0.15 0.20 0.25 | | | | | D | 1.90 | 2.00 | 2.10 | | | | Е | 1.90 | 2.00 | 2.10 | | | | D2 | 0.80 | 0.90 | 1.00 | | | | E2 | 1.30 | 1.40 | 1.50 | | | | е | 0.30 | 0.40 | 0.50 | | | | L | 0.22 | 0.30 | 0.35 | | | | k | 0.15 | 0.15 0.25 0.35 | | | | | R | | 0.10 Ref. | | | | Will Semiconductor Ltd. 12 2022/10/14 – Rev. 1.1 # **TAPE AND REEL INFORMATION** ### DFN2x2-10 # **Reel Dimensions** # **Tape Dimensions** # **Quadrant Assignments For PIN1 Orientation In Tape** | RD | Reel Dimension | <b>☑</b> 7inch | 13inch | | | |------|-----------------------------------------|----------------|--------------|------|------| | W | Overall width of the carrier tape | ₹ 8mm | 12mm | | | | P1 | Pitch between successive cavity centers | 2mm | <b>✓</b> 4mm | 8mm | | | Pin1 | Pin1 Quadrant | <b>☑</b> Q1 | □ Q2 | □ Q3 | □ Q4 | E2 # PACKAGE OUTLINE DIMENSIONS # DFN3x3-10 | Symbol | Dimens | sions In Millimete | rs (mm) | | | |--------|----------|--------------------|---------|--|--| | | Min. | Тур. | Max. | | | | Α | 0.70 | 0.75 | 0.80 | | | | A1 | 0.00 | 0.02 | 0.05 | | | | A3 | - | - 0.20 REF - | | | | | b | 0.20 | 0.20 0.25 0.3 | | | | | D | 3.00 BSC | | | | | | E | | 3.00 BSC | | | | | D2 | 1.55 | 1.65 1.75 | | | | | E2 | 2.30 | 2.30 2.40 2.50 | | | | | е | 0.50 BSC | | | | | | L | 0.35 | 0.40 0.45 | | | | | k | 0.25 | - | - | | | Will Semiconductor Ltd. 14 2022/10/14 – Rev. 1.1 # **TAPE AND REEL INFORMATION** ### DFN3x3-10 # **Reel Dimensions** # **Tape Dimensions** # **Quadrant Assignments For PIN1 Orientation In Tape** | RD | Reel Dimension | 7inch | ▼ 13inch | | | |------|-----------------------------------------|-------------|---------------|--------------|------| | W | Overall width of the carrier tape | □ 8mm | <b>▼</b> 12mm | | | | P1 | Pitch between successive cavity centers | 2mm | 4mm | <b>▼</b> 8mm | | | Pin1 | Pin1 Quadrant | <b>☑</b> Q1 | □ Q2 | □ Q3 | □ Q4 | # **PACKAGE OUTLINE DIMENSIONS** # **EMSOP-10L** **TOP VIEW** SIDE VIEW SIDE VIEW | Symbol | Dimens | Dimensions In Millimeters (mm) | | | | | |--------|--------|--------------------------------|------|--|--|--| | | Min. | Тур. | Max. | | | | | А | 0.82 | 0.96- | 1.10 | | | | | A1 | 0.02 | - | 0.15 | | | | | A2 | 0.75 | 0.85 | 0.95 | | | | | b | 0.18 | - | 0.28 | | | | | С | 0.09 | - | 0.23 | | | | | D | 2.90 | 3.00 | 3.10 | | | | | D1 | 1.70 | 1.80 | 1.90 | | | | | E1 | 4.75 | 4.90 | 5.05 | | | | | E | 2.90 | 3.00 | 3.10 | | | | | E2 | 1.45 | 1.55 | 1.65 | | | | | е | | 0.50 BSC | | | | | | L | 0.40 | - 0.80 | | | | | | θ | 0° | - 6° | | | | | Will Semiconductor Ltd. 16 2022/10/14 – Rev. 1.1 ### TAPE AND REEL INFORMATION ### **EMSOP-10L** # **Reel Dimensions** # **Tape Dimensions** # **Quadrant Assignments For PIN1 Orientation In Tape** | RD | Reel Dimension | 7inch | ▼ 13inch | | | |------|-----------------------------------------|-------------|---------------|--------------|------| | W | Overall width of the carrier tape | ☐ 8mm | <b>▼</b> 12mm | | | | P1 | Pitch between successive cavity centers | ☐ 2mm | 4mm | <b>☑</b> 8mm | | | Pin1 | Pin1 Quadrant | <b>☑</b> Q1 | □ Q2 | □ Q3 | □ Q4 | # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Audio Amplifiers category: Click to view products by Will Semiconductor manufacturer: Other Similar products are found below: LV47002P-E NCP2890AFCT2G NTE1192 LC706200CM IS31AP4915A-QFLS2-TR TDA1591T TS2012EIJT NCP2809BMUTXG NJW1157BFC2 IS31AP4996-GRLS2-TR NCP2823BFCT1G BD88420GUL-E2 LA4450L-E IS31AP2036A-CLS2-TR NTE1110 NTE7100 NTE7114 NTE7163 NTE7168 NTE7177 NTE7178 NTE7186 NTE7198 NTE7202 NTE7217 BD88400GUL-E2 BD88200GUL-E2 SABRE9601K THAT1646W16-U PAM8965ZLA40-13 TSDP10XX1NLGXZBX TSDP11XX1NBGIZBX TSDP11XX1NLGXZBX TSDP10XX1NBGIZBX NJM4580CV-TE1 NJU7084R-TE1 OPA1655DR LV4910T-MPB-E NCP2890AFCT2 NCV2211DR2G SCY99091FCT2G TAS5720MRSMR AW87389FCR AW8737AFCR TDA2005R TDA2030 TDA7265L-J11-A-T CD2050CZ AW88261FCR TDA7377-JSM