

# **XILINX** LogiCORE IP Digital Pre-Distortion v9.0

PB006 (v9.0) January 29, 2018

**LogiCORE IP Product Brief** 

### Introduction

The LogiCORE™ IP Digital Pre-Distortion (DPD) IP negates the non-linear effects of a power amplifier (PA) when transmitting a wide-band signal. DPD allows a PA to achieve greater efficiency by operating at a higher output power while maintaining spectral compliance, and reducing system capital and operational expenditure.

### **Additional Documentation**

A full product guide is available for this core. Access to this material can be requested by clicking on this registration link: https://www.xilinx.com/member/dpd\_evaluation/index.htm.

### **Features**

- Algorithm
  - DPD correction with up to 40 dB of adjacent channel leakage ratio (ACLR) improvement
- **Physical Configuration Parameters** 
  - Selection of phase options for datapath implementation allowing a resource/sample rate trade-off
  - Selection of one, two, four, six or eight transmit antennas
  - Multiple filter and capture depth options for low cost solutions like macro Base stations, massive MIMO 5G RRH, micro Remote Radio Head (RRH), Distributed Antenna System (DAS), and low power PA applications.
  - Independent control of filter memory depth, capture memory depth and acceleration levels allowing for resource versus performance trade-off
- Software
  - Support for SMP mode under Linux Operating System

See Digital Pre-Distortion v9.0 Product Guide (PG076) for more detailed feature information.



### **IP Facts**

| LogiCORE™ IP Facts Table  Core Specifics          |                                                                                                                                                      |  |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                   |                                                                                                                                                      |  |
| Supported User Interfaces                         | AXI4, AXI4-Lite, and AXI4-Stream                                                                                                                     |  |
| Resources                                         | See the Digital Pre-Distortion v9.0 Product Guide                                                                                                    |  |
| Provided with Core                                |                                                                                                                                                      |  |
| Design Files                                      | Local Vivado® repository                                                                                                                             |  |
| Example Design                                    | Not Provided                                                                                                                                         |  |
| Test Bench                                        | Test bench is provided. See Test Bench section in <i>Digital Pre-Distortion v9.0 Product Guide</i> (PG076) for more details. (registration required) |  |
| Constraints File                                  | See Constraining the Core section in <i>Digital Pre-Distortion v9.0 Product Guide</i> (PG076) for more details. (registration required)              |  |
| Simulation Model                                  | Not Provided                                                                                                                                         |  |
| Supported S/W Driver                              | Executable and linkable format files are now packaged along with the DFE Subsystem Reference Design which need to be downloaded separately.          |  |
| Tested Design Flows <sup>2</sup>                  |                                                                                                                                                      |  |
| Design Entry                                      | Vivado Design Suite 2018.3                                                                                                                           |  |
| Simulation                                        | Supported. See Test Bench section in <i>Digital Pre-Distortion v9.0 Product Guide</i> (PG076) for more details. (registration required)              |  |
| Synthesis                                         | Vivado Synthesis                                                                                                                                     |  |
| Support                                           |                                                                                                                                                      |  |
| Provided by Xilinx at the Xilinx Support web page |                                                                                                                                                      |  |

#### Notes:

- 1. For a complete list of supported devices, see the Vivado® IP catalog.
- 2. For the supported versions of the tools, see the Xilinx Design Tools: Release Notes Guide.

# **Technical Support**

Xilinx provides technical support on the Xilinx Community Forums for this LogiCORE™ IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support if you do any of the following:

- Implement the solution in devices that are not defined in the documentation.
- Customize the solution beyond that allowed in the product documentation.
- Change any section of the design labeled DO NOT MODIFY.

To ask questions, navigate to the Xilinx Community Forums.



# **Licensing and Ordering**

This Xilinx® LogiCORE™ IP module is provided under the terms of the Xilinx Core License Agreement. The module is shipped as part of the Vivado® Design Suite. For full access to all core functionalities in simulation and in hardware, you must purchase a license for the core. To generate a full license, visit the product licensing web page. Evaluation licenses and hardware timeout licenses might be available for this core. Contact your local Xilinx sales representative for information about pricing and availability.

For more information about this core, visit the Digital Pre-Distortion product web page.

Information about other Xilinx<sup>®</sup> LogiCORE<sup>™</sup> IP modules is available at the Xilinx Intellectual Property page. For information about pricing and availability of other Xilinx<sup>®</sup> LogiCORE IP modules and tools, contact your local Xilinx sales representative.

The DPD v9.0 core is available as an evaluation version which operates for several hours, depending on the clock frequency. The data output is set to zero after the evaluation period ends. The host interface reports EVAL\_LICENSE\_TIMEOUT status value when the hardware times out.

#### License Checkers

If the IP requires a license key, the key must be verified. The Vivado<sup>®</sup> design tools have several license checkpoints for gating licensed IP through the flow. If the license check succeeds, the IP can continue generation. Otherwise, generation halts with an error. License checkpoints are enforced by the following tools:

- Vivado Synthesis
- Vivado Implementation
- write\_bitstream (Tcl command)

**Note:** IP license level is ignored at checkpoints. The test confirms a valid license exists. It does not check IP license level.

# **Documentation Navigator and Design Hubs**

Xilinx® Documentation Navigator (DocNav) provides access to Xilinx documents, videos, and support resources, which you can filter and search to find information. To open DocNav:

- From the Vivado<sup>®</sup> IDE, select Help → Documentation and Tutorials.
- On Windows, select Start → All Programs → Xilinx Design Tools → DocNav.
- At the Linux command prompt, enter docnav.

Xilinx Design Hubs provide links to documentation organized by design tasks and other topics, which you can use to learn key concepts and address frequently asked questions. To access the Design Hubs:

• In DocNav, click the **Design Hubs View** tab.



Note: For more information on DocNav, see the Documentation Navigator page on the Xilinx website.

# **Revision History**

The following table shows the revision history for this document.

| Section                 | Revision Summary                                                                                                                                           |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1/29/2018 Version 9.0   |                                                                                                                                                            |  |
| General updates         | Requirement changed to Vivado 2018.3 tools.                                                                                                                |  |
| 06/20/2018 Version 8.1  |                                                                                                                                                            |  |
| General updates         | <ul> <li>Requirement changed to Vivado 2018.1 tools.</li> <li>Added support for Zynq UltraScale+ RFSoC devices.</li> </ul>                                 |  |
| 07/03/2017 Version 8.1  |                                                                                                                                                            |  |
| General updates         | Requirement changed to Vivado 2017.2 tools. Demo test bench is provided with IP.                                                                           |  |
| 12/09/2016 Version 8.0  |                                                                                                                                                            |  |
| General updates         | Requirement changed to Vivado 2016.3 tools.                                                                                                                |  |
| 06/30/2016 Version 8.0  |                                                                                                                                                            |  |
| General updates         | Early Access Draft                                                                                                                                         |  |
|                         | Added support for Zynq UltraScale+ MPSoC devices.                                                                                                          |  |
|                         | Requirement changed to Vivado 2016.2 tools.                                                                                                                |  |
| 09/30/2015 Version 7.1  |                                                                                                                                                            |  |
| General updates         | <ul> <li>Added two features to the IP Facts table.</li> <li>Updated the Licensing and Ordering Information and Support sections.</li> </ul>                |  |
| 12/15/2014 Version 7.0  |                                                                                                                                                            |  |
| General updates         | <ul> <li>Synchronize document version with core version.</li> <li>Updated the Introduction and Features sections.</li> <li>Added IP Fact Table.</li> </ul> |  |
| 10/16/12 Version 2.0    |                                                                                                                                                            |  |
| General updates         | Updated for ISE® Design Suite 14.3.                                                                                                                        |  |
| 08/15/11 Version 1.1    |                                                                                                                                                            |  |
| General updates         | Updated for ISE® Design Suite 14.3.                                                                                                                        |  |
| 06/22/11 Version 1.0    |                                                                                                                                                            |  |
| Initial Xilinx release. | ISE Design Suite 13.2. Previous version of this Product Brief is XMP143.                                                                                   |  |



## **Please Read: Important Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https:// www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.

#### **AUTOMOTIVE APPLICATIONS DISCLAIMER**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

#### Copyright

© Copyright 2011-2019 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Development Software category:

Click to view products by Xilinx manufacturer:

Other Similar products are found below:

RAPPID-567XFSW SRP004001-01 SW163052 SYSWINEV21 Core429-SA WS01NCTF1E W128E13 SW89CN0-ZCC IPS-EMBEDDED IP-UART-16550 MPROG-PRO535E AFLCF-08-LX-CE060-R21 WS02-CFSC1-EV3-UP SYSMAC-STUDIO-EIPCPLR LIB-PL-PC-N-1YR-DISKID LIB-PL-A-F SW006026-COV 1120270005 1120270006 MIKROBASIC PRO FOR FT90X (USB DONGLE) MIKROC PRO FOR FT90X (USB DONGLE) MIKROC PRO FOR PIC (USB DONGLE LICENSE) MIKROBASIC PRO FOR AVR (USB DONGLE LICEN MIKROBASIC PRO FOR FT90X MIKROC PRO FOR DSPIC30/33 (USB DONGLE LI MIKROPASCAL PRO FOR ARM (USB DONGLE LICE MIKROPASCAL PRO FOR FT90X MIKROPASCAL PRO FOR FT90X (USB DONGLE) MIKROPASCAL PRO FOR PIC32 (USB DONGLE LI SW006021-2H ATATMELSTUDIO 2400573 2702579 2988609 2702546 SW006022-DGL 2400303 2701356 VDSP-21XX-PCFLOAT VDSP-BLKFN-PC-FULL 88970111 DG-ACC-NET-CD 55195101-102 SW1A-W1C MDK-ARM PCI-EXP1-E3-US PCI-T32-E3-US SW006021-2NH SW006021-1H SW006021-2