

The XD82C55-5 is a high performance CMOS version of the industry standard 8255A and is manufactured using a self-aligned silicon gate CMOS process (Scaled SAJI IV). It is a general purpose programmable I/O device which may be used with many different microprocessors. There are 24 I/O pins which may be individually programmed in 2 groups of 12 and used in 3 major modes of operation. The high performance and industry standard configuration of the XD82C55-5 make it compatible with the 80C86, 80C88 and other microprocessors.

Static CMOS circuit design insures low operating. compatibility over the full military temperature range and bus hold circuitry eliminate the need for pull-up resistors. The Intersil advanced SAJI process results in performance equal to or greater than existing functionally equivalent products at a fraction of the power.

### Features

- Pb-Free Plus Anneal Available (RoHS Compliant)
- Pin Compatible with NMOS 8255A
- 24 Programmable I/O Pins
- High Speed, No "Wait State" Operation with 5MHz and 8MHz 80C86 and 80C88
- · Direct Bit Set/Reset Capability
- · Enhanced Control Word Read Capability
- L7 Process
- 2.5mA Drive Capability on All I/O Ports
- Low Standby Power (ICCSB).....10µA

# Pinouts

| XD82                                        | XD82C55-5 (DIP-40) |                                                                                                                                                                                       |  |  |  |  |
|---------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                             | TOP VIE            | N                                                                                                                                                                                     |  |  |  |  |
| PA3 PA1 PA PA1 PA PA1 PA1 PA1 PA1 PA1 PA1 P |                    | 40 PA4<br>39 PA5<br>38 PA6<br>37 PA7<br>36 WR<br>35 RESET<br>34 D0<br>33 D1<br>32 D2<br>31 D3<br>30 D4<br>23 D4<br>29 D5<br>28 D6<br>27 V <sub>CC</sub><br>28 PB7<br>28 PB5<br>22 PB4 |  |  |  |  |
| PB2 20                                      |                    | 21 PB3                                                                                                                                                                                |  |  |  |  |

| SYMBOL          | TYPE | DESCRIPTION                                                                                                                                                                                                                                                               |
|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> |      | $V_{CC}$ : The +5V power supply pin. A 0.1 $\mu$ F capacitor between $V_{CC}$ and GND is recommended for decoupling.                                                                                                                                                      |
| GND             |      | GROUND                                                                                                                                                                                                                                                                    |
| D0-D7           | I/O  | DATA BUS: The Data Bus lines are bidirectional three-state pins connected to the system data bus.                                                                                                                                                                         |
| RESET           | I    | RESET: A high on this input clears the control register and all ports (A, B, C) are set to the input mode with the "Bus Hold" circuitry turned on.                                                                                                                        |
| CS              | I    | CHIP SELECT: Chip select is an active low input used to enable the XD82C55-5 onto the Data Bus for CPU communications.                                                                                                                                                    |
| RD              | I    | READ: Read is an active low input control signal used by the CPU to read status information or data via the data bus.                                                                                                                                                     |
| WR              | I    | WRITE: Write is an active low input control signal used by the CPU to load control words and data into the XD82C55-5                                                                                                                                                      |
| A0-A1           | I    | ADDRESS: These input signals, in conjunction with the $\overline{RD}$ and $\overline{WR}$ inputs, control the selection of one of the three ports or the control word register. A0 and A1 are normally connected to the least significant bits of the Address Bus A0, A1. |
| PA0-PA7         | I/O  | PORT A: 8-bit input and output port. Both bus hold high and bus hold low circuitry are present on this port.                                                                                                                                                              |
| PB0-PB7         | I/O  | PORT B: 8-bit input and output port. Bus hold high circuitry is present on this port.                                                                                                                                                                                     |
| PC0-PC7         | I/O  | PORT C: 8-bit input and output port. Bus hold circuitry is present on this port.                                                                                                                                                                                          |

# **Pin Description**

# Functional Diagram



# Functional Description

### Data Bus Buffer

This three-state bidirectional 8-bit buffer is used to interface the XD82C55-5 to the system data bus.Data is transmitted or received by the buffer upon execution of input or output instructions by the CPU. Control words and status information are also transferred through the data bus buffer.

### Read/Write and Control Logic

The function of this block is to manage all of the internal and external transfers of both Data and Control or Status words. It accepts inputs from the CPU Address and Control busses and in turn, issues commands to both of the Control Groups.

(CS) Chip Select. A "low" on this input pin enables the communication between the XD82C55-5 and the CPU.

**(RD)** Read. A "low" on this input pin enables XD82C55-5 to send the data or status information to the CPU on the data bus. In essence, it allows the CPU to "read from" the XD82C55-5.

(WR) Write. A "low" on this input pin enables the CPU to write data or control words into the XD82C55-5.

(A0 and A1) Port Select 0 and Port Select 1. These input signals, in conjunction with the RD and WR inputs, control the selection of one of the three ports or the control word register. They are normally connected to the least significant bits of the address bus (A0 and A1).

| A1 | A0 | RD | WR | cs | INPUT OPERATION<br>(READ)           |
|----|----|----|----|----|-------------------------------------|
| 0  | 0  | 0  | 1  | 0  | Port A $\rightarrow$ Data Bus       |
| 0  | 1  | 0  | 1  | 0  | Port B $\rightarrow$ Data Bus       |
| 1  | 0  | 0  | 1  | 0  | Port C $\rightarrow$ Data Bus       |
| 1  | 1  | 0  | 1  | 0  | Control Word $\rightarrow$ Data Bus |
|    |    |    |    |    | OUTPUT OPERATION<br>(WRITE)         |
| 0  | 0  | 1  | 0  | 0  | Data Bus $\rightarrow$ Port A       |
| 0  | 1  | 1  | 0  | 0  | Data Bus $\rightarrow$ Port B       |
| 1  | 0  | 1  | 0  | 0  | Data Bus $\rightarrow$ Port C       |
| 1  | 1  | 1  | 0  | 0  | Data Bus $\rightarrow$ Control      |
|    | ·  | ·  | ·  | ·  | DISABLE FUNCTION                    |
| х  | Х  | Х  | Х  | 1  | Data Bus $\rightarrow$ Three-State  |
| х  | х  | 1  | 1  | 0  | Data Bus $\rightarrow$ Three-State  |

#### XD82C55-5 BASIC OPERATION

(**RESET**) Reset. A "high" on this input initializes the control register to 9Bh and all ports (A, B, C) are set to the input mode. "Bus hold" devices internal to the XD82C55-5 will hold the I/O port inputs to a logic "1" state with a maximum hold current of  $400\mu A$ .



#### FIGURE 1.XD82C55-5 BLOCK DIAGRAM. DATA BUS BUFFER, READ/WRITE, GROUP A & B CONTROL LOGIC FUNCTIONS

### Group A and Group B Controls

The functional configuration of each port is programmed by the systems software. In essence, the CPU "outputs" a control word to the XD82C55-5. The control word contains information such as "mode", "bit set", "bit reset", etc., that initializes the functional configuration of the XD82C55-5.

Each of the Control blocks (Group A and Group B) accepts "commands" from the Read/Write Control logic, receives "control words" from the internal data bus and issues the proper commands to its associated ports.

Control Group A - Port A and Port C upper (C7 - C4)

Control Group B - Port B and Port C lower (C3 - C0)

The control word register can be both written and read as shown in the "Basic Operation" table. Figure 4 shows the control word format for both Read and Write operations. When the control word is read, bit D7 will always be a logic "1", as this implies control word mode information.

### Ports A, B, and C

The XD82C55-5 contains three 8-bit ports (A, B, and C). All can be configured to a wide variety of functional characteristics by the system software but each has its own special features or "personality" to further enhance the power and flexibility of the XD82C55-5.

**Port A** One 8-bit data output latch/buffer and one 8-bit data input latch. Both "pull-up" and "pull-down" bus-hold devices are present on Port A. See Figure 2A.

**Port B** One 8-bit data input/output latch/buffer and one 8-bit data input buffer. See Figure 2B.

**Port C** One 8-bit data output latch/buffer and one 8-bit data input buffer (no latch for input). This port can be divided into

two 4-bit ports under the mode control. Each 4-bit port contains a 4-bit latch and it can be used for the control signal output and status signal inputs in conjunction with ports A and B. See Figure 2B.



FIGURE 2A. PORT A BUS-HOLD CONFIGURATION



FIGURE 2B. PORT B AND C BUS-HOLD CONFIGURATION

FIGURE 2. BUS-HOLD CONFIGURATION

## **Operational Description**

#### Mode Selection

There are three basic modes of operation than can be selected by the system software:

- Mode 0 Basic Input/Output
- Mode 1 Strobed Input/Output
- Mode 2 Bidirectional Bus

When the reset input goes "high", all ports will be set to the input mode with all 24 port lines held at a logic "one" level by internal bus hold devices. After the reset is removed, the XD82C55-5 can remain in the input mode with no additional initialization required. This eliminates the need to pull-up or pull-down resistors in all-CMOS designs. The control word register will contain 9Bh. During the execution of the system program, any of the other modes may be selected using a single output instruction. This allows a single XD82C55-5 to service a variety of peripheral devices with a simple software maintenance routine. Any port programmed as an output port is initialized to all zeros when the control word is written.



FIGURE 3. BASIC MODE DEFINITIONS AND BUS INTERFACE



FIGURE 4. MODE DEFINITION FORMAT

The modes for Port A and Port B can be separately defined, while Port C is divided into two portions as required by the Port A and Port B definitions. All of the output registers, including the status flip-flops, will be reset whenever the mode is changed. Modes may be combined so that their functional definition can be "tailored" to almost any I/O structure. For instance: Group B can be programmed in Mode 0 to monitor simple switch closings or display computational results, Group A could be programmed in Mode 1 to monitor a keyboard or tape reader on an interrupt-driven basis.

The mode definitions and possible mode combinations may seem confusing at first, but after a cursory review of the complete device operation a simple, logical I/O approach will surface. The design of the XD82C55-5 has taken into account things such as efficient PC board layout, control signal definition vs. PC layout and complete functional flexibility to support almost any peripheral device with no external logic. Such design represents the maximum use of the available pins.

### Single Bit Set/Reset Feature (Figure 5)

Any of the eight bits of Port C can be Set or Reset using a single Output instruction. This feature reduces software requirements in control-based applications.

When Port C is being used as status/control for Port A or B, these bits can be set or reset by using the Bit Set/Reset operation just as if they were output ports.



FIGURE 5. BIT SET/RESET FORMAT

### Interrupt Control Functions

When the XD82C55-5 is programmed to operate in mode 1 or mode 2, control signals are provided that can be used as interrupt request inputs to the CPU. The interrupt request signals, generated from port C, can be inhibited or enabled by setting or resetting the associated INTE flip-flop, using the bit set/reset function of port C.

This function allows the programmer to enable or disable a CPU interrupt by a specific I/O device without affecting any other device in the interrupt structure.

### INTE Flip-Flop Definition

(BIT-SET)-INTE is SET - Interrupt Enable

(BIT-RESET)-INTE is Reset - Interrupt Disable

NOTE: All Mask flip-flops are automatically reset during mode selection and device Reset.

# **Operating Modes**

**Mode 0** (Basic Input/Output). This functional configuration provides simple input and output operations for each of the three ports. No handshaking is required, data is simply written to or read from a specific port.

Mode 0 Basic Functional Definitions:

- Two 8-bit ports and two 4-bit ports
- · Any Port can be input or output
- · Outputs are latched
- · Inputs are not latched
- 16 different Input/Output configurations possible

| ļ  | ۹. | E  | 3  | GRO    | UP A              |    | GRO    | UP B             |
|----|----|----|----|--------|-------------------|----|--------|------------------|
| D4 | D3 | D1 | D0 | PORT A | PORT C<br>(Upper) | #  | PORT B | PORTC<br>(Lower) |
| 0  | 0  | 0  | 0  | Output | Output            | 0  | Output | Output           |
| 0  | 0  | 0  | 1  | Output | Output            | 1  | Output | Input            |
| 0  | 0  | 1  | 0  | Output | Output            | 2  | Input  | Output           |
| 0  | 0  | 1  | 1  | Output | Output            | 3  | Input  | Input            |
| 0  | 1  | 0  | 0  | Output | Input             | 4  | Output | Output           |
| 0  | 1  | 0  | 1  | Output | Input             | 5  | Output | Input            |
| 0  | 1  | 1  | 0  | Output | Input             | 6  | Input  | Output           |
| 0  | 1  | 1  | 1  | Output | Input             | 7  | Input  | Input            |
| 1  | 0  | 0  | 0  | Input  | Output            | 8  | Output | Output           |
| 1  | 0  | 0  | 1  | Input  | Output            | 9  | Output | Input            |
| 1  | 0  | 1  | 0  | Input  | Output            | 10 | Input  | Output           |
| 1  | 0  | 1  | 1  | Input  | Output            | 11 | Input  | Input            |
| 1  | 1  | 0  | 0  | Input  | Input             | 12 | Output | Output           |
| 1  | 1  | 0  | 1  | Input  | Input             | 13 | Output | Input            |
| 1  | 1  | 1  | 0  | Input  | Input             | 14 | Input  | Output           |
| 1  | 1  | 1  | 1  | Input  | Input             | 15 | Input  | Input            |

#### MODE 0 PORT DEFINITION



### Mode 0 (Basic Input)



### Mode 0 Configurations







CONTROL WORD #1







4

8

в

PC3 - PC0

▶ PB7 - PB0

### Mode 0 Configurations (Continued) **CONTROL WORD #4**



**CONTROL WORD #5** 



**CONTROL WORD #8** D7 D6 D5 D4 D3 D2 D1 D0 1 0 0 1 0 0 0 0 8 - PA7 - PA0 Α XD82C55-5 PC7 - PC4 c-D7 - D0 🗲



**CONTROL WORD #6** 



**CONTROL WORD #7** 



**CONTROL WORD #10** D7 D6 D5 D4 D3 D2 D1 D0



**CONTROL WORD #11** 



# Mode 0 Configurations (Continued)



CONTROL WORD #13







# **Operating Modes**

**Mode 1** - (Strobed Input/Output). This functional configuration provides a means for transferring I/O data to or from a specified port in conjunction with strobes or "hand shaking" signals. In mode 1, port A and port B use the lines on port C to generate or accept these "hand shaking" signals.

Mode 1 Basic Function Definitions:

- Two Groups (Group A and Group B)
- Each group contains one 8-bit port and one 4-bit control/data port
- The 8-bit data port can be either input or output. Both inputs and outputs are latched.
- The 4-bit port is used for control and status of the 8-bit port.

### Input Control Signal Definition

(Figures 6 and 7)

### STB (Strobe Input)

A "low" on this input loads data into the input latch.

### IBF (Input Buffer Full F/F)

A "high" on this output indicates that the data has been loaded into the input latch: in essence, an acknowledgment. IBF is set by  $\overline{\text{STB}}$  input being low and is reset by the rising edge of the  $\overline{\text{RD}}$  input.





FIGURE 6. MODE 1 INPUT



### INTR (Interrupt Request)

A "high" on this output can be used to interrupt the CPU when an input device is requesting service. INTR is set by the condition:  $\overline{STB}$  is a "one", IBF is a "one" and INTE is a "one". It is reset by the falling edge of  $\overline{RD}$ . This procedure allows an input device to request service from the CPU by simply strobing its data into the port.

### INTE A

Controlled by bit set/reset of PC4.

### INTE B

Controlled by bit set/reset of PC2.

### **Output Control Signal Definition**

(Figure 8 and 9)

**OBF** - (Output Buffer Full F/F). The OBF output will go "low" to indicate that the CPU has written data out to the specified port. This does not mean valid data is sent out of the port at this time since OBF can go true before data is available. Data is guaranteed valid at the rising edge of OBF, (See Note 1). The OBF F/F will be set by the rising edge of the WR input and reset by ACK input being low.

**ACK** - (Acknowledge Input). A "low" on this input informs the XD82C55-5 that the data from Port A or Port B is ready to be accepted. In essence, a response from the peripheral device indicating that it is ready to accept data, (See Note 1).

**INTR** - (Interrupt Request). A "high" on this output can be used to interrupt the CPU when an output device has accepted data transmitted by the CPU. INTR is set when  $\overline{ACK}$  is a "one",  $\overline{OBF}$  is a "one" and INTE is a "one". It is reset by the falling edge of  $\overline{WR}$ .

### INTE A

Controlled by Bit Set/Reset of PC6.

### INTE B

Controlled by Bit Set/Reset of PC2.

NOTE:

 To strobe data into the peripheral device, the user must operate the strobe line in a hand shaking mode. The user needs to send OBF to the peripheral device, generates an ACK from the peripheral device and then latch data into the peripheral device on the rising edge of OBF.





FIGURE 8. MODE 1 OUTPUT



Combinations of Mode 1: Port A and Port B can be individually defined as input or output in Mode 1 to support a wide variety of strobed I/O applications. FIGURE 10. COMBINATIONS OF MODE 1

# **Operating Modes**

### Mode 2 (Strobed Bidirectional Bus I/O)

This functional configuration provides a means for communicating with a peripheral device or structure on a single 8-bit bus for both transmitting and receiving data (bidirectional bus I/O). "Hand shaking" signals are provided to maintain proper bus flow discipline similar to Mode 1. Interrupt generation and enable/disable functions are also available.

Mode 2 Basic Functional Definitions:

- · Used in Group A only
- One 8-bit, bidirectional bus Port (Port A) and a 5-bit control Port (Port C)
- · Both inputs and outputs are latched
- The 5-bit control port (Port C) is used for control and status for the 8-bit, bidirectional bus port (Port A)

### Bidirectional Bus I/O Control Signal Definition

(Figures 11, 12, 13, 14)

**INTR** - (Interrupt Request). A high on this output can be used to interrupt the CPU for both input or output operations.

### **Output Operations**

**OBF** - (Output Buffer Full). The OBF output will go "low" to indicate that the CPU has written data out to port A.

**ACK** - (Acknowledge). A "low" on this input enables the threestate output buffer of port A to send out the data. Otherwise, the output buffer will be in the high impedance state.

**INTE 1** - (The INTE flip-flop associated with  $\overline{OBF}$ ). Controlled by bit set/reset of PC4.

### Input Operations

**STB** - (Strobe Input). A "low" on this input loads data into the input latch.

**IBF** - (Input Buffer Full F/F). A "high" on this output indicates that data has been loaded into the input latch.

**INTE 2** - (The INTE flip-flop associated with IBF). Controlled by bit set/reset of PC4.





NOTE: Any sequence where WR occurs before ACK and STB occurs before RD is permissible. (INTR = IBF • MASK • STB • RD + OBF • MASK • ACK • WR)







|     | мо | DE 0 | MO    | DE 1  | MODE 2       |        |
|-----|----|------|-------|-------|--------------|--------|
|     | IN | OUT  | IN    | OUT   | GROUP A ONLY |        |
| PA0 | In | Out  | In    | Out   | <b>←</b> →   |        |
| PA1 | In | Out  | In    | Out   | →            |        |
| PA2 | In | Out  | In    | Out   | ← →          |        |
| PA3 | In | Out  | In    | Out   | ← →          |        |
| PA4 | In | Out  | In    | Out   | ← →          |        |
| PA5 | In | Out  | In    | Out   | ← →          |        |
| PA6 | In | Out  | In    | Out   | ← →          |        |
| PA7 | In | Out  | In    | Out   | $\leftarrow$ |        |
| PB0 | In | Out  | In    | Out   |              | ] ເ    |
| PB1 | In | Out  | In    | Out   |              |        |
| PB2 | In | Out  | In    | Out   |              | Mada   |
| PB3 | In | Out  | In    | Out   |              | Mode 0 |
| PB4 | In | Out  | In    | Out   |              | Only   |
| PB5 | In | Out  | In    | Out   |              |        |
| PB6 | In | Out  | In    | Out   |              |        |
| PB7 | In | Out  | In    | Out   |              | J      |
| PC0 | In | Out  | INTRB | INTRB | I/O          |        |
| PC1 | In | Out  | IBFB  | OBFB  | I/O          |        |
| PC2 | In | Out  | STBB  | ACKB  | I/O          |        |
| PC3 | In | Out  | INTRA | INTRA | INTRA        |        |
| PC4 | In | Out  | STBA  | I/O   | STBA         |        |
| PC5 | In | Out  | IBFA  | I/O   | IBFA         |        |
| PC6 | In | Out  | I/O   | ACKA  | ACKA         |        |
| PC7 | In | Out  | I/O   | OBFA  | OBFA         |        |

#### MODE DEFINITION SUMMARY

### Special Mode Combination Considerations

There are several combinations of modes possible. For any combination, some or all of Port C lines are used for control or status. The remaining bits are either inputs or outputs as defined by a "Set Mode" command.

During a read of Port C, the state of all the Port C lines, except the  $\overrightarrow{ACK}$  and  $\overrightarrow{STB}$  lines, will be placed on the data bus. In place of the  $\overrightarrow{ACK}$  and  $\overrightarrow{STB}$  line states, flag status will appear on the data bus in the PC2, PC4, and PC6 bit positions as illustrated by Figure 17.

Through a "Write Port C" command, only the Port C pins programmed as outputs in a Mode 0 group can be written. No other pins can be affected by a "Write Port C" command, nor can the interrupt enable flags be accessed. To write to any Port C output programmed as an output in Mode 1 group or to change an interrupt enable flag, the "Set/Reset Port C Bit" command must be used.

With a "Set/Reset Port C Bit" command, any Port C line programmed as an output (including IBF and OBF) can be written, or an interrupt enable flag can be either set or reset. Port C lines programmed as inputs, including ACK and STB lines, associated with Port C are not affected by a "Set/Reset Port C Bit" command. Writing to the corresponding Port C bit positions of the ACK and STB lines with the "Set Reset Port C Bit" command will affect the Group A and Group B interrupt enable flags, as illustrated in Figure 17.



#### FIGURE 16. MODE 2 STATUS WORD FORMAT

#### **Current Drive Capability**

Any output on Port A, B or C can sink or source 2.5mA. This feature allows the XD82C55-5 to directly drive Darlington type drivers and high-voltage displays that require such sink or source current.

#### Reading Port C Status (Figures 15 and 16)

In Mode 0, Port C transfers data to or from the peripheral device. When the XD82C55-5 is programmed to function in Modes

1 or 2, Port C generates or accepts "hand shaking" signals with the peripheral device. Reading the contents of Port C allows the programmer to test or verify the "status" of each peripheral device and change the program flow accordingly.

There is not a special instruction to read the status information from Port C. A normal read operation of Port C is executed to perform this function.

| INTERRUPT<br>ENABLE FLAG | POSITION | ALTERNATE PORT C<br>PIN SIGNAL (MODE)          |
|--------------------------|----------|------------------------------------------------|
| INTE B                   | PC2      | ACKB (Output Mode 1)<br>or STBB (Input Mode 1) |
| INTE A2                  | PC4      | STBA (Input Mode 1 or Mode 2)                  |
| INTE A1                  | PC6      | ACKA (Output Mode 1 or<br>Mode 2)              |

FIGURE 17. INTERRUPT ENABLE FLAGS IN MODES 1 AND 2

# Applications of the XD82C55-5

The XD82C55-5 is a very powerful tool for interfacing peripheral equipment to the microcomputer system. It represents the optimum use of available pins and is flexible enough to interface almost any I/O device without the need for additional external logic.

Each peripheral device in a microcomputer system usually has a "service routine" associated with it. The routine manages the software interface between the device and the CPU. The functional definition of the XD82C55-5 is programmed by the I/O service routine and becomes an extension of the system software. By examining the I/O devices interface characteristics for both data transfer and timing, and matching this information to the examples and tables in the detailed operational description, a control word can easily be developed to initialize the XD82C55-5 to exactly "fit" the application. Figures 18 through 24 present a few examples of typical applications of the XD82C55-5.



FIGURE 18. PRINTER INTERFACE



FIGURE 19. KEYBOARD AND DISPLAY INTERFACE



FIGURE 20. KEYBOARD AND TERMINAL ADDRESS INTERFACE



FIGURE 21. DIGITAL TO ANALOG, ANALOG TO DIGITAL



FIGURE 22. BASIC CRT CONTROLLER INTERFACE



FIGURE 23. BASIC FLOPPY DISC INTERFACE



FIGURE 24. MACHINE TOOL CONTROLLER INTERFACE

#### **Absolute Maximum Ratings** T<sub>A</sub> = +25°C

| Supply Voltage               | +8.0V                              |
|------------------------------|------------------------------------|
| Input, Output or I/O Voltage | .GND-0.5V to V <sub>CC</sub> +0.5V |
| ESD Classification           | Class 1                            |

#### **Operating Conditions**

| Voltage Range               | +4.5V to 5.5V |
|-----------------------------|---------------|
| Operating Temperature Range |               |
| XD82C55-5                   | 0°C to 70°C   |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|--------------------------------------|------------------------|------------------------|
| CERDIP Package                       | 50                     | 10                     |
| PDIP Package                         | 50                     | N/A                    |
| Maximum Storage Temperature Range    |                        | 'C to +150°C           |
| Maximum Junction Temperature         |                        |                        |
| PDIP Packages                        |                        | +150°C                 |

### **Die Characteristics**

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $\theta_{\text{JA}}$  is measured with the component mounted on an evaluation PC board in free air.

#### **Electrical Specifications** V<sub>CC</sub> = 5.0V ±10%; T<sub>A</sub> = Operating Temperature Range

| SYMBOL          | PARAMETER                      | TEST CONDITIONS                                                                 | MIN                         | MAX       | UNITS |
|-----------------|--------------------------------|---------------------------------------------------------------------------------|-----------------------------|-----------|-------|
| $V_{\text{IH}}$ | Logical One Input Voltage      |                                                                                 | 2.0<br>2.2                  | -         | V     |
| V <sub>IL</sub> | Logical Zero Input Voltage     |                                                                                 | -                           | 0.8       | V     |
| V <sub>OH</sub> | Logical One Output Voltage     | I <sub>OH</sub> = -2.5mA,<br>I <sub>OH</sub> = -100μA                           | 3.0<br>V <sub>CC</sub> -0.4 | -         | V     |
| V <sub>OL</sub> | Logical Zero Output Voltage    | I <sub>OL</sub> +2.5mA                                                          | -                           | 0.4       | V     |
| I               | Input Leakage Current          | $V_{IN} = V_{CC}$ or GND, $\overline{RD}$ , $\overline{CS}$ , A1, A0, RESET, WR | -1.0                        | +1.0      | μA    |
| Ю               | I/O Pin Leakage Current        | VO = V <sub>CC</sub> or GND, D0 - D7                                            | -10                         | +10       | μA    |
| IBHH            | Bus Hold High Current          | VO = 3.0V. Ports A, B, C                                                        |                             |           |       |
|                 |                                | T <sub>A</sub> = -55°C                                                          | -50                         | -450      | μA    |
|                 |                                | T <sub>A</sub> = +128°C                                                         | -50                         | -400      | μA    |
| IBHL            | Bus Hold Low Current           | VO = 1.0V. Port A ONLY                                                          |                             |           |       |
|                 |                                | T <sub>A</sub> = -55°C                                                          | 50                          | 450       | μA    |
|                 |                                | T <sub>A</sub> = +128°C                                                         | 50                          | 400       | μA    |
| IDAR            | Darlington Drive Current       | Ports A, B, C. Test Condition 3                                                 | -2.5                        | Note 2, 4 | mA    |
| ICCSB           | Standby Power Supply Current   | $V_{CC}$ = 5.5V, $V_{IN}$ = $V_{CC}$ or GND. Output Open                        | -                           | 10        | μA    |
| ICCOP           | Operating Power Supply Current | $T_A = +25^{\circ}C$ , $V_{CC} = 5.0V$ , Typical (See Note 3)                   | -                           | 1         | mA/MH |

#### NOTES:

2. No internal current limiting exists on Port Outputs. A resistor must be added externally to limit the current.

3. ICCOP = 1mA/MHz of Peripheral Read/Write cycle time. (Example: 1.0µs I/O Read/Write cycle time = 1mA).

4. Tested as  $V_{OH}$  at -2.5mA.

#### **Capacitance** T<sub>A</sub> = +25°C

| SYMBOL | PARAMETER         | TYPICAL | UNITS | TEST CONDITIONS                                 |
|--------|-------------------|---------|-------|-------------------------------------------------|
| CIN    | Input Capacitance | 10      | pF    | FREQ = 1MHz, All Measurements are referenced to |
| CI/O   | I/O Capacitance   | 20      | pF    | device GND                                      |

|              |                                 | XD82 | 2C55-5-5 | XD82 | C55-5 |       | TEST<br>CONDITIONS |
|--------------|---------------------------------|------|----------|------|-------|-------|--------------------|
| SYMBOL       | PARAMETER                       | MIN  | MAX      | MIN  | MAX   | UNITS |                    |
| READ TIMING  |                                 |      |          |      |       |       |                    |
| (1) tAR      | Address Stable Before RD        | 0    | -        | 0    | -     | ns    |                    |
| (2) tRA      | Address Stable After RD         | 0    | -        | 0    | -     | ns    |                    |
| (3) tRR      | RD Pulse Width                  | 250  | -        | 150  | -     | ns    |                    |
| (4) tRD      | Data Valid From RD              | -    | 200      | -    | 120   | ns    | 1                  |
| (5) tDF      | Data Float After RD             | 10   | 75       | 10   | 75    | ns    | 2                  |
| (6) tRV      | Time Between RDs and/or WRs     | 300  | -        | 300  | -     | ns    |                    |
| WRITE TIMING | ;                               |      |          |      | 1     | 4     | 1                  |
| (7) tAW      | Address Stable Before WR        | 0    | -        | 0    | -     | ns    |                    |
| (8) tWA      | Address Stable After WR         | 20   | -        | 20   | -     | ns    |                    |
| (9) tWW      | WR Pulse Width                  | 100  | -        | 100  | -     | ns    |                    |
| (10) tDW     | Data Valid to WR High           | 100  | -        | 100  | -     | ns    |                    |
| (11) tWD     | Data Valid After WR High        | 30   | -        | 30   | -     | ns    |                    |
|              | 3                               |      | 1        | L.   | 1     | 1     | I                  |
| (12) tWB     | WR = 1 to Output                | -    | 350      | -    | 350   | ns    | 1                  |
| (13) tIR     | Peripheral Data Before RD       | 0    | -        | 0    | -     | ns    |                    |
| (14) tHR     | Peripheral Data After RD        | 0    | -        | 0    | -     | ns    |                    |
| (15) tAK     | ACK Pulse Width                 | 200  | -        | 200  | -     | ns    |                    |
| (16) tST     | STB Pulse Width                 | 100  | -        | 100  | -     | ns    |                    |
| (17) tPS     | Peripheral Data Before STB High | 20   | -        | 20   | -     | ns    |                    |
| (18) tPH     | Peripheral Data After STB High  | 50   | -        | 50   | -     | ns    |                    |
| (19) tAD     | ACK = 0 to Output               | -    | 175      | -    | 175   | ns    | 1                  |
| (20) tKD     | ACK = 1 to Output Float         | 20   | 250      | 20   | 250   | ns    | 2                  |
| (21) tWOB    | $\overline{WR}$ = 1 to OBF = 0  | -    | 150      | -    | 150   | ns    | 1                  |
| (22) tAOB    | ACK = 0 to OBF = 1              | -    | 150      | -    | 150   | ns    | 1                  |
| (23) tSIB    | STB = 0 to IBF = 1              | -    | 150      | -    | 150   | ns    | 1                  |
| (24) tRIB    | $\overline{RD}$ = 1 to IBF = 0  | -    | 150      | -    | 150   | ns    | 1                  |
| (25) tRIT    | $\overline{RD} = 0$ to INTR = 0 | -    | 200      | -    | 200   | ns    | 1                  |
| (26) tSIT    | STB = 1 to INTR = 1             | -    | 150      | -    | 150   | ns    | 1                  |
| (27) tAIT    | ACK = 1 to INTR = 1             | -    | 150      | -    | 150   | ns    | 1                  |
| (28) tWIT    | $\overline{WR} = 0$ to INTR = 0 | -    | 200      | -    | 200   | ns    | 1                  |
| (29) tRES    | Reset Pulse Width               | 500  | -        | 500  | -     | ns    | 1, (Note)          |

# AC Electrical Specifications $V_{CC}$ = +5V± 10%, GND = 0V; T<sub>A</sub> = Operating Temperature Range

NOTE: Period of initial Reset pulse after power-on must be at least 50µsec. Subsequent Reset pulses may be 500ns minimum.



# **Timing Waveforms**







### Timing Waveforms (Continued)

IBF

RD

PERIPHERAL BUS



tPH (18)

tPS (17)

DATA FROM PERIPHERAL TO XD82C55-5

tAD (19)

DATA FROM XD82C55-5 TO PERIPHERAL

tKD (20)

tRIB (24)

DATA FROM XD82C55-5 TO CPU

NOTE: Any sequence where WR occurs before ACK and STB occurs before RD is permissible. (INTR = IBF • MASK • STB • RD + OBF • MASK • ACK • WR)

tRA (2)

\_tDF (5)

## Timing Waveforms (Continued)



FIGURE 30. WRITE TIMING

V1

R1

₹R2

C1

(SEE NOTE)

TEST POINT



A0<u>-A</u>1, CS

# AC Testing Input, Output Waveforms

| INPUT      | OUTPUT |
|------------|--------|
| VIH + 0.4V | VOH    |
| 1.5V       | 1.5V   |
| VIL - 0.4V | VOL    |

AC Testing: All AC Parameters tested as per test circuits. Input RISE and FALL times are driven at 1ns/V.

#### TEST CONDITION DEFINITION TABLE

| TEST CONDITION | V1              | R1   | R2    | C1    |
|----------------|-----------------|------|-------|-------|
| 1              | 1.7V            | 523Ω | Open  | 150pF |
| 2              | V <sub>CC</sub> | 2kΩ  | 1.7kΩ | 50pF  |
| 3              | 1.5V            | 750Ω | Open  | 50pF  |

NOTE: Includes STRAY and JIG Capacitance

a

TEST

AC Test Circuit

OUTPUT FROM DEVICE UNDER

# **Burn-In Circuits**



NOTES:

- 1. V<sub>CC</sub> = 5.5V  $\pm$  0.5V
- 2. VIH =  $4.5V\pm10\%$
- 3. VIL = -0.2V to 0.4V
- 4. GND = 0V

### Package Outline Drawings



#### NOTES:

- 5. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control.
- 6. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 7. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
- 8. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3.
- 9. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm).
- 10. E and e<sub>A</sub> are measured with the leads constrained to be perpendicular to datum -C-.
- 11.  $e_B$  and  $e_C$  are measured at the lead tips with the leads unconstrained.  $e_C$  must be zero or greater.
- 12. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm).
- 13. N is the maximum number of terminal positions.
- 14. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 0.045 inch (0.76 1.14mm).

| DIP | -40 |
|-----|-----|
|-----|-----|

|                | INCHES    |       | MILLIMETERS |       |       |
|----------------|-----------|-------|-------------|-------|-------|
| SYMBOL         | MIN       | MAX   | MIN         | MAX   | NOTES |
| А              | -         | 0.250 | -           | 6.35  | 4     |
| A1             | 0.015     | -     | 0.39        | -     | 4     |
| A2             | 0.125     | 0.195 | 3.18        | 4.95  | -     |
| В              | 0.014     | 0.022 | 0.356       | 0.558 | -     |
| B1             | 0.030     | 0.070 | 0.77        | 1.77  | 8     |
| С              | 0.008     | 0.015 | 0.204       | 0.381 | -     |
| D              | 1.980     | 2.095 | 50.3        | 53.2  | 5     |
| D1             | 0.005     | -     | 0.13        | -     | 5     |
| Е              | 0.600     | 0.625 | 15.24       | 15.87 | 6     |
| E1             | 0.485     | 0.580 | 12.32       | 14.73 | 5     |
| е              | 0.100 BSC |       | 2.54 BSC    |       | -     |
| e <sub>A</sub> | 0.600 BSC |       | 15.24 BSC   |       | 6     |
| е <sub>В</sub> | -         | 0.700 | -           | 17.78 | 7     |
| L              | 0.115     | 0.200 | 2.93        | 5.08  | 4     |
| Ν              | 4         | 0     | 40          |       | 9     |



NOTES:

- 1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark.
- 2. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
- Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness.
- 4. Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2.
- 5. This dimension allows for off-center lid, meniscus, and glass overrun.
- 6. Dimension Q shall be measured from the seating plane to the base plane.
- 7. Measure dimension S1 at all four corners.
- 8. N is the maximum number of terminal positions.
- 9. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 10. Controlling dimension: INCH.

# **F40.6** MIL-STD-1835 GDIP1-T40 (D-5, CONFIGURATION A) 40 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE

|        | INCHES MILLIMETERS |                  |                 |                  |       |
|--------|--------------------|------------------|-----------------|------------------|-------|
| SYMBOL | MIN                | MAX              | MIN             | MAX              | NOTES |
| А      | -                  | 0.225            | -               | 5.72             | -     |
| b      | 0.014              | 0.026            | 0.36            | 0.66             | 2     |
| b1     | 0.014              | 0.023            | 0.36            | 0.58             | 3     |
| b2     | 0.045              | 0.065            | 1.14            | 1.65             | -     |
| b3     | 0.023              | 0.045            | 0.58            | 1.14             | 4     |
| С      | 0.008              | 0.018            | 0.20            | 0.46             | 2     |
| c1     | 0.008              | 0.015            | 0.20            | 0.38             | 3     |
| D      | -                  | 2.096            | -               | 53.24            | 5     |
| Е      | 0.510              | 0.620            | 12.95           | 15.75            | 5     |
| е      | 0.100 BSC          |                  | 2.54 BSC        |                  | -     |
| eA     | 0.600 BSC          |                  | 15.24 BSC       |                  | -     |
| eA/2   | 0.300 BSC          |                  | 7.62 BSC        |                  | -     |
| L      | 0.125              | 0.200            | 3.18            | 5.08             | -     |
| Q      | 0.015              | 0.070            | 0.38            | 1.78             | 6     |
| S1     | 0.005              | -                | 0.13            | -                | 7     |
| α      | 90 <sup>0</sup>    | 105 <sup>0</sup> | 90 <sup>0</sup> | 105 <sup>0</sup> | -     |
| aaa    | -                  | 0.015            | -               | 0.38             | -     |
| bbb    | -                  | 0.030            | -               | 0.76             | -     |
| CCC    | -                  | 0.010            | -               | 0.25             | -     |
| М      | -                  | 0.0015           | -               | 0.038            | 2, 3  |
| Ν      | 40                 |                  | 40              |                  | 8     |

Rev. 0 4/94

以上信息仅供参考. 如需帮助联系客服人员。谢谢 XINLUDA

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Interface - I/O Expanders category:

Click to view products by XINLUDA manufacturer:

Other Similar products are found below :

PCA9654EDR2G LA79200V-TLM-E LC709006V-E LC709006V-TLM-E NLVPCA9535EDTR2G MAX7329AWE+T MAX7313ATG+T MAX7310AUET MAX7301ATL+T MAX7317ATE+T MAX7310AEE+T MAX7318AUG+T TC7SPN334L6X,LF(S MAX7300ATL+T MAX7312ATG+T MAX7317AEE+T MAX7320ATE+T MAX7321ATE+T PI4I0E5V6408ZTAEX MAX7319AEE+T MAX7324AEG+T MAX7301AAI+T MAX7312AWG+T PCAL6416AEX1Z PI4I0E5V9554LEX MAX7322ATE+T CLCS82C55AZ PI4I0E5V9555LEX XP8255 PI4I0E5V6534Q2ZLWEX MCP23009T-E/SS MCP25055-IP MCP23S18T-E/MJ MD82C59A/B TMC424 DS90C385AMT PCA9539AHF,128 PCAL9554BPWJ MCP23017T-E/ML MAX7319AEE+ MAX7311AWG MAX7311ATG+T MAX7301ATL+ MAX7301AAX+ MAX7300ATL+ MAX7323AEE MAX7314ATG+ MAX7311AUG+T MAX7306AUB+ MAX7301ANI