

The 3842-2842-3843-2843 series are high performance fixed frequency current mode controllers. They are specifically designed for Off–Line and DC–DC converter applications offering the designer a cost–effective solution with minimal external components. These integrated circuits feature a trimmed oscillator for precise duty cycle control, a temperature compensated reference, high gain error amplifier, current sensing comparator, and a high current totem pole output ideally suited for driving a power MOSFET.

Also included are protective features consisting of input and reference undervoltage lockouts each with hysteresis, cycle—by—cycle current limiting, programmable output deadtime, and a latch for single pulse metering.

The 3842-2842 has UVLO thresholds of 16 V (on) and 10 V (off), ideally suited for off–line converters. The 3843-2843 is tailored for lower voltage applications having UVLO thresholds of 8.5~V (on) and 7.6~V (off).

#### **Features**

- Trimmed Oscillator for Precise Frequency Control
- Oscillator Frequency Guaranteed at 250 kHz
- Current Mode Operation to 500 kHz
- Automatic Feed Forward Compensation
- Latching PWM for Cycle-By-Cycle Current Limiting
- Internally Trimmed Reference with Undervoltage Lockout
- High Current Totem Pole Output
- Undervoltage Lockout with Hysteresis
- · Low Startup and Operating Current
- This is a Pb-Free and Halide-Free Device

#### PIN CONNECTIONS





括号中的管脚编号用于 D 后缀 SOIC-14 封装。SOIC-14 封装本司暂无生产

Figure 1. Simplified Block Diagram

| MAXIMUM RATINGS                                                              |            |       |      |  |  |  |  |  |
|------------------------------------------------------------------------------|------------|-------|------|--|--|--|--|--|
| Rating                                                                       | Symbol     | Value | Unit |  |  |  |  |  |
| Bias and Driver Voltages (Zero Series Impedance, see also Total Device spec) | Vcc, Vc    | 30    | V    |  |  |  |  |  |
| Total Power Supply and Zener Current                                         | (ICC + IZ) | 30    | mA   |  |  |  |  |  |
| Output Current, Source or Sink                                               | lo         | 1.0   | Α    |  |  |  |  |  |
| Output Energy (Capacitive Load per Cycle)                                    | W          | 5.0   | J    |  |  |  |  |  |



| Current Sense, Voltage Feedback, Vref and Rt/Ct Inputs                                                                                                                                                                                                                                | Vin                 | - 0.3 to + 5.5              | V                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------|-------------------------|
| Compensation                                                                                                                                                                                                                                                                          | Vcomp               | - 0.3 to + 7.2              | V                       |
| Output                                                                                                                                                                                                                                                                                | Vo                  | - 0.3 to Vcc or<br>Vc + 0.3 | V                       |
| Error Amp Output Sink Current                                                                                                                                                                                                                                                         | lo                  | 10                          | mA                      |
| Power Dissipation and Thermal Characteristics  D1 Suffix, Plastic Package, SOIC-8 Case 751  Maximum Power Dissipation @ TA = 25°C Thermal Resistance, Junction-to-Air  N Suffix, Plastic Package, Case 626  Maximum Power Dissipation @ TA = 25°C Thermal Resistance, Junction-to-Air | PD RJA<br>PD<br>RJA | 702<br>178<br>1.25<br>100   | mW<br>°C/W<br>W<br>°C/W |
| Operating Junction Temperature                                                                                                                                                                                                                                                        | TJ                  | +150                        | °C                      |
| Operating Ambient Temperature 3842-3843-2842-2843                                                                                                                                                                                                                                     | Та                  | - 40 to + 85                | °C                      |
| Storage Temperature Range                                                                                                                                                                                                                                                             | Tstg                | - 65 to +150                | °C                      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. This device series contains ESD protection and exceeds the following tests: Human Body Model 4000 V per JEDEC Standard JESD22-A114B

Machine Model Method 200 V per JEDEC Standard JESD22-A115-A

2. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 15 \text{ V}$  [Note 3],  $R_T = 10 \text{ k}$ ,  $C_T = 3.3 \text{ nF}$ . For typical values  $T_A = 25^{\circ}\text{C}$ , for min/max values  $T_A = 25^{\circ}\text{C}$ 

|                                                                   |         | 2842 2843   |        | 3842 3843   |      |     |      |       |
|-------------------------------------------------------------------|---------|-------------|--------|-------------|------|-----|------|-------|
| Characteristics                                                   | Symbol  | Min         | Тур    | Max         | Min  | Тур | Max  | Unit  |
| REFERENCE SECTION                                                 |         |             |        |             |      |     |      |       |
| Reference Output Voltage (IO = 1.0 mA, TJ = 25°C)                 | Vref    | 4.95        | 5.0    | 5.05        | 4.9  | 5.0 | 5.1  | V     |
| Line Regulation (Vcc = 12 V to 25 V)                              | Regline | -           | 2.0    | 20          | -    | 2.0 | 20   | mV    |
| Load Regulation (Io = 1.0 mA to 20 mA)                            | Regload | -           | 3.0    | 25          | -    | 3.0 | 25   | mV    |
| Temperature Stability                                             | Ts      | -           | 0.2    | -           | -    | 0.2 | -    | mV/°C |
| Total Output Variation over Line, Load, and Temperature 2842 2843 | Vref    | 4.9<br>4.82 | -<br>- | 5.1<br>5.18 | 4.82 | -   | 5.18 | V     |
| Output Noise Voltage (f = 10 Hz to 10 kHz, T <sub>J</sub> = 25°C) | Vn      | -           | 50     | -           | -    | 50  | -    | V     |



| Long Term Stability (TA = 125°C for 1000 Hours)                                                                                                      | S                | -               | 5.0           | -               | -                 | 5.0           | -                 | mV  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|---------------|-----------------|-------------------|---------------|-------------------|-----|
| Output Short Circuit Current                                                                                                                         | Isc              | - 30            | - 85          | -180            | - 30              | - 85          | -180              | mA  |
| OSCILLATOR SECTION                                                                                                                                   | L                | 1               |               |                 | 1                 | l             | l                 |     |
| Frequency                                                                                                                                            | fosc             |                 |               |                 |                   |               |                   | kHz |
| T <sub>J</sub> = 25°C<br>TA = Tlow to Thigh                                                                                                          |                  | 49<br>48        | 52<br>-       | 55<br>56        | 49<br>48          | 52<br>-       | 55<br>56          |     |
| TJ = 25°C (RT = 6.2 k, CT = 1.0 nF)                                                                                                                  |                  | 225             | 250           | 275             | 225               | 250           | 275               |     |
| Frequency Change with Voltage (Vcc = 12 V to 25 V)                                                                                                   | fosc/V           | _               | 0.2           | 1.0             | -                 | 0.2           | 1.0               | %   |
| Frequency Change with Temperature, TA = Tlow to Thigh                                                                                                | fosc/T           | -               | 1.0           | -               | -                 | 0.5           | -                 | %   |
| Oscillator Voltage Swing (Peak-to-Peak)                                                                                                              | Vosc             | -               | 1.6           | -               | -                 | 1.6           | -                 | V   |
| Discharge Current (Vosc = 2.0 V)                                                                                                                     | Idischg          |                 |               |                 |                   |               |                   | mA  |
| T <sub>J</sub> = 25°C, T <sub>A</sub> = T <sub>low</sub> to T <sub>high</sub><br>2842 3842<br>2843 3843                                              |                  | 7.8<br>7.5<br>- | 8.3<br>-<br>- | 8.8<br>8.8<br>- | 7.8<br>7.6<br>7.2 | 8.3<br>-<br>- | 8.8<br>8.8<br>8.8 |     |
| ERROR AMPLIFIER SECTION                                                                                                                              |                  |                 |               |                 |                   |               |                   |     |
| Voltage Feedback Input (Vo = 2.5 V) 2842<br>2843                                                                                                     |                  | 2.45<br>2.42    | 2.5<br>2.5    | 2.55<br>2.58    | 2.42              | 2.5           | 2.58              | V   |
| Input Bias Current (VFB = 5.0 V)                                                                                                                     | Ів               | -               | - 0.1         | -1.0            | -                 | - 0.1         | - 2.0             | Α   |
| Open Loop Voltage Gain (Vo = 2.0 V to 4.0 V)                                                                                                         | AVOL             | 65              | 90            | -               | 65                | 90            | -                 | dB  |
| Unity Gain Bandwidth (T <sub>J</sub> = 25°C)                                                                                                         | BW               | 0.7             | 1.0           | -               | 0.7               | 1.0           | -                 | MHz |
| Power Supply Rejection Ratio (Vcc = 12 V to 25 V)                                                                                                    | PSRR             | 60              | 70            | -               | 60                | 70            | -                 | dB  |
| Output Current Sink ( $V_O = 1.1 \text{ V}$ , $V_{FB} = 2.7 \text{ V}$ ) Source ( $V_O = 5.0 \text{ V}$ , $V_{FB} = 2.3 \text{ V}$ )                 | ISink<br>ISource | 2.0<br>- 0.5    | 12<br>-1.0    | _<br>_          | 2.0<br>- 0.5      | 12<br>-1.0    | _<br>_            | mA  |
| Output Voltage Swing  High State (RL = 15 k to ground, V <sub>FB</sub> = 2.3 V)  Low State (RL = 15 k to V <sub>ref</sub> , V <sub>FB</sub> = 2.7 V) | Voh<br>Vol       | 5.0             | 6.2           | -               | 5.0               | 6.2           | -                 | V   |
| 2842 3842<br>2843 3843                                                                                                                               |                  | -               | 0.8           | 1.1<br>-        | _                 | 0.8<br>0.8    | 1.1<br>1.2        |     |

<sup>3.</sup> Adjust Vcc above the Startup threshold before setting to 15 V.

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 15 \text{ V}$  [Note 7],  $R_T = 10 \text{ k}$ ,  $C_T = 3.3 \text{ nF}$ . For typical values  $T_A = 25^{\circ}\text{C}$ , for min/max values  $T_A = 25^{\circ}\text{C}$ 

|                                                  |        | 2842 2843 |     | 3842 3843 |              |            |              |      |
|--------------------------------------------------|--------|-----------|-----|-----------|--------------|------------|--------------|------|
| Characteristics                                  | Symbol | Min       | Тур | Max       | Min          | Тур        | Max          | Unit |
| CURRENT SENSE SECTION                            |        |           |     |           |              |            |              |      |
| Current Sense Input Voltage Gain (Notes 5 and 6) | Av     |           |     |           |              |            |              | V/V  |
| 2843 2842 3842 3843                              |        | 2.85      | 3.0 | 3.15      | 2.85<br>2.85 | 3.0<br>3.0 | 3.15<br>3.25 |      |
|                                                  |        | _         | _   | -         | 2.00         | 3.0        | 3.23         | 1    |

<sup>4.</sup> Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. T<sub>low</sub> = 0°C for 3842,3843; -25°C for 2842,2843; -40°C



|                                                                  |              | 1          | 1         | 1         | 1           | 1           | T           | 1  |
|------------------------------------------------------------------|--------------|------------|-----------|-----------|-------------|-------------|-------------|----|
| Maximum Current Sense Input Threshold (Note 5)                   | Vth          |            |           |           |             |             |             | V  |
| 2843 2842 3842 3843                                              |              | 0.9        | 1.0<br>-  | 1.1<br>-  | 0.9<br>0.85 | 1.0<br>1.0  | 1.1<br>1.1  |    |
| Power Supply Rejection Ratio (VCC = 12 V to 25 V, Note 5)        | PSRR         | -          | 70        | -         | -           | 70          | -           | dB |
| Input Bias Current                                               | IIB          | -          | - 2.0     | -10       | -           | - 2.0       | -10         | Α  |
| Propagation Delay (Current Sense Input to Output)                | tPLH(In/Out) | -          | 150       | 300       | -           | 150         | 300         | ns |
| OUTPUT SECTION                                                   | •            |            |           |           | •           |             | I           |    |
| Output Voltage                                                   | Vol          |            |           |           |             |             |             | V  |
| Low State (Isink = 20 mA)                                        | Voн          |            |           |           |             |             |             |    |
| (Isink = 200 mA) 2843 2842                                       |              | _          | 0.1       | 0.4       | _           | 0.1         | 0.4         |    |
| 3842 3843                                                        |              | _          | 1.6       | 2.2       | -           | 1.6         | 2.2         |    |
| High State (Isource = 20 mA) 2843 2842                           |              | 13         | 13.5      | _         | -<br>13     | 1.6<br>13.5 | 2.3         |    |
| 3842 3843                                                        |              | -          | -         | _         | 12.9        | 13.5        | _           |    |
| (I <sub>Source</sub> = 200 mA)                                   |              | 12         | 13.4      | _         | 12          | 13.4        | _           |    |
| Output Voltage with UVLO Activated (Vcc = 6.0 V, Isink = 1.0 mA) | VOL(UVLO)    | -          | 0.1       | 1.1       | -           | 0.1         | 1.1         | ٧  |
| Output Voltage Rise Time (CL = 1.0 nF, TJ = 25°C)                | tr           | -          | 50        | 150       | _           | 50          | 150         | ns |
| Output Voltage Fall Time (CL = 1.0 nF, TJ = 25°C)                | tf           | -          | 50        | 150       | -           | 50          | 150         | ns |
| UNDERVOLTAGE LOCKOUT SECTION                                     |              |            |           |           |             |             |             |    |
| Startup Threshold (Vcc)                                          | Vth          |            |           |           |             |             |             | V  |
| 2843 2842<br>3842 3843                                           |              | 15<br>7.8  | 16<br>8.4 | 17<br>9.0 | 14.5<br>7.8 | 16<br>8.4   | 17.5<br>9.0 |    |
| Minimum Operating Voltage After Turn-On (Vcc)                    | VCC(min)     |            |           |           |             |             |             | V  |
| 2843 2842<br>3842 3843                                           |              | 9.0<br>7.0 | 10<br>7.6 | 11<br>8.2 | 8.5<br>7.0  | 10<br>7.6   | 11.5<br>8.2 |    |
| PWM SECTION                                                      |              | 1          | 1         | 1         |             | 1           | l           |    |
| Duty Cycle                                                       |              |            |           |           |             |             |             | %  |
| Maximum 2843 2842 3842 3843                                      | DC(max)      | 94         | 96        | _         | 94          | 96          | _           |    |
|                                                                  | DO(IIIax)    | 94         | -         | _         | 93          | 96          | _           |    |
| Minimum                                                          | DC(min)      | -          | -         | 0         | _           | -           | 0           |    |
| TOTAL DEVICE                                                     | 1            |            |           |           |             |             |             |    |
| Power Supply Current                                             | Icc + Ic     |            |           |           |             |             |             | mA |
| Startup (Vcc = 6.5 V for 3843 2843                               |              | _          | 0.3       | 0.5       | _           | 0.3         | 0.5         |    |
| Vcc 14 V for 2842, BV)                                           |              |            | 0.5       | 0.5       |             | 0.5         | 0.0         |    |
| (Note 7)                                                         |              | _          | 12        | 17        | -           | 12          | 17          |    |
| Power Supply Zener Voltage (ICC = 25 mA)                         | Vz           | 30         | 36        | -         | 30          | 36          | -           | V  |
|                                                                  |              |            |           |           |             |             |             |    |

<sup>5.</sup> This parameter is measured at the latch trip point with VFB = 0 V.

<sup>6.</sup> Comparator gain is defined as: AV \_\_\_\_\_\_\_V Output Compensation

V Current Sense Input

<sup>7.</sup> Adjust Vcc above the Startup threshold before setting to 15 V.

<sup>8.</sup> Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.



 $T_{low} = 0$ °C for 3842 3843; -25°C for 2842 2843; -40°C





Figure 4. Oscillator Discharge Current Figure 5. Maximum Output Duty Cycle versus Temperature versus Timing Resistor



2.45 V

2.0 V

0.5 s/DIV Figure 6. Error Amp Small Signal

2.0 ms/DIV

**Transient Response** 

1.0 s/DIV

Figure 7. Error Amp Large Signal

Transient Response

Transient Nesp

Iref, REFERENCE SOURCE CURRENT TA, AMBIENT TEMPERATURE (°C) (mA) Figure 11. Reference Short Circuit Figure 10. Reference Voltage **Current versus Temperature Change versus Source Current** Change versus Source Current
Figure 8. Error Amp Open Loop Gain and
Phase versus Frequency mV/DIV) Figure 9. Current Sense Input Threshold AVOL OPEN LOOP VOLTAGE GAIN (dB) versus Error Amp Output Voltage V<sub>CC</sub>= 15 V  $T_A = 25C$  $T_A = 1250$  $T_A = -55^{\circ}C$ 0.2 0, 1001.0 k10 10 M k100 k1.0 M f, FREQUENCY (Hz) V<sub>O</sub>, ERROR AMP OUTPUT VOLTAGE (V) SC, REFERENCE SHORT CIRCUIT CURRENT (mA)  $\Delta\,V_{\text{ref}}$  , REFERENCE VOLTAGE CHANGE (mV) 110  $V_{CC} = 15 \text{ V}$   $R_L \le 0.1 \Omega$  $V_{CC} = 15'V$ 8.0 90 T<sub>A</sub> = -55°C -12 T<sub>A</sub> = 125°C 70 - 20 T<sub>A</sub> = 25॑°C 50 L - 55 20 40 60 80 100 120 - 25 0 75 100 125



Figure 16. Output Cross Conduction versus Load Current

Figure 17. Supply Current versus Supply Voltage

#### PIN FUNCTION DESCRIPTION

| 8-Pin | 14-Pin | Function            | Description                                                                                                                                     |
|-------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | 1      | Compensation        | This pin is the Error Amplifier output and is made available for loop compensation.                                                             |
| 2     | 3      | Voltage<br>Feedback | This is the inverting input of the Error Amplifier. It is normally connected to the switching power supply output through a resistor divider.   |
| 3     | 5      | Current<br>Sense    | A voltage proportional to inductor current is connected to this input. The PWM uses this information to terminate the output switch conduction. |



| 4 | 7       | RT/CT           | The Oscillator frequency and maximum Output duty cycle are programmed by connecting resistor RT to Vref and capacitor CT to ground. Operation to 500 kHz is possible.                            |
|---|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 |         | GND             | This pin is the combined control circuitry and power ground.                                                                                                                                     |
| 6 | 10      | Output          | This output directly drives the gate of a power MOSFET. Peak currents up to 1.0 A are sourced and sunk by this pin.                                                                              |
| 7 | 12      | Vcc             | This pin is the positive supply of the control IC.                                                                                                                                               |
| 8 | 14      | Vref            | This is the reference output. It provides charging current for capacitor CT through resistor RT.                                                                                                 |
|   | 8       | Power<br>Ground | This pin is a separate power ground return that is connected back to the power source. It is used to reduce the effects of switching transient noise on the control circuitry.                   |
|   | 11      | Vc              | The Output high state (VOH) is set by the voltage applied to this pin. With a separate power source connection, it can reduce the effects of switching transient noise on the control circuitry. |
|   | 9       | GND             | This pin is the control circuitry ground return and is connected back to the power source ground.                                                                                                |
|   | 2,4,6,1 | NC              | No connection. These pins are not internally connected.                                                                                                                                          |

#### **Error Amplifier**

A fully compensated Error Amplifier with access to the inverting input and output is provided. It features a typical DC voltage gain of 90 dB, and a unity gain bandwidth of 1.0 MHz with 57 degrees of phase margin (Figure 8). The non-inverting input is internally biased at 2.5 V and is not pinned out. The converter output voltage is typically divided down and monitored by the inverting input. The maximum input bias current is –2.0 A which can cause an output voltage error that is equal to the product of the input bias current and the equivalent input divider source resistance.

The Error Amp Output (Pin 1) is provided for external loop compensation (Figure 33). The output voltage is offset by two diode drops ( $\approx 1.4~\rm V$ ) and divided by three before it connects to the non–inverting input of the Current Sense Comparator. This guarantees that no drive pulses appear at the Output (Pin 6) when pin 1 is at its lowest state (V<sub>OL</sub>). This occurs when the power supply is operating and the load is removed, or at the beginning of a soft–start interval (Figures 25, 26). The Error Amp minimum feedback resistance is limited by the amplifier's source current (0.5 mA) and the required output voltage (V<sub>OH</sub>) to reach the comparator's 1.0 V clamp level:

 $R_{f(min)} \approx 3.0 (1.00.5 \text{ V}) + 1.4 \text{ V} \text{ mA} = 8800$ 

#### **Current Sense Comparator and PWM Latch**

The 3842, 3843 operate as a current mode controller, whereby output switch conduction is initiated by the oscillator and terminated when the peak inductor current reaches the threshold level established by the Error Amplifier Output/Compensation (Pin 1). Thus the error signal controls the peak inductor current on a cycle-by-cycle basis. The Current Sense Comparator PWM Latch configuration used ensures that only a single pulse appears at the Output during any given oscillator cycle. The inductor current is converted to a voltage by inserting the ground-referenced sense resistor Rs in series with the source of output switch Q1. This voltage is monitored by the Current Sense Input (Pin 3) and compared to a level derived from the Error Amp Output. The peak inductor current under normal operating conditions is controlled by the voltage at pin 1 where:

$$I_{pk} = V(Pin 1) - 1.4 V$$

Abnormal operating conditions occur when the power supply output is overloaded or if output voltage sensing is lost. Under these conditions, the Current Sense Comparator threshold will be internally clamped to 1.0 V. Therefore the maximum peak switch current is:

$$I_{pk(max)} = \frac{1.0 \text{ V}}{Rs}$$



When designing a high power switching regulator it becomes desirable to reduce the internal clamp voltage in order to keep the power dissipation of Rs to a reasonable level. A simple method to adjust this voltage is shown in Figure 24. The two external diodes are used to compensate the internal diodes, yielding a constant clamp voltage over temperature. Erratic operation due to noise pickup can result if there is an excessive reduction of the Ipk(max) clamp voltage.

A narrow spike on the leading edge of the current waveform can usually be observed and may cause the power supply to exhibit an instability when the output is lightly loaded. This spike is due to the power transformer interwinding capacitance and output rectifier recovery time. The addition of an RC filter on the Current Sense Input with a time constant that approximates the spike duration will usually eliminate the instability (refer to Figure 28).



Rт

Ст

Voltage

Output/



## XD/XL3842 DIP8/SOP8,XD/XL2842

#### DIP8/SOP8

#### XD/XL2843 DIP8/SOP8, XD/XL3843 DIP8/SOP8



#### Figure 19. Representative Block Diagram

9

#### **Undervoltage Lockout**

Two undervoltage lockout comparators have been incorporated to guarantee that the IC is fully functional before the output stage is enabled. The positive power supply terminal (VCC) and the reference output (Vref) are each monitored by separate comparators. Each has built—in hysteresis to prevent erratic output behavior as their respective thresholds are crossed. The V<sub>CC</sub> comparator upper and lower thresholds are 16 V/10 V for the X842, and 8.4 V/7.6 V for the X843. The V<sub>ref</sub> comparator upper and lower thresholds are 3.6 V/3.4 V. The large hysteresis and low startup current of the X842 makes it ideally suited in off—line converter applications where efficient bootstrap startup techniques are required (Figure 35). The X843 is intended

for lower voltage DC–to–DC converter applications. A 36 V Zener is connected as a shunt regulator from  $V_{CC}$  to ground. Its purpose is to protect the IC from excessive voltage that can occur during system startup. The minimum operating voltage ( $V_{CC}$ ) for the X842 is 11 V and 8.2 V for the X843.

These devices contain a single totem pole output stage that was specifically designed for direct drive of power MOSFETs. It is capable of up to  $\pm 1.0$  A peak drive current and has a typical rise and fall time of 50 ns with a 1.0 nF load. Additional internal circuitry has been added to keep the Output in a sinking mode whenever an undervoltage lockout is active. This characteristic eliminates the need for an external pull-down resistor.

The SOIC-14 surface mount package provides separate pins for  $V_{\rm C}$  (output supply) and Power Ground. Proper implementation will



significantly reduce the level of switching transient noise imposed on the control circuitry. This becomes particularly useful when reducing the Ipk(max) clamp level. The separate  $V_{\rm C}$  supply input allows the designer added flexibility in tailoring the drive voltage independent of  $V_{\rm CC}$ . A Zener clamp is typically connected to this input when driving power MOSFETs in systems where  $V_{\rm CC}$  is greater than 20 V. Figure 27 shows proper power and control ground connections in a current–sensing power MOSFET application.

#### Reference

The 5.0 V bandgap reference is trimmed to  $\pm 1.0\%$  tolerance at  $T_J = 25$ °C on the 284X, and  $\pm 2.0\%$  on the 384X. Its primary purpose is to supply charging current to the oscillator timing capacitor. The reference has short—circuit protection and is capable of providing in excess of 20 mA for powering additional control system circuitry.

#### **Design Considerations**

## Do not attempt to construct the converter on wire-wrap or plug-in prototype boards.

High frequency circuit layout techniques are imperative to prevent pulse-width jitter. This is usually caused by excessive noise pick-up imposed on the Current Sense or Voltage Feedback inputs. Noise immunity can be improved by lowering circuit impedances at these points. The printed circuit layout should contain a ground plane with low-current signal and high-current switch and output grounds returning on separate paths back to the input filter capacitor. Ceramic bypass capacitors (0.1 F) connected directly to VCC, VC, and V<sub>ref</sub> may be required depending upon circuit layout. This provides a low impedance path for filtering the high frequency noise. All high current loops should be kept as short as possible using heavy copper runs to minimize radiated EMI. The Error Amp compensation circuitry and the converter output voltage divider should be

located close to the IC and as far as possible from the power switch and other noise—generating components.

Current mode converters can exhibit subharmonic oscillations when operating at a duty cycle greater than 50% with continuous inductor current. This instability is independent of the regulator's closed loop characteristics and is caused by the simultaneous operating conditions of fixed frequency and peak current detecting. Figure 21A shows the phenomenon graphically. At t<sub>0</sub>, switch conduction begins, causing the inductor current to rise at a slope of m<sub>1</sub>. This slope is a function of the input voltage divided by the inductance. At t<sub>1</sub>, the Current Sense Input reaches the threshold established by the control voltage. This causes the switch to turn off and the current to decay at a slope of m<sub>2</sub>, until the next oscillator cycle. The unstable condition can be shown if a perturbation is added to the control voltage, resulting in a small I (dashed line). With a fixed oscillator period, the current decay time is reduced, and the minimum current at switch turn—on  $(t_2)$  is increased by  $I + I m_2/m_1$ . The minimum current at the next cycle (t3) decreases to (I + I m2/m1) (m2/m1). This perturbation is multiplied by  $m_2/m_1$ on each succeeding cycle, alternately increasing and decreasing the inductor current at switch turn-on. Several oscillator cycles may be required before the inductor current reaches zero causing the process to commence again. If m<sub>2</sub>/m<sub>1</sub> is greater than 1, the converter will be unstable. Figure 21B shows that by adding an artificial ramp that is synchronized with the PWM clock to the control voltage, the I perturbation will decrease to zero on succeeding cycles. This compensating ramp (m<sub>3</sub>) must have a slope equal to or slightly greater than m<sub>2</sub>/2 for stability. With m<sub>2</sub>/2 slope compensation, the average inductor current follows the control voltage, yielding true current mode operation. The compensating ramp can be derived from the oscillator and added to either the Voltage Feedback or Current Sense inputs (Figure 34).



10



XD/XL3842

DIP8/SOP8,XD/XL2842 DIP8/SOP8

XD/XL2843 DIP8/SOP8,XD/XL3843 DIP8/SOP8



Figure 21. Continuous Current Waveforms



Figure 23. External Duty Cycle Clamp and Multi-Unit Synchronization

Figure 24. Adjustable Reduction of Clamp Level





The diode clamp is required if the Sync amplitude is large enough to cause the bottom side of  $C_T$  to go more than 300 mV below ground.

Figure 22. External Clock Synchronization



Figure 25. Soft-Start Circuit Figure 26. Adjustable Buffered Reduction of Clamp Level with Soft-Start



Virtually lossless current sensing can be achieved with the implementation of a SENSEFET power switch. For proper operation during over-current conditions, a reduction of the  $l_{pk(max)}$  clamp level must be implemented. Refer to Figures 24 and 26.

Figure 27. Current Sensing Power MOSFET



The addition of the RC filter will eliminate instability caused by the leading edge spike on the current waveform.

Figure 28. Current Waveform Spike Suppression









Series gate resistor  $\mathbf{R}_{\mathbf{g}}$  will damp any high frequency parasitic oscillations

caused by the MOSFET input capacitance and any series wiring inductance in The totem pole output can furnish negative base current for enhanced the

gate-source circuit. transistor turn-off, with the addition of capacitor C1. Figure 29. MOSFET Parasitic Oscillations Figure

#### 30. Bipolar Transistor Drive



The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selected for a holding of < A(A) The MCR101 SCR must be selecte



transistor circuit can be used in place of the SCR as shown. All resistors are 10

Figure 31. Isolated Latched Shutdown



Error Amp compensation circuit for stabilizing any current mode topology except for boost and flyback converters operating with continuous inductor current.





Error Amp compensation circuit for stabilizing current mode boost and flyback topologies operating with continuous inductor current.

Figure 33. Error Amplifier Compensation



The buffered oscillator ramp can be resistively summed with either the voltage feedback or current sense inputs to provide slope compensation.





12V/0.3 A

Figure 35. 27 W Off-Line Flyback Regulator

| Test                           | Conditions                                                                                                                           | Results                                  |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| Line Regulation: 5.0 V<br>±12V | V <sub>in</sub> = 95 to 130 Vac                                                                                                      | = 50 mV or ± 0.5%<br>= 24 mV or ± 0.1%   |
| Load Regulation: 5.0 V ±12V    | V <sub>in</sub> = 115 Vac,<br>I <sub>out</sub> = 1.0 A to 4.0 A<br>V <sub>in</sub> = 115 Vac,<br>I <sub>out</sub> = 100 mA to 300 mA | = 300 mV or ± 3.0%<br>= 60 mV or ± 0.25% |



## XD/XL3842

## DIP8/SOP8,XD/XL2842 DIP8/SOP8

## XD/XL2843 DIP8/SOP8,XD/XL3843 DIP8/SOP8

| Output Ripple: | 5.0 V<br>±12V | V <sub>in</sub> = 115 Vac | 40 mV <sub>pp</sub><br>80 mV <sub>pp</sub> |
|----------------|---------------|---------------------------|--------------------------------------------|
| Efficiency     |               | V <sub>in</sub> = 115 Vac | 70%                                        |

All outputs are at nominal load currents, unless otherwise noted

#26 Hexfiliar Wound
Secondary Feedback: 10
Turns
#30 AWG (2 strands) Bifiliar
Wound
Core: Ferroxcube EC35-3C8
Bobbin: Ferroxcube
EC35PCB1 Gap: ≈ 0.10" for a
primary inductance of 1.0 mH



#### **PACKAGE DIMENSIONS**

#### PDIP-8 N SUFFIX

CASE 626-05 ISSUE N



H E

NOTES: 1. DIMENSIONING AND Y14.5M, 1994.

CONTROLLING DIMENSION:
 DIMENSIONS A, A1 AND L
 PACKAGE SEATED IN JEDEC
 GS-3.

GS-3.

4. DIMENSIONS D, D1 AND E1
FLASHOR PROTRUSIONS. MOLD
ARE NOT TO EXCEED 0.10 INCH.
5. DIMENSION E IS MEASURED
DATUMPLANE H WITH THE LEADS
PERPENDICULAR TO DATUM C.
6. DIMENSION E 3 IS

TOLERANCING PER ASME

INCHES.

ARE MEASURED WITH THE SEATING PLANE GAUGE

DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS

AT A POINT 0.015 BELOW CONSTRAINED

MEASURED AT THE LEAD

LEADS EXIT THE BODY.

THELEADS

(ROUNDED OR SQUARE

NOTE 8C

**TOP VIEW** 

7. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF

UNCONSTRAINED. **END VIEW** LEADS, WHERE THE

**WITH LEADS CONSTRAINED** 8. PACKAGE CONTOUR IS OPTIONAL CORNERS).





### XD/XL3842 DIP8/SOP8,XD/XL2842 DIP8/SOP8

#### PACKAGE DIMENSIONS

#### SOIC-8 D1 SUFFIX

CASE 751-07 **ISSUE AK** 



#### NOTES:

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) DEED RIDE.

- PER SIDE.
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT
- MAXIMUM MATERIAL CONDITION.
  6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | METERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 4.80   | 5.00   | 0.189 | 0.197 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.053 | 0.069 |
| D   | 0.33   | 0.51   | 0.013 | 0.020 |
| G   | 1.27   | 7 BSC  | 0.05  | 0 BSC |
| Н   | 0.10   | 0.25   | 0.004 | 0.010 |
| J   | 0.19   | 0.25   | 0.007 | 0.010 |
| K   | 0.40   | 1.27   | 0.016 | 0.050 |
| М   | 0 °    | 8 °    | 0 °   | 8 °   |
| N   | 0.25   | 0.50   | 0.010 | 0.020 |
| S   | 5.80   | 6.20   | 0.228 | 0.244 |



## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:

Click to view products by XINLUDA manufacturer:

Other Similar products are found below:

FAN53610AUC33X FAN53611AUC123X MP2374DS-LF-Z EN6310QA NCP81108MNTXG NCP81109BMNTXG FAN48610BUC45X
FAN48617UC50X R3 KE177614 EP5358LUA MPQ4423GQ-AEC1-Z FAN53611AUC12X MAX809TTR NCV891234MW50R2G

AST1S31PUR NCP81103MNTXG NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG SCY1751FCCT1G

NCP81109JMNTXG MP2161AGJ-Z NCP81241MNTXG MP2388GQEU-Z MPQ4481GU-AEC1-P MP8756GD-P MPQ2171GJ-P

MPQ2171GJ-AEC1-P MP2171GJ-P NCV1077CSTBT3G MP28160GC-Z MPM3509GQVE-AEC1-P LTM4691EV#PBF XCL207A123CR-G XDPE132G5CG000XUMA1 XDPE12284C0000XUMA1 LTM4691IV#PBF MP5461GC-P MP28301GG-P MIC23356YFT-TR

ISL95338IRTZ MP3416GJ-P BD9S201NUX-CE2 ISL9113AIRAZ-T MP5461GC-Z MPQ2172GJ-AEC1-Z MPQ4415AGQB-Z

MPQ4590GS-Z IR3888AMTRPBFAUMA1