

# XL9535, XL9555

16-bit  $I^2$ C-bus and SMBus I/O port Expander With Interrupt Output and Configuration Registers Rev. 2.3 — 2018

#### 1. DESCRIPTION

This device (XL9535/XL9555) is a 24-pin CMOS IC that provides 16-bit of General Purpose parallel Input/Output (GPIO) expansion for most micro-controller families via the  $I^2C$ -bus/SMBus interface [serial clock line (SCL), serial data line (SDA)]. These device is designed for 2.3-V to 5.5-V  $V_{CC}$  operation. The improvements include higher drive capability, 5 V I/O tolerance, lower supply current, individual I/O configuration, and smaller packaging. I/O expanders provide a simple solution when additional I/O is needed for ACPI power switches, sensors, push buttons, LEDs, fans, etc.

These device consists of two 8-bit Configuration (Input or Output selection); Input Port, Output Port and Polarity Inversion (active-HIGH or active-LOW operation) registers. At power on, the I/Os are configured as inputs. The system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each Input or Output is kept in the corresponding Input or Output register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master.

These device open-drain interrupt ( $\overline{\text{INT}}$ ) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. The system master can reset these device in the event of a timeout or other improper operation by utilizing the power-on reset feature. The power-on reset sets the registers to their default values and initializes the I<sup>2</sup>C/SMBus state machine. Three hardware address pins (A0, A1 and A2) vary the fixed I<sup>2</sup>C-bus address and allow up to eight devices to share the same I<sup>2</sup>C-bus/SMBus.

#### 2. FEATURES

- I<sup>2</sup>C-bus to 16-bit GPIO expander
- Operating power supply voltage range of 2.3-V to 5.5-V
- Low standby current consumption
- 5 V tolerant I/O ports
- 400 kHz fast-mode I<sup>2</sup>C-bus clock frequency
- Noise filter on SCL/SDA inputs
- Internal power-on reset
- No glitch on power-up

- Polarity Inversion register
- Address by 3 hardware address pins for use of up to 8 devices
- Open-drain active LOW interrupt output
- 16 I/O pins which default to 16 inputs
- Latch-up testing exceeds 100 mA per JESD
   78
- ESD protection exceeds JESD 22
   2000 V HBM, 200 V MM and 1000 V CDM



### 3. ORDERING INFORMATION

**Table 1. Ordering Information** 

| Part       | Device     | Package        | Body size   | Temperature | MSL   | Transport | Package  |
|------------|------------|----------------|-------------|-------------|-------|-----------|----------|
| Number     | Marking    | Туре           | (mm)        | (°C)        | IVISE | Media     | Quantity |
| XL9535D    | XL9535D    | SOP24(300mil)  | 15.4 × 7.50 | -40 to +85  | MSL3  | T&R 13"   | 1000     |
| XL9535SS   | XL9535SS   | SSOP24(209mil) | 8.20 × 5.30 | -40 to +85  | MSL3  | T&R 13"   | 2500     |
| XL9535     | XL9535     | TSSOP24        | 7.80 × 4.40 | -40 to +85  | MSL3  | T&R 13"   | 4000     |
| XL9535QF24 | XL9535QF24 | QFN24-4×4      | 4.00 × 4.00 | -40 to +85  | MSL3  | T&R 13"   | 5000     |
| XL9555D    | XL9555D    | SOP24(300mil)  | 15.4 × 7.50 | -40 to +85  | MSL3  | T&R 13"   | 1000     |
| XL9555SS   | XL9555SS   | SSOP24(209mil) | 8.20 × 5.30 | -40 to +85  | MSL3  | T&R 13"   | 2500     |
| XL9555     | XL9555     | TSSOP24        | 7.80 × 4.40 | -40 to +85  | MSL3  | T&R 13"   | 4000     |
| XL9555QF24 | XL9555QF24 | QFN24-4×4      | 4.00 × 4.00 | -40 to +85  | MSL3  | T&R 13"   | 5000     |

### 4. PIN CONFIGURATIONS AND FUNCTIONS



Figure 1. Pin configuration for SOP24/SSOP24/TSSOP24 (TOP VIEW)

Figure 2. Pin configuration for QFN24 (TOP VIEW)



**Table 2. Pin Functions** 

| PIN             | PIN NUME       | BER   | DESCRIPTION                                                                         |
|-----------------|----------------|-------|-------------------------------------------------------------------------------------|
| NAME            | SOP/SSOP/TSSOP | QFN   | DESCRIPTION                                                                         |
| INT             | 1              | 22    | Interrupt output (open-drain). Connect to V $_{\rm CC}$ through a pull-up resistor. |
| A1              | 2              | 23    | Address input 1. Connect directly to V <sub>CC</sub> or ground.                     |
| A2              | 3              | 24    | Address input 2. Connect directly to V <sub>CC</sub> or ground.                     |
| P00             | 4              | 1     |                                                                                     |
| P01             | 5              | 2     |                                                                                     |
| P02             | 6              | 3     |                                                                                     |
| P03             | 7              | 4     | Port 0 input/output. Push-pull design structure. At power on, P00-P07 are           |
| P04             | 8              | 5     | configured as an input. [1]                                                         |
| P05             | 9              | 6     |                                                                                     |
| P06             | 10             | 7     |                                                                                     |
| P07             | 11             | 8     |                                                                                     |
| GND             | 12             | 9 [2] | Supply ground.                                                                      |
| P10             | 13             | 10    |                                                                                     |
| P11             | 14             | 11    |                                                                                     |
| P12             | 15             | 12    |                                                                                     |
| P13             | 16             | 13    | Port 1 input/output. Push-pull design structure. At power on, P10-P17 are           |
| P14             | 17             | 14    | configured as an input. [1]                                                         |
| P15             | 18             | 15    |                                                                                     |
| P16             | 19             | 16    |                                                                                     |
| P17             | 20             | 17    |                                                                                     |
| A0              | 21             | 18    | Address input 0. Connect directly to V <sub>CC</sub> or ground.                     |
| SCL             | 22             | 19    | Serial clock line. Connect to V <sub>CC</sub> through a pull-up resistor.           |
| SDA             | 23             | 20    | Serial data line. Connect to V <sub>CC</sub> through a pull-up resistor.            |
| V <sub>CC</sub> | 24             | 21    | Supply voltage.                                                                     |
| ePAD            | -              | Υ [2] | Exposed thermal pad. Connect directly to ground.                                    |
|                 |                |       |                                                                                     |

 $<sup>[1] \</sup>hspace{0.5cm} \textbf{XL9535 and XL9555 I/Os are to tem pole. For XL9555 inside, note that there is a high value resistor tied to $V_{CC}$ at each pin. } \\$ 

<sup>[2]</sup> QFN24 package die supply ground is connected to both the GND pin and the exposed thermal pad(ePAD). The GND pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board-level performance, the ePAD needs to be soldered to the board using a corresponding thermal pad on the board, and for proper heat conduction through the board thermal vias need to be incorporated in the PCB in the thermal pad region.



# 5. FUNCTIONAL BLOCK DIAGRAM



REMARK:

- (1) All I/Os are set to inputs at reset.
- (2) Pin numbers shown are for the TSSOP24 package.

Figure 3. Block Diagram

## 6. SPECIFICATIONS

# 6.1. Absolute Maximum Ratings [3]

| SYMBOL           | PARAMETER                                  | TEST CONDITIONS                                      | MIN  | MAX     | UNIT |
|------------------|--------------------------------------------|------------------------------------------------------|------|---------|------|
| V <sub>cc</sub>  | Supply voltage range                       |                                                      | -0.5 | +6      | V    |
| V <sub>IN</sub>  | Input pin voltage range [4]                |                                                      | -0.5 | +6      | V    |
| Vo               | Output pin voltage range [4]               |                                                      | -0.5 | +6      | V    |
| I <sub>IK</sub>  | Input clamp current                        | V <sub>IN</sub> <0                                   | -    | -20     | mA   |
| I <sub>OK</sub>  | Output clamp current                       | V <sub>0</sub> <0                                    | -    | -20     | mA   |
| I <sub>IOK</sub> | Input/output clamp current                 | V <sub>o</sub> <0 or V <sub>o</sub> >V <sub>cc</sub> | -    | ±20     | mA   |
| I <sub>OL</sub>  | Continuous output low current              | $V_0 = 0$ to $V_{CC}$                                | -    | +50     | mA   |
| Іон              | Continuous output high current             | $V_0 = 0$ to $V_{CC}$                                | -    | -50     | mA   |
|                  | Continuous current through GND             |                                                      | -    | -250    | mA   |
| lcc              | Continuous current through V <sub>CC</sub> |                                                      | -    | +160    | mA   |
| P <sub>tot</sub> | Total Power Dissipation                    |                                                      | -    | 200     | mW   |
| T <sub>stg</sub> | Storage temperature range                  |                                                      | -65  | +150    | °C   |
| T <sub>amb</sub> | Ambient temperature range                  | Operating                                            | -40  | +85     | °C   |
| MSL              | Moisture Sensitivity                       |                                                      |      | Level 3 |      |



- [3] Stresses exceeding those listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- [4] The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### 6.2. Thermal Resistance Characteristics

| SYMBOL           |                                        |       | UNIT   |         |       |      |
|------------------|----------------------------------------|-------|--------|---------|-------|------|
| STIVIBUL         | TEST CONDITIONS                        |       | SSOP24 | TSSOP24 | QFN24 | UNII |
| D.               | Package thermal impedance, Junction-to | 108.8 | 92.9   | 48.4    | 43.6  | °C/W |
| R <sub>θJA</sub> | -ambient (free air) <sup>[5]</sup>     | 108.8 | 92.9   | 40.4    | 45.0  | C/W  |

<sup>[5]</sup> Measured with minimum pad spacing on an FR4 PCB board, using 10 mm-by-1 inch, 2 ounce copper trace no air flow.

# 6.3. ESD Ratings

| SYMBOL           | PARAMETER                                | TEST CONDITIONS                             | MIN | MAX  | UNIT |
|------------------|------------------------------------------|---------------------------------------------|-----|------|------|
|                  | V <sub>ESD</sub> Electrostatic Discharge | Human Body Mode (HBM), all pins [6]         | 0   | 2000 | V    |
| V <sub>ESD</sub> |                                          | rge Charged Device Model (MM), all pins [7] |     | 200  | V    |
|                  |                                          | Charged Device Model (CDM), all pins [8]    | 0   | 1000 | V    |

- [6] Tested to EIA / JESD22-A114-A.
- [7] Tested to EIA / JESD22-A115-A.
- [8] Tested to JESD22-C101-A.

# 6.4. Recommended Operating Conditions

| SYMBOL                                   | PARAMETER                      | TEST CONDITIONS             | MIN                 | MAX                 | UNIT       |
|------------------------------------------|--------------------------------|-----------------------------|---------------------|---------------------|------------|
| V <sub>cc</sub>                          | Supply voltage                 | V <sub>CC(MAX)</sub> = 5.5V | 2.3                 | 5.5                 | V          |
| V <sub>IH</sub> High-level input voltage | High lavel in autoraliana      | SCL, SDA                    | 0.7×V <sub>cc</sub> | V <sub>cc</sub>     | V          |
|                                          | nign-level input voitage       | A2-A0, P07-P00, P17-P10     | 0.7×V <sub>cc</sub> | V <sub>cc</sub>     | V          |
| .,                                       | Law law library                | SCL, SDA                    | -0.5                | 0.3×V <sub>cc</sub> | V          |
| V <sub>IL</sub>                          | Low-level input voltage        | A2-A0, P07-P00, P17-P10     | -0.5                | 0.3×V <sub>cc</sub> | V          |
| I <sub>OH</sub>                          | High-level output current      | P07-P00, P17-P10            | -                   | -10                 | mA         |
| loL                                      | Low-level output current       | P07-P00, P17-P10            | -                   | 25                  | mA         |
| T <sub>A</sub>                           | Operating free-air temperature |                             | -40                 | +85                 | $^{\circ}$ |

#### 6.5. Electrical Characteristics

 $V_{CC}$  = 2.3 V to 5.5 V; GND = 0 V;  $T_A$  = free-air temperature range; unless otherwise specified.

|                  |                                   | , .                                       | •                                                       |                 |     |      |     |      |  |
|------------------|-----------------------------------|-------------------------------------------|---------------------------------------------------------|-----------------|-----|------|-----|------|--|
| SYMBOL           | PARAMETER                         |                                           | TEST CONDITIONS                                         | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |  |
| Power Supplies   |                                   |                                           |                                                         |                 |     |      |     |      |  |
|                  | VI.05.25                          | I/O = inputs, f <sub>SCL</sub> = 100 kHz, | 5.5.4                                                   |                 | 425 | 200  |     |      |  |
|                  | Supply Current, in operating mode | XL9535                                    | I <sub>O</sub> = 0, No load                             | 5.5 V           | -   | 135  | 200 | μΑ   |  |
| I <sub>CC</sub>  |                                   |                                           | I/O = inputs, f <sub>SCL</sub> = 100 kHz,               | 5.5.4           | -   | 135  | 200 |      |  |
|                  |                                   | XL9555                                    | I <sub>O</sub> = 0, No load                             | 5.5 V           |     |      |     | μΑ   |  |
|                  | Standby Current,                  |                                           | V <sub>IN</sub> = GND, I/O = inputs, f <sub>SCL</sub> = | 5.5.4           |     |      |     |      |  |
| I <sub>STB</sub> | in standby mode                   | XL9535                                    | 0 kHz, I <sub>0</sub> = 0, No load                      | 5.5 V           | -   | 0.25 | 1   | μА   |  |



|                    |                                         |                     | $V_{IN} = V_{CC}$ , I/O = inputs, $f_{SCL} = 0$ kHz, $I_O = 0$ , No load    | 5.5 V          | -                   | 0.25       | 1                   | μΑ |
|--------------------|-----------------------------------------|---------------------|-----------------------------------------------------------------------------|----------------|---------------------|------------|---------------------|----|
|                    |                                         |                     |                                                                             |                |                     |            |                     |    |
|                    |                                         |                     | $V_{IN} = GND$ , I/O = inputs, $f_{SCL} =$ 0 kHz, $I_0 = 0$ , No load       | 5.5 V          | -                   | 1.1        | 1.5                 | mA |
|                    |                                         | XL9555              | $V_{IN} = V_{CC}$ , $I/O = inputs$ , $f_{SCL} = 0$ kHz, $I_O = 0$ , No load | 5.5 V          | -                   | 0.25       | 1                   | μΑ |
| Additional current |                                         | XL9535              | One input at $V_{CC}$ - 0.6 V, Other inputs at $V_{CC}$ or GND              | 2.3 V to 5.5 V |                     |            | 200                 | μА |
| Δl <sub>cc</sub>   | in standby mode                         | XL9555              | One input at $V_{CC}$ - 0.6 V, Other inputs at $V_{CC}$ or GND              | 2.3 V to 5.5 V |                     |            | 1.5                 | mA |
| V <sub>PORR</sub>  | Power-on reset volta                    | ge, V <sub>cc</sub> | $V_{IN} = V_{CC}$ or GND, $I_0 = 0$ , no load;                              |                | -                   | 1.7        | 2.2                 | V  |
| V <sub>PORF</sub>  | Power-on reset voltage, V <sub>CC</sub> |                     | $V_{IN} = V_{CC}$ or GND, $I_0 = 0$ , no load;                              |                | 0.7                 | 1          | -                   | V  |
| Input SCL; ir      | nput/output SDA                         |                     |                                                                             |                |                     |            |                     |    |
| V <sub>IL</sub>    | LOW-level input volta                   | age                 |                                                                             | 2.3 V to 5.5 V | -0.5                | -          | 0.3×V <sub>CC</sub> | ٧  |
| V <sub>IH</sub>    | HIGH-level input volt                   | age                 |                                                                             | 2.3 V to 5.5 V | 0.7×V <sub>CC</sub> |            | 5.5                 | ٧  |
| I <sub>OL</sub>    | LOW-level output cu                     | rrent               | V <sub>OL</sub> = 0.4 V                                                     | 2.3 V to 5.5 V | 3                   | -          | -                   | mA |
| I <sub>L</sub>     | leakage current                         |                     | V <sub>IN</sub> = V <sub>CC</sub> or GND                                    | 2.3 V to 5.5 V | -1                  | -          | +1                  | μΑ |
| Cı                 | input capacitance                       |                     | V <sub>IN</sub> = GND                                                       | 2.3 V to 5.5 V | -                   | 6          | 10                  | pF |
| I/Os               |                                         |                     |                                                                             |                |                     |            |                     |    |
| V <sub>IL</sub>    | LOW-level input volta                   | age                 |                                                                             | 2.3 V to 5.5 V | -0.5                | -          | 0.3×V <sub>CC</sub> | ٧  |
| V <sub>IH</sub>    | HIGH-level input voltage                |                     |                                                                             | 2.3 V to 5.5 V | 0.7×V <sub>cc</sub> |            | 5.5                 | ٧  |
|                    |                                         |                     | V <sub>OL</sub> = 0.5 V                                                     | 2.3 V to 5.5 V | 8                   | 10         | -                   | mA |
| .                  | LOW-level output                        | 10]                 | V <sub>OL</sub> = 0.7 V                                                     | 2.3 V to 5.5 V | 10                  | 14         | -                   | mA |
| I <sub>OL</sub>    | current [10]                            |                     | V <sub>OL</sub> = 0.5 V                                                     | 2.3 V to 5.5 V | 8                   | (8 to 20)  | -                   | mA |
|                    |                                         | XL9555              | V <sub>OL</sub> = 0.7 V                                                     | 2.3 V to 5.5 V | 10                  | (10 to 24) | -                   | mA |
|                    |                                         |                     |                                                                             | 2.3 V          | 1.8                 | -          | -                   | V  |
|                    |                                         |                     | I <sub>OH</sub> = -8 mA                                                     | 3 V            | 2.6                 | -          | -                   | ٧  |
|                    |                                         | . [11]              |                                                                             | 4.75 V         | 4.1                 | -          | -                   | V  |
| V <sub>OH</sub>    | HIGH-level output vo                    | oltage [11]         |                                                                             | 2.3 V          | 1.7                 | -          | -                   | V  |
|                    |                                         |                     | I <sub>OH</sub> = -10 mA                                                    | 3 V            | 2.5                 | -          | -                   | ٧  |
|                    |                                         |                     |                                                                             | 4.75 V         | 4                   | -          | -                   | ٧  |
| Ішн                | HIGH-level input leak                   | kage                | V <sub>IN</sub> = V <sub>CC</sub>                                           | 5.5 V          | -                   | -          | 1                   | μА |
|                    | LOW-level input                         | XL9535              | V <sub>IN</sub> = GND                                                       | 5.5 V          | -                   | -          | -1                  | μА |
| ILIL               | leakage current                         | XL9555              | V <sub>IN</sub> = GND                                                       | 5.5 V          | -                   | -          | -100                | μΑ |
| Cı                 | input capacitance                       | I                   |                                                                             | 2.3 V to 5.5 V | -                   | 3.7        | 5                   | pF |
| Co                 | output capacitance                      |                     |                                                                             | 2.3 V to 5.5 V | -                   | 3.7        | 5                   | pF |
| Interrupt (II      |                                         |                     |                                                                             | <u> </u>       | l                   | I          | l                   | •  |
|                    | *                                       |                     | V <sub>OL</sub> = 0.4 V                                                     | 2.3 V to 5.5 V | 3                   | -          | -                   | mA |
| loL                |                                         |                     |                                                                             |                |                     | I .        |                     |    |
| I <sub>OL</sub>    | output capacitance                      |                     |                                                                             | 2.3 V to 5.5 V | -                   | 3.7        | 5                   | pF |



| V <sub>IL</sub> | LOW-level input voltage  |                                          | 2.3 V to 5.5 V | -0.5                | -   | 0.3×V <sub>CC</sub> | V  |
|-----------------|--------------------------|------------------------------------------|----------------|---------------------|-----|---------------------|----|
| V <sub>IH</sub> | HIGH-level input voltage |                                          | 2.3 V to 5.5 V | 0.7×V <sub>CC</sub> |     | 5.5                 | V  |
| IL              | leakage current          | V <sub>IN</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | -1                  | -   | +1                  | μΑ |
| Cı              | input capacitance        |                                          | 2.3 V to 5.5 V | -                   | 2.5 | 5                   | pF |

<sup>[9]</sup>  $V_{CC}$  must be lowered than 0.2 V for at least 5  $\mu s$  in order to reset the part.

# 6.6. Dynamic Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 4)

| CVAADOL                  | DADAMETED                                                              | TEST COMPLETIONS | Standa | rd-mode | Fast-ı                                 | mode | LINUT |
|--------------------------|------------------------------------------------------------------------|------------------|--------|---------|----------------------------------------|------|-------|
| SYMBOL                   | PARAMETER                                                              | TEST CONDITIONS  | MIN    | MAX     | MIN                                    | MAX  | UNIT  |
| I <sup>2</sup> C-bus Int | erface Timing                                                          |                  | •      | •       |                                        |      |       |
| f <sub>SCL</sub>         | I <sup>2</sup> C-bus SCL Clock frequency                               |                  | 0      | 100     | 0                                      | 400  | kHz   |
| t <sub>BUF</sub>         | I <sup>2</sup> C-bus free time between a STOP and<br>START Condition   |                  | 4.7    | -       | 1.3                                    | -    | μs    |
| t <sub>HD:STA</sub>      | Hold Time (Repeated) START Condition                                   |                  | 4.0    | -       | 0.6                                    | -    | μs    |
| t <sub>su:sta</sub>      | Set-up Time for a Repeated START  Condition                            |                  | 4.7    | -       | 0.6                                    | -    | μs    |
| t <sub>su:sto</sub>      | Set-up Time for STOP Condition                                         |                  | 4.0    | -       | 0.6                                    | -    | μs    |
| t <sub>VD:ACK</sub>      | Data Valid Acknowledge Time [12]                                       |                  | 0.3    | 3.45    | 0.1                                    | 0.9  | μs    |
| t <sub>HD:DAT</sub>      | Data Hold Time                                                         |                  | 0      | -       | 0                                      | -    | ns    |
| t <sub>VD:DAT</sub>      | Data Valid Time [13]                                                   |                  | 300    | -       | 50                                     | -    | ns    |
| t <sub>SU:DAT</sub>      | Data Set-up Time                                                       |                  | 250    | -       | 100                                    | -    | ns    |
| t <sub>LOW</sub>         | LOW period of the SCL clock                                            |                  | 4.7    | -       | 1.3                                    | -    | μs    |
| t <sub>HIGH</sub>        | HIGH period of the SCL clock                                           |                  | 4.0    | -       | 0.6                                    | -    | μs    |
| t <sub>f</sub>           | Fall Time of both SDA and SCL signals [14, 15]                         |                  | -      | 300     | 20 + 0.1C <sub>b</sub> <sup>[16]</sup> | 300  | ns    |
| tr                       | Rise Time of both SDA and SCL signals                                  |                  | -      | 300     | 20 + 0.1C <sub>b</sub> <sup>[16]</sup> | 300  | ns    |
| t <sub>sp</sub>          | Pulse Width of Spikes that must be Suppressed by the Input Filter [17] |                  |        | 50      |                                        | 50   | ns    |
| C <sub>b</sub>           | I <sup>2</sup> C-bus capacitive load [16]                              |                  |        | 400     |                                        | 400  | pF    |
| Port timin               | g                                                                      |                  |        | •       |                                        |      |       |
| t <sub>pv(Q)</sub>       | Output data valid time [18]                                            |                  | -      | 200     | -                                      | 200  | ns    |
| t <sub>ps(D)</sub>       | Input data set-up time                                                 |                  | 150    | -       | 150                                    | -    | ns    |
| t <sub>ph(D)</sub>       | Input data hold time                                                   |                  | 1      | -       | 1                                      | -    | μs    |
| Interrupt t              | timing                                                                 |                  |        |         |                                        |      |       |
| t <sub>iv(INT_N)</sub>   | Interrupt valid time, on pin INT                                       |                  | -      | 4       | -                                      | 4    | μs    |
| t <sub>irst(INT_N)</sub> | Interrupt reset delay time, on pin INT                                 |                  | -      | 4       | -                                      | 4    | μs    |

 $<sup>\</sup>label{eq:tvd:ack} \textbf{[12]} \quad t_{\text{VD:ACK}} = \text{time for Acknowledgment signal from SCL LOW to SDA (out) LOW}.$ 

<sup>[10]</sup> Each I/O must be externally limited to a maximum of 25 mA, and each octal (P07–P00 and P17–P10) must be limited to a maximum current of 100 mA, for a device total of 200 mA.

<sup>[11]</sup> The total current sourced by all I/Os must be limited to 160 mA (80 mA for P07–P00 and 80 mA for P17–P10).

<sup>[13]</sup>  $t_{\text{VD:DAT}}$  = minimum time for SDA data out to be valid following SCL LOW.



- [14] A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to  $V_{IL}$  of the SCL signal) in order to bridge the undefined region SCL's falling edge.
- [15] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified tf.
- [16]  $C_b$  = total capacitance of one bus line in pF.
- [17] Input filters on the SDA and SCL inputs suppress noise spikes less than 50 ns.
- [18]  $t_{pv(Q)}$  measured from 0.7× $V_{CC}$  on SCL to 50 % I/O output (XL9535).(see Figure 6)



Figure 4. Definition of timing on the I<sup>2</sup>C-bus



Figure 5. I<sup>2</sup>C-bus timing diagram



Figure 6. tpv(Q) timing

# 7. TEST INFORMATION





**REMARK:** R<sub>L</sub> = load resistor.

 $C_L$  = load capacitance includes jig and probe capacitance.

 $R_T$  = termination resistance should be equal to the output impedance of Zo of the pulse generators.

Figure 7. Test circuitry for switching times



Figure 8. Load circuit

#### 8. CHARACTERISTICS OF THE 12C-BUS INTERFACE

The bidirectional I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### 8.1. Bit Transfer

On the I<sup>2</sup>C-bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse, as changes in the data line at this time will be interpreted as control signals (see Figure 9).



Figure 9. Bit Transfer

#### 8.2. START and STOP Conditions

Both data and clock lines remain HIGH when the bus is not busy. I<sup>2</sup>C communication with this device is initiated by a master sending a START condition (S). A HIGH-to-LOW transition of the SDA data line input/output while the SCL clock is HIGH is defined as the START condition. A LOW-to-HIGH transition of the SDA data line input/output while the SCL clock is HIGH is defined as the STOP condition (P), is sent by the master (see Figure 10).

After the START condition, the device address byte is sent, MSB first, including the data direction bit  $(R/\overline{W})$ . This device does not respond to the general call address.





Figure 10. Definition of START and STOP Conditions

#### 8.3. System Configuration

A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 11).



Figure 11. System Configuration

#### 8.4. Acknowledge

The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge (ACK) bit. The ACK bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra ACK-related clock pulse.

When a slave receiver which is addressed, it must generate an ACK after the reception of each byte. Similarly, the master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable LOW during the HIGH period of the ACK-related clock pulse (see Figure 12). Set-up time and hold time must be taken into account.

A master receiver must signal an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte that has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must leave the SDA data line HIGH to enable the master to generate a STOP condition.

www.xinluda.com 10/25 Rev 2.3





Figure 12. Acknowledgement on the I<sup>2</sup>C-bus

#### 9. FUNCTIONAL DESCRIPTION

#### 9.1. Device Address

Table 3 shows the address byte of the XL9535 and XL9555.

Bit 7 6 5 3 2 0 A2 R/W Symbol 0 1 0 0 Α1 Α0 Programmable bits Fixed bits read / write Slave Address

Table 3. XL9535 and XL9555 device address

The last bit  $(R/\overline{W})$  of the slave address defines the operation (read or write) to be performed. A high (1) selects a read operation, while a low (0) selects a write operation.

|    | INPUTS |    | I <sup>2</sup> C-BUS SLAVE ADDRESS |  |  |  |
|----|--------|----|------------------------------------|--|--|--|
| A2 | A1     | Α0 | I-C-BUS SLAVE ADDRESS              |  |  |  |
| 0  | 0      | 0  | 32 (decimal), 0x20 (hexadecimal)   |  |  |  |
| 0  | 0      | 1  | 33 (decimal), 0x21 (hexadecimal)   |  |  |  |
| 0  | 1      | 0  | 34 (decimal), 0x22 (hexadecimal)   |  |  |  |
| 0  | 1      | 1  | 35 (decimal), 0x23 (hexadecimal)   |  |  |  |
| 1  | 0      | 0  | 36 (decimal), 0x24 (hexadecimal)   |  |  |  |
| 1  | 0      | 1  | 37 (decimal), 0x25 (hexadecimal)   |  |  |  |
| 1  | 1      | 0  | 38 (decimal), 0x26 (hexadecimal)   |  |  |  |
| 1  | 1      | 1  | 39 (decimal), 0x27 (hexadecimal)   |  |  |  |

Table 4. Address Reference

The device features 3 hardware address pins (A0, A1, and A2) to allow the user to program the device's  $I^2C$  address by pulling each pin to either  $V_{CC}$  or GND to signify the bit value in the address. This allows up to 8 devices to be on the same bus without address conflicts. The voltage on the pins must not change while the device is powered up in order to prevent possible  $I^2C$  glitches as a result of the device address changing during a transmission. All of the pins must be tied either to  $V_{CC}$  or GND and cannot be left floating.

### 9.2. Register



#### 9.2.1. Control Register And Command Byte

Following the successful acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the device (XL9535 or XL9555). Three bits of this data byte state the operation (read or write) and the internal registers (input, output, polarity inversion, or configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C-bus interface. The command byte is sent only during a write transmission. It is used as a pointer to determine which of the following registers will be written or read.

Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent.

**Table 5. Control Register Bits** 

| Bit    | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0  |
|--------|---|---|---|---|---|----|----|----|
| Symbol | 0 | 0 | 0 | 0 | 0 | B2 | B1 | В0 |

**Table 6. Command Byte** 

| CONT | ROL REGISTE | R BITS | COMMAND    | REGISTER                  | PROTOCOL        | POWER-UP  |
|------|-------------|--------|------------|---------------------------|-----------------|-----------|
| B2   | B1          | В0     | BYTE (HEX) | REGISTER                  | PROTOCOL        | DEFAULT   |
| 0    | 0           | 0      | 0x00       | Input Port 0              | Read byte       | XXXX XXXX |
| 0    | 0           | 1      | 0x01       | Input Port 1              | Read byte       | XXXX XXXX |
| 0    | 1           | 0      | 0x02       | Output Port 0             | Read/write byte | 1111 1111 |
| 0    | 1           | 1      | 0x03       | Output Port 1             | Read/write byte | 1111 1111 |
| 1    | 0           | 0      | 0x04       | Polarity Inversion Port 0 | Read/write byte | 0000 0000 |
| 1    | 0           | 1      | 0x05       | Polarity Inversion Port 1 | Read/write byte | 0000 0000 |
| 1    | 1           | 0      | 0x06       | Configuration Port 0      | Read/write byte | 1111 1111 |
| 1    | 1           | 1      | 0x07       | Configuration Port 1      | Read/write byte | 1111 1111 |

#### 9.2.2. Registers 0 and 1: Input port registers

The Input Port register (Registers 0 and 1) is an input-only port. It reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration registers (Registers 6 and 7). It only acts on read operation. Writes to these registers have no effect. The default value 'X' is determined by the externally applied logic level.

Before a read operation, a write transmission is sent with the command byte to indicate to the the  $I^2C$  device that the Input Port register will be accessed next.

Table 7. Registers 0 (Input Port Register)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | 10.7 | 10.6 | 10.5 | 10.4 | 10.3 | 10.2 | 10.1 | 10.0 |
| Default | х    | Х    | Х    | Х    | х    | Х    | Х    | Х    |

Table 8. Registers 1 (Input Port Register)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | I1.7 | I1.6 | I1.5 | I1.4 | I1.3 | I1.2 | I1.1 | 11.0 |
| Default | х    | х    | х    | х    | х    | х    | х    | х    |

www.xinluda.com 12/25 Rev 2.3



#### 9.2.3. Registers 2 and 3: Output port registers

This Output Port register (Registers 2 and 3) is an output-only port. It reflects the outgoing logic levels of the pins defined as outputs by Configuration registers (Registers 6 and 7). Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value.

**Table 9. Registers 2 (Output Port Register)** 

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | 00.7 | 00.6 | 00.5 | 00.4 | 00.3 | 00.2 | 00.1 | 00.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

**Table 10. Registers 3 (Output Port Register)** 

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | 01.7 | 01.6 | 01.5 | 01.4 | 01.3 | 01.2 | 01.1 | 01.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### 9.2.4. Registers 4 and 5: Polarity Inversion registers

This Polarity Inversion register (Registers 4 and 5) allows the user to invert the polarity of the Input port register data. If a bit in this register is set (written with '1'), the Input port data polarity is inverted. If a bit in this register is cleared (written with a '0'), the Input port data polarity is retained.

Table 11. Registers 4 (Polarity Inversion Port 0 Register)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | N0.7 | N0.6 | N0.5 | N0.4 | N0.3 | N0.2 | N0.1 | N0.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 12. Registers 5 (Polarity Inversion Port 1 Register)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | N1.7 | N1.6 | N1.5 | N1.4 | N1.3 | N1.2 | N1.1 | N1.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

# 9.2.5. Registers 6 and 7: Configuration registers

This Configuration registers (Registers 6 and 7) configures the directions of the I/O pins. If a bit in this register is set (written with '1'), the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared (written with '0'), the corresponding port pin is enabled as an output. At reset, the device's ports are inputs with a pull-up to  $V_{CC}$ . For XL9555 inside, note that there is a high value resistor tied to  $V_{CC}$  at each pin.

Table 13. Registers 6 (Configuration Port 0 Register)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | C0.7 | C0.6 | C0.5 | C0.4 | C0.3 | C0.2 | C0.1 | C0.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

www.xinluda.com 13 / 25 Rev 2.3



| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | C1.7 | C1.6 | C1.5 | C1.4 | C1.3 | C1.2 | C1.1 | C1.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

### 9.3. Power-on Reset

When power (from 0 V) is applied to  $V_{CC}$ , an internal power-on reset holds the device (XL9535 or XL9555) in a reset condition until  $V_{CC}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the device registers and I<sup>2</sup>C/SMBus state machine will initialize to their default states. The power-on reset typically completes the reset and enables the part by the time the power supply is above  $V_{POR}$ . Thereafter,  $V_{CC}$  must be lowered below 0.2 V to reset the device. For a power-reset cycle,  $V_{CC}$  must be lowered below 0.2 V and then restored to the operating voltage.

## 9.4. I/O Port

When an I/O is configured as an input on device (XL9535), FETs Q1 and Q2 (see Figure 13) are off, which creates a high-impedance input. In the case of device (XL9555), FETs Q1 and Q2 are off, creating a high-impedance input with a weak pull-up to  $V_{CC}$ . The input voltage may be raised above  $V_{CC}$  to a maximum of 5.5 V.

If the I/O is configured as an output, then on device (XL9535 or XL9555) either Q1 or Q2 is enabled (on), depending on the state of the Output Port register. In this case, there are low-impedance paths between the I/O pin and either  $V_{CC}$  or GND. Care should be exercised if an external voltage is applied to this I/O configured as an output should not exceed the recommended levels for proper operation.



**REMARK:** 

- (1) At power-on reset, all registers return to default values.
- (2) The portion of the schematic marked inside the red dotted line box is not in XL9535. Only for XL9555.

Figure 13. Simplified Schematic of Ports I/Os

www.xinluda.com 14 / 25 Rev 2.3



# 9.5. Interrupt Output (INT)

An interrupt is generated by any rising or falling edge of the port inputs in the Input mode. After time  $(t_{\text{Iv(INT)}})$  the signal  $\overline{\text{INT}}$  is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt. Resetting occurs in the Read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal.

The interrupt is deactivated when the input returns to its previous state or the Input Port register is read (see Figure 14). Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as INT. Writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the Input Port register. Because each 8-pin port is read independently, the interrupt caused by Port 0 is not cleared by a read of Port 1, or the other way around.

The  $\overline{\text{INT}}$  output has an open-drain structure and requires pull-up resistor to  $V_{CC}$ .

#### 9.6. Bus Transactions

Data is exchanged between the master and the device (XL9535 or XL9555) through write and read commands, and this is accomplished by reading from or writing to registers in the slave device. Registers are locations in the memory of the slave which contain information, whether it be the configuration information or some sampled data to send back to the master. The master must write information to these registers in order to instruct the slave device to perform a task.

# 9.6.1. Writing to the Port Registers

Data is transmitted to the device (XL9535 or XL9555) by sending the device address and setting the LSB bit to a logic 0 (R/ $\overline{W}$ =0) (see Table 3. "XL9535 and XL9555 device address"). The command byte is sent after the address and determines which register will receive the data following the command byte.

The eight registers within the device (XL9535 or XL9555) are configured to operate as four register pairs. The four pairs are Input Ports, Output Ports, Polarity Inversion Ports, and Configuration Ports. After sending data to one register, the next data byte will be sent to the other register in the pair (see Figure 15 and Figure 16). For example, if the first byte is sent to Output Port 1 (register 3), then the next byte will be stored in Output Port 0 (register 2). There is no limitation on the number of data bytes sent in one write transmission. In this way, each 8-bit register may be updated independently of the other registers.

Figure 14 shows an example of writing a single byte to a slave register, write to the Polarity Inversion Register (0x04).





Figure 14. Write a single byte to Polarity Inversion Register

Figure 15 shows the Write to Output Port Registers (0x02 and 0x03).



Figure 15. Write to Output Port Registers

Figure 16 shows the Write to the Configuration Register (0x06 and 0x07).



Figure 16. Write to Configuration Registers

### 9.6.2. Reading the Port Registers

In order to read data from the device (XL9535 or XL9555), the bus master must first send the device address with the LSB bit set to a logic 0 ( $R/\overline{W}$ =0) (see Table 3. "XL9535 and XL9555 device address"). The command byte is sent after the address and determines which register will be accessed. After a restart, the device address is sent again, but this time the LSB bit is set to a logic 1 ( $R/\overline{W}$ =1). Data from the register defined by the command byte will then be sent by the device (see Figure 17, 18, 19 and Figure 20). After the first byte is read, additional bytes may be read, but the data will now reflect the information in the other register in the pair. For example, if you read Input Port 1, then the next byte read would be Input Port 0. Data is clocked into the register on the falling edge of the

 $\underline{\mathsf{www.xinluda.com}} \hspace{15mm} 16 \, / \, 25 \hspace{15mm} \mathsf{Rev} \, 2.3$ 



acknowledge clock pulse. There is no limitation on the number of data bytes received in one read transmission, but the final byte received, the bus master must not acknowledge the data.

Figure 17 shows an example of reading a single byte from a slave register.



Figure 17. Read a single byte from Register



**REMARK:** Transfer can be stopped at any time by a STOP condition.

Figure 18. Read bytes from Register





**REMARK:** (1) Transfer of data can be stopped at any moment by a STOP condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte has previously been set to '00'

(2) This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 18 for these details).



Figure 19. Read Input Port Register, Scenario 1

**REMARK:** (1) Transfer of data can be stopped at any moment by a STOP condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte has previously been set to '00'

(read Input Port register).

(read Input Port register).

(2) This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 18 for these details).

Figure 20. Read Input Port Register, Scenario 2



#### 10. APPLICATION INFORMATION

#### 10.1. Typical Application

Figure 21 shows an application in which the device (XL9535 or XL9555) can be used.



REMARK:

- (1) Device address is configured as 0100 100xb for this example.
- (2) P00, P02-P03, and P10-P12 are configured as outputs.
- (3) P01, P04–P05, and P13–P17 are configured as inputs.
- (4) Pin numbers shown are for SOP24/SSOP24/TSSOP24 packages.

Figure 21. Typical Application

### 10.2. Minimizing Icc when the I/Os are used to control LEDs

When the device I/Os are used to control LEDs, they are normally connected to  $V_{CC}$  through a resistor as shown in Figure 22. Because the LED acts as a diode, when the LED is off, the I/O  $V_{IN}$  is about 1.2 V less than  $V_{CC}$ . The  $\Delta I_{CC}$  parameter in Electrical Characteristics shows how the supply current ( $I_{CC}$ ) increases as  $V_{IN}$  becomes lower than  $V_{CC}$ . Designs needing to minimize current consumption, such as for battery-powered applications, should consider maintaining the voltage of I/O pins greater than or equal to  $V_{CC}$  when the LED is off.

Figure 22 shows a high-value resistor in parallel with the LED. Figure 23 shows  $V_{CC}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{IN}$  at or above  $V_{CC}$  and prevents additional supply-current consumption when the LED is off.





Figure 22. High-Value Resistor In Parallel With the LED

Figure 23. Device Supplied

By a Lower Voltage

#### 11. ESD AND HANDLING INFORMATION

This IC can be damaged by Electrostatic Discharge (ESD). It recommends that all ICs be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision ICs may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

These devices have limited built-in ESD protection. All input and output pins are protected against ESD under normal handling. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



ESD WARNING: NORMAL HANDLING PRECAUTIONS SHOULD BE TAKEN TO AVOID STATIC DISCHARGE.



# **12. ABBREVIATIONS**

**Table 15. Abbreviations** 

| ACRONYM              | DESCRIPTION                                |
|----------------------|--------------------------------------------|
| ACPI                 | Advanced Configuration and Power Interface |
| CMOS                 | Complementary Metal Oxide Semiconductor    |
| FET                  | Field-Effect Transistor                    |
| GPIO                 | General Purpose Input/Output               |
| IC                   | Integrated Circuit                         |
| 1/0                  | Input/Output                               |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus               |
| SMBus                | System Management Bus                      |
| ESD                  | Electrostatic Discharge                    |
| НВМ                  | Human Body Model                           |
| MM                   | Machine Model                              |
| CDM                  | Charged Device Model                       |
| LED                  | Light Emitting Diode                       |
| LSB                  | Least Significant Bit                      |
| MSB                  | Most Significant Bit                       |
| MCU                  | Microcontroller Unit                       |
| MSL                  | Moisture Sensitivity Level                 |
| PCB                  | Printed-Circuit Board                      |



# 13. PACKAGE INFORMATION

# 13.1. SOP24(300mil) Package outline dimensions

SOP24(300mil): plastic small outline package; 24 leads; Wide body. body width 7.5 mm/300mil.







| SYMBOL   | Dime   | nsions In Millin | neters | Din         | nensions In Inc | hes   |  |
|----------|--------|------------------|--------|-------------|-----------------|-------|--|
| STIVIBUL | MIN.   | TYP.             | MAX.   | MIN.        | TYP.            | MAX.  |  |
| А        | _      |                  | 2.650  | _           |                 | 0.104 |  |
| A1       | 0.100  |                  | 0.300  | 0.004       |                 | 0.012 |  |
| A2       | 2.100  |                  | -      | 0.083       |                 | _     |  |
| b        | 0.330  |                  | 0.510  | 0.013       |                 | 0.020 |  |
| С        | 0.204  |                  | 0.330  | 0.008       |                 | 0.013 |  |
| D        | 15.200 |                  | 15.600 | 0.598       |                 | 0.614 |  |
| е        |        | 1.270 (BSC)      |        | 0.050 (BSC) |                 |       |  |
| Е        | 10.210 |                  | 10.610 | 0.402       |                 | 0.418 |  |
| E1       | 7.400  | 7.500            | 7.600  | 0.291       | 0.300           | 0.299 |  |
| L        | 0.400  |                  | 1.270  | 0.016       |                 | 0.500 |  |
| θ        | 0°     |                  | 8°     | 0°          |                 | 8°    |  |



# 13.2. SSOP24(209mil) Package outline dimensions

SSOP24(209mil): plastic shrink small outline package; 24 leads; body width 5.3 mm/209mil.







| SYMBOL | Dimensions In Millimeters |       |       | Dimensions In Inches |       |       |  |
|--------|---------------------------|-------|-------|----------------------|-------|-------|--|
|        | MIN.                      | TYP.  | MAX.  | MIN.                 | TYP.  | MAX.  |  |
| А      | _                         |       | 1.850 | _                    |       | 0.073 |  |
| A1     | 0.050                     |       | -     | 0.002                |       | _     |  |
| A2     | 1.400                     |       | 1.600 | 0.055                |       | 0.063 |  |
| b      | 0.220                     |       | 0.380 | 0.009                |       | 0.015 |  |
| С      | 0.090                     |       | 0.250 | 0.004                |       | 0.010 |  |
| D      | 7.900                     |       | 8.500 | 0.311                |       | 0.335 |  |
| е      | 0.650 (BSC)               |       |       | 0.026 (BSC)          |       |       |  |
| E      | 7.400                     |       | 8.200 | 0.291                |       | 0.323 |  |
| E1     | 5.000                     | 5.300 | 5.600 | 0.197                | 0.209 | 0.220 |  |
| L      | 0.550                     |       | 0.950 | 0.022                |       | 0.037 |  |
| θ      | 0°                        |       | 8°    | 0°                   |       | 8°    |  |



# 13.3. TSSOP24 Package outline dimensions

TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm



| SYMBOL | Dimensions In Millimeters |       |       | Dimensions In Inches |       |       |
|--------|---------------------------|-------|-------|----------------------|-------|-------|
|        | MIN.                      | TYP.  | MAX.  | MIN.                 | TYP.  | MAX.  |
| А      | -                         |       | 1.200 | -                    |       | 0.047 |
| A1     | 0.050                     |       | 0.150 | 0.002                |       | 0.006 |
| A2     | 0.800                     |       | 1.000 | 0.031                |       | 0.039 |
| b      | 0.190                     |       | 0.300 | 0.007                |       | 0.012 |
| С      | 0.090                     |       | 0.200 | 0.004                |       | 0.008 |
| D      | 7.700                     | 7.800 | 7.900 | 0.303                | 0.307 | 0.311 |
| е      | 0.650 (BSC)               |       |       | 0.026 (BSC)          |       |       |
| Е      | 4.300                     | 4.400 | 4.500 | 0.169                | 0.173 | 0.177 |
| E1     | 6.250                     | 6.400 | 6.550 | 0.246                | 0.252 | 0.258 |
| Н      | 0.250 (TYP)               |       |       | 0.010 (TYP)          |       |       |
| L      | 0.500                     |       | 0.700 | 0.020                |       | 0.028 |
| θ      | 1°                        |       | 7°    | 1°                   |       | 7°    |



# 13.4. QFN24-4×4 Package outline dimensions

QFN24-4×4: plastic thermal enhanced very thin quad flat package; no leads; body size 4×4 mm





**Top View** 

**Bottom View** 



# **Side View**

| SYMBOL | Dimensions In Millimeters |       |       | Dimensions In Inches |       |       |  |
|--------|---------------------------|-------|-------|----------------------|-------|-------|--|
|        | MIN.                      | TYP.  | MAX.  | MIN.                 | TYP.  | MAX.  |  |
| А      | 0.700                     | 0.750 | 0.800 | 0.028                | 0.030 | 0.031 |  |
| A1     | 0.000                     |       | 0.050 | 0.000                |       | 0.002 |  |
| А3     | 0.203 (REF)               |       |       | 0.008 (REF)          |       |       |  |
| b      | 0.200                     |       | 0.300 | 0.008                |       | 0.012 |  |
| D      | 3.924                     | 4.000 | 4.076 | 0.154                | 0.157 | 0.160 |  |
| E      | 3.924                     | 4.000 | 4.076 | 0.154                | 0.157 | 0.160 |  |
| e      | 0.500 (BSC)               |       |       | 0.020 (BSC)          |       |       |  |
| D1     | 2.600                     | 2.700 | 2.800 | 0.102                | 0.106 | 0.110 |  |
| E1     | 2.600                     | 2.700 | 2.800 | 0.102                | 0.106 | 0.110 |  |
| L      | 0.324                     |       | 0.476 | 0.013                |       | 0.019 |  |
| k      | 0.200 (MIN)               |       |       | 0.008 (MIN)          |       |       |  |

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Interface - I/O Expanders category:

Click to view products by XINLUDA manufacturer:

Other Similar products are found below:

NLVPCA9535EDTR2G TC7SPN334L6X,LF(S PM8055B-FEI PI4IOE5V9555LEX PI4IOE5V6534Q2ZLWEX PI4IOE5V6416Q2LEX
41700-100 HT8574ARSZ XL9535QF24 PCF8574AT/TR HT8574ANZ HT8574ARWZ MCP23S18T-E/MJ PCA9539AHF,128

PCAL9554BPWJ MCP25050-E/P MCP23017T-E/ML MAX7319AEE+ MAX7301ATL+ MAX7301AAX+ MAX7311AUG+T PCF8575DB

MAX7301AAX+T PCA9554PW.112 PCF8575TS/1.112 MIC74YQS TCA1116RTWR PI4IOE5V9535LEX PCA9671BS,118

PI4IOE5V9539ZDEX XRA1201PIG24TR-F TCA9535MRGER MCP23018T-E/MJ XRA1203IG24TR-F XRA1201IL24TR-F

PI4IOE5V9535ZDEX PI4IOE5V96248ZLEX PI4IOE5V96224ZLEX MCP23S09T-E/SO SC16IS740IPW.112 EM4095HMSO16A

HTRC11001T/02EE PCAL6408AHKX PCAL6416AEVJ PCAL9535AHF,128 MCP23018T-E/SS CLCS82C55AZ PCA9698BS

CY8C9520A-24PVXIT CY8C9520A-24PVXI